irq.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/errno.h>
  34. #include <linux/irq.h>
  35. #include <linux/kernel_stat.h>
  36. #include <linux/signal.h>
  37. #include <linux/sched.h>
  38. #include <linux/types.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/ioport.h>
  41. #include <linux/timex.h>
  42. #include <linux/slab.h>
  43. #include <linux/random.h>
  44. #include <linux/smp.h>
  45. #include <linux/smp_lock.h>
  46. #include <linux/bitops.h>
  47. #include <asm/irq_regs.h>
  48. #include <asm/io.h>
  49. #include <asm/mipsregs.h>
  50. #include <asm/system.h>
  51. #include <asm/ptrace.h>
  52. #include <asm/processor.h>
  53. #include <asm/jmr3927/irq.h>
  54. #include <asm/debug.h>
  55. #include <asm/jmr3927/jmr3927.h>
  56. #if JMR3927_IRQ_END > NR_IRQS
  57. #error JMR3927_IRQ_END > NR_IRQS
  58. #endif
  59. struct tb_irq_space* tb_irq_spaces;
  60. static int jmr3927_irq_base = -1;
  61. #ifdef CONFIG_PCI
  62. static int jmr3927_gen_iack(void)
  63. {
  64. /* generate ACK cycle */
  65. #ifdef __BIG_ENDIAN
  66. return (tx3927_pcicptr->iiadp >> 24) & 0xff;
  67. #else
  68. return tx3927_pcicptr->iiadp & 0xff;
  69. #endif
  70. }
  71. #endif
  72. #define irc_dlevel 0
  73. #define irc_elevel 1
  74. static unsigned char irc_level[TX3927_NUM_IR] = {
  75. 5, 5, 5, 5, 5, 5, /* INT[5:0] */
  76. 7, 7, /* SIO */
  77. 5, 5, 5, 0, 0, /* DMA, PIO, PCI */
  78. 6, 6, 6 /* TMR */
  79. };
  80. static void jmr3927_irq_disable(unsigned int irq_nr);
  81. static void jmr3927_irq_enable(unsigned int irq_nr);
  82. static void jmr3927_irq_ack(unsigned int irq)
  83. {
  84. if (irq == JMR3927_IRQ_IRC_TMR0)
  85. jmr3927_tmrptr->tisr = 0; /* ack interrupt */
  86. jmr3927_irq_disable(irq);
  87. }
  88. static void jmr3927_irq_end(unsigned int irq)
  89. {
  90. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  91. jmr3927_irq_enable(irq);
  92. }
  93. static void jmr3927_irq_disable(unsigned int irq_nr)
  94. {
  95. struct tb_irq_space* sp;
  96. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  97. if (sp->start_irqno <= irq_nr &&
  98. irq_nr < sp->start_irqno + sp->nr_irqs) {
  99. if (sp->mask_func)
  100. sp->mask_func(irq_nr - sp->start_irqno,
  101. sp->space_id);
  102. break;
  103. }
  104. }
  105. }
  106. static void jmr3927_irq_enable(unsigned int irq_nr)
  107. {
  108. struct tb_irq_space* sp;
  109. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  110. if (sp->start_irqno <= irq_nr &&
  111. irq_nr < sp->start_irqno + sp->nr_irqs) {
  112. if (sp->unmask_func)
  113. sp->unmask_func(irq_nr - sp->start_irqno,
  114. sp->space_id);
  115. break;
  116. }
  117. }
  118. }
  119. /*
  120. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  121. * So disable_irq/enable_irq MUST handle IOC/ISAC/IRC registers.
  122. */
  123. static void mask_irq_isac(int irq_nr, int space_id)
  124. {
  125. /* 0: mask */
  126. unsigned char imask =
  127. jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  128. unsigned int bit = 1 << irq_nr;
  129. jmr3927_isac_reg_out(imask & ~bit, JMR3927_ISAC_INTM_ADDR);
  130. /* flush write buffer */
  131. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  132. }
  133. static void unmask_irq_isac(int irq_nr, int space_id)
  134. {
  135. /* 0: mask */
  136. unsigned char imask = jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  137. unsigned int bit = 1 << irq_nr;
  138. jmr3927_isac_reg_out(imask | bit, JMR3927_ISAC_INTM_ADDR);
  139. /* flush write buffer */
  140. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  141. }
  142. static void mask_irq_ioc(int irq_nr, int space_id)
  143. {
  144. /* 0: mask */
  145. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  146. unsigned int bit = 1 << irq_nr;
  147. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  148. /* flush write buffer */
  149. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  150. }
  151. static void unmask_irq_ioc(int irq_nr, int space_id)
  152. {
  153. /* 0: mask */
  154. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  155. unsigned int bit = 1 << irq_nr;
  156. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  157. /* flush write buffer */
  158. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  159. }
  160. static void mask_irq_irc(int irq_nr, int space_id)
  161. {
  162. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  163. if (irq_nr & 1)
  164. *ilrp = (*ilrp & 0x00ff) | (irc_dlevel << 8);
  165. else
  166. *ilrp = (*ilrp & 0xff00) | irc_dlevel;
  167. /* update IRCSR */
  168. tx3927_ircptr->imr = 0;
  169. tx3927_ircptr->imr = irc_elevel;
  170. /* flush write buffer */
  171. (void)tx3927_ircptr->ssr;
  172. }
  173. static void unmask_irq_irc(int irq_nr, int space_id)
  174. {
  175. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  176. if (irq_nr & 1)
  177. *ilrp = (*ilrp & 0x00ff) | (irc_level[irq_nr] << 8);
  178. else
  179. *ilrp = (*ilrp & 0xff00) | irc_level[irq_nr];
  180. /* update IRCSR */
  181. tx3927_ircptr->imr = 0;
  182. tx3927_ircptr->imr = irc_elevel;
  183. }
  184. struct tb_irq_space jmr3927_isac_irqspace = {
  185. .next = NULL,
  186. .start_irqno = JMR3927_IRQ_ISAC,
  187. nr_irqs : JMR3927_NR_IRQ_ISAC,
  188. .mask_func = mask_irq_isac,
  189. .unmask_func = unmask_irq_isac,
  190. .name = "ISAC",
  191. .space_id = 0,
  192. can_share : 0
  193. };
  194. struct tb_irq_space jmr3927_ioc_irqspace = {
  195. .next = NULL,
  196. .start_irqno = JMR3927_IRQ_IOC,
  197. nr_irqs : JMR3927_NR_IRQ_IOC,
  198. .mask_func = mask_irq_ioc,
  199. .unmask_func = unmask_irq_ioc,
  200. .name = "IOC",
  201. .space_id = 0,
  202. can_share : 1
  203. };
  204. struct tb_irq_space jmr3927_irc_irqspace = {
  205. .next = NULL,
  206. .start_irqno = JMR3927_IRQ_IRC,
  207. .nr_irqs = JMR3927_NR_IRQ_IRC,
  208. .mask_func = mask_irq_irc,
  209. .unmask_func = unmask_irq_irc,
  210. .name = "on-chip",
  211. .space_id = 0,
  212. .can_share = 0
  213. };
  214. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  215. static int tx_branch_likely_bug_count = 0;
  216. static int have_tx_branch_likely_bug = 0;
  217. static void tx_branch_likely_bug_fixup(void)
  218. {
  219. struct pt_regs *regs = get_irq_regs();
  220. /* TX39/49-BUG: Under this condition, the insn in delay slot
  221. of the branch likely insn is executed (not nullified) even
  222. the branch condition is false. */
  223. if (!have_tx_branch_likely_bug)
  224. return;
  225. if ((regs->cp0_epc & 0xfff) == 0xffc &&
  226. KSEGX(regs->cp0_epc) != KSEG0 &&
  227. KSEGX(regs->cp0_epc) != KSEG1) {
  228. unsigned int insn = *(unsigned int*)(regs->cp0_epc - 4);
  229. /* beql,bnel,blezl,bgtzl */
  230. /* bltzl,bgezl,blezall,bgezall */
  231. /* bczfl, bcztl */
  232. if ((insn & 0xf0000000) == 0x50000000 ||
  233. (insn & 0xfc0e0000) == 0x04020000 ||
  234. (insn & 0xf3fe0000) == 0x41020000) {
  235. regs->cp0_epc -= 4;
  236. tx_branch_likely_bug_count++;
  237. printk(KERN_INFO
  238. "fix branch-likery bug in %s (insn %08x)\n",
  239. current->comm, insn);
  240. }
  241. }
  242. }
  243. #endif
  244. static void jmr3927_spurious(void)
  245. {
  246. struct pt_regs * regs = get_irq_regs();
  247. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  248. tx_branch_likely_bug_fixup();
  249. #endif
  250. printk(KERN_WARNING "spurious interrupt (cause 0x%lx, pc 0x%lx, ra 0x%lx).\n",
  251. regs->cp0_cause, regs->cp0_epc, regs->regs[31]);
  252. }
  253. asmlinkage void plat_irq_dispatch(void)
  254. {
  255. struct pt_regs * regs = get_irq_regs();
  256. int irq;
  257. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  258. tx_branch_likely_bug_fixup();
  259. #endif
  260. if ((regs->cp0_cause & CAUSEF_IP7) == 0) {
  261. #if 0
  262. jmr3927_spurious();
  263. #endif
  264. return;
  265. }
  266. irq = (regs->cp0_cause >> CAUSEB_IP2) & 0x0f;
  267. do_IRQ(irq + JMR3927_IRQ_IRC);
  268. }
  269. static irqreturn_t jmr3927_ioc_interrupt(int irq, void *dev_id)
  270. {
  271. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  272. int i;
  273. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  274. if (istat & (1 << i)) {
  275. irq = JMR3927_IRQ_IOC + i;
  276. do_IRQ(irq);
  277. }
  278. }
  279. return IRQ_HANDLED;
  280. }
  281. static struct irqaction ioc_action = {
  282. jmr3927_ioc_interrupt, 0, CPU_MASK_NONE, "IOC", NULL, NULL,
  283. };
  284. static irqreturn_t jmr3927_isac_interrupt(int irq, void *dev_id)
  285. {
  286. unsigned char istat = jmr3927_isac_reg_in(JMR3927_ISAC_INTS2_ADDR);
  287. int i;
  288. for (i = 0; i < JMR3927_NR_IRQ_ISAC; i++) {
  289. if (istat & (1 << i)) {
  290. irq = JMR3927_IRQ_ISAC + i;
  291. do_IRQ(irq);
  292. }
  293. }
  294. return IRQ_HANDLED;
  295. }
  296. static struct irqaction isac_action = {
  297. jmr3927_isac_interrupt, 0, CPU_MASK_NONE, "ISAC", NULL, NULL,
  298. };
  299. static irqreturn_t jmr3927_isaerr_interrupt(int irq, void *dev_id)
  300. {
  301. printk(KERN_WARNING "ISA error interrupt (irq 0x%x).\n", irq);
  302. return IRQ_HANDLED;
  303. }
  304. static struct irqaction isaerr_action = {
  305. jmr3927_isaerr_interrupt, 0, CPU_MASK_NONE, "ISA error", NULL, NULL,
  306. };
  307. static irqreturn_t jmr3927_pcierr_interrupt(int irq, void *dev_id)
  308. {
  309. printk(KERN_WARNING "PCI error interrupt (irq 0x%x).\n", irq);
  310. printk(KERN_WARNING "pcistat:%02x, lbstat:%04lx\n",
  311. tx3927_pcicptr->pcistat, tx3927_pcicptr->lbstat);
  312. return IRQ_HANDLED;
  313. }
  314. static struct irqaction pcierr_action = {
  315. jmr3927_pcierr_interrupt, 0, CPU_MASK_NONE, "PCI error", NULL, NULL,
  316. };
  317. int jmr3927_ether1_irq = 0;
  318. void jmr3927_irq_init(u32 irq_base);
  319. void __init arch_init_irq(void)
  320. {
  321. /* look for io board's presence */
  322. int have_isac = jmr3927_have_isac();
  323. /* Now, interrupt control disabled, */
  324. /* all IRC interrupts are masked, */
  325. /* all IRC interrupt mode are Low Active. */
  326. if (have_isac) {
  327. /* ETHER1 (NE2000 compatible 10M-Ether) parameter setup */
  328. /* temporary enable interrupt control */
  329. tx3927_ircptr->cer = 1;
  330. /* ETHER1 Int. Is High-Active. */
  331. if (tx3927_ircptr->ssr & (1 << 0))
  332. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT0;
  333. #if 0 /* INT3 may be asserted by ether0 (even after reboot...) */
  334. else if (tx3927_ircptr->ssr & (1 << 3))
  335. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT3;
  336. #endif
  337. /* disable interrupt control */
  338. tx3927_ircptr->cer = 0;
  339. /* Ether1: High Active */
  340. if (jmr3927_ether1_irq) {
  341. int ether1_irc = jmr3927_ether1_irq - JMR3927_IRQ_IRC;
  342. tx3927_ircptr->cr[ether1_irc / 8] |=
  343. TX3927_IRCR_HIGH << ((ether1_irc % 8) * 2);
  344. }
  345. }
  346. /* mask all IOC interrupts */
  347. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  348. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  349. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  350. if (have_isac) {
  351. /* mask all ISAC interrupts */
  352. jmr3927_isac_reg_out(0, JMR3927_ISAC_INTM_ADDR);
  353. /* setup ISAC interrupt mode (ISAIRQ3,ISAIRQ5:Low Active ???) */
  354. jmr3927_isac_reg_out(JMR3927_ISAC_INTF_IRQ3|JMR3927_ISAC_INTF_IRQ5, JMR3927_ISAC_INTP_ADDR);
  355. }
  356. /* clear PCI Soft interrupts */
  357. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  358. /* clear PCI Reset interrupts */
  359. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  360. /* enable interrupt control */
  361. tx3927_ircptr->cer = TX3927_IRCER_ICE;
  362. tx3927_ircptr->imr = irc_elevel;
  363. jmr3927_irq_init(NR_ISA_IRQS);
  364. /* setup irq space */
  365. add_tb_irq_space(&jmr3927_isac_irqspace);
  366. add_tb_irq_space(&jmr3927_ioc_irqspace);
  367. add_tb_irq_space(&jmr3927_irc_irqspace);
  368. /* setup IOC interrupt 1 (PCI, MODEM) */
  369. setup_irq(JMR3927_IRQ_IOCINT, &ioc_action);
  370. if (have_isac) {
  371. setup_irq(JMR3927_IRQ_ISACINT, &isac_action);
  372. setup_irq(JMR3927_IRQ_ISAC_ISAER, &isaerr_action);
  373. }
  374. #ifdef CONFIG_PCI
  375. setup_irq(JMR3927_IRQ_IRC_PCI, &pcierr_action);
  376. #endif
  377. /* enable all CPU interrupt bits. */
  378. set_c0_status(ST0_IM); /* IE bit is still 0. */
  379. }
  380. static struct irq_chip jmr3927_irq_controller = {
  381. .name = "jmr3927_irq",
  382. .ack = jmr3927_irq_ack,
  383. .mask = jmr3927_irq_disable,
  384. .mask_ack = jmr3927_irq_ack,
  385. .unmask = jmr3927_irq_enable,
  386. .end = jmr3927_irq_end,
  387. };
  388. void jmr3927_irq_init(u32 irq_base)
  389. {
  390. u32 i;
  391. for (i= irq_base; i< irq_base + JMR3927_NR_IRQ_IRC + JMR3927_NR_IRQ_IOC; i++)
  392. set_irq_chip(i, &jmr3927_irq_controller);
  393. jmr3927_irq_base = irq_base;
  394. }