radeon_pm.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  65. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  66. mutex_lock(&rdev->pm.mutex);
  67. radeon_pm_update_profile(rdev);
  68. radeon_pm_set_clocks(rdev);
  69. mutex_unlock(&rdev->pm.mutex);
  70. }
  71. }
  72. }
  73. static void radeon_pm_update_profile(struct radeon_device *rdev)
  74. {
  75. switch (rdev->pm.profile) {
  76. case PM_PROFILE_DEFAULT:
  77. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  78. break;
  79. case PM_PROFILE_AUTO:
  80. if (power_supply_is_system_supplied() > 0) {
  81. if (rdev->pm.active_crtc_count > 1)
  82. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  83. else
  84. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  85. } else {
  86. if (rdev->pm.active_crtc_count > 1)
  87. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  88. else
  89. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  90. }
  91. break;
  92. case PM_PROFILE_LOW:
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  97. break;
  98. case PM_PROFILE_MID:
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  103. break;
  104. case PM_PROFILE_HIGH:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  109. break;
  110. }
  111. if (rdev->pm.active_crtc_count == 0) {
  112. rdev->pm.requested_power_state_index =
  113. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  114. rdev->pm.requested_clock_mode_index =
  115. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  116. } else {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  119. rdev->pm.requested_clock_mode_index =
  120. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  121. }
  122. }
  123. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  124. {
  125. struct radeon_bo *bo, *n;
  126. if (list_empty(&rdev->gem.objects))
  127. return;
  128. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  129. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  130. ttm_bo_unmap_virtual(&bo->tbo);
  131. }
  132. }
  133. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  134. {
  135. if (rdev->pm.active_crtcs) {
  136. rdev->pm.vblank_sync = false;
  137. wait_event_timeout(
  138. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  139. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  140. }
  141. }
  142. static void radeon_set_power_state(struct radeon_device *rdev)
  143. {
  144. u32 sclk, mclk;
  145. bool misc_after = false;
  146. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  147. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  148. return;
  149. if (radeon_gui_idle(rdev)) {
  150. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  152. if (sclk > rdev->pm.default_sclk)
  153. sclk = rdev->pm.default_sclk;
  154. /* starting with BTC, there is one state that is used for both
  155. * MH and SH. Difference is that we always use the high clock index for
  156. * mclk and vddci.
  157. */
  158. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  159. (rdev->family >= CHIP_BARTS) &&
  160. rdev->pm.active_crtc_count &&
  161. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  162. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  163. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  164. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  165. else
  166. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  168. if (mclk > rdev->pm.default_mclk)
  169. mclk = rdev->pm.default_mclk;
  170. /* upvolt before raising clocks, downvolt after lowering clocks */
  171. if (sclk < rdev->pm.current_sclk)
  172. misc_after = true;
  173. radeon_sync_with_vblank(rdev);
  174. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  175. if (!radeon_pm_in_vbl(rdev))
  176. return;
  177. }
  178. radeon_pm_prepare(rdev);
  179. if (!misc_after)
  180. /* voltage, pcie lanes, etc.*/
  181. radeon_pm_misc(rdev);
  182. /* set engine clock */
  183. if (sclk != rdev->pm.current_sclk) {
  184. radeon_pm_debug_check_in_vbl(rdev, false);
  185. radeon_set_engine_clock(rdev, sclk);
  186. radeon_pm_debug_check_in_vbl(rdev, true);
  187. rdev->pm.current_sclk = sclk;
  188. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  189. }
  190. /* set memory clock */
  191. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  192. radeon_pm_debug_check_in_vbl(rdev, false);
  193. radeon_set_memory_clock(rdev, mclk);
  194. radeon_pm_debug_check_in_vbl(rdev, true);
  195. rdev->pm.current_mclk = mclk;
  196. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  197. }
  198. if (misc_after)
  199. /* voltage, pcie lanes, etc.*/
  200. radeon_pm_misc(rdev);
  201. radeon_pm_finish(rdev);
  202. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  203. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  204. } else
  205. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  206. }
  207. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  208. {
  209. int i, r;
  210. /* no need to take locks, etc. if nothing's going to change */
  211. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  212. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  213. return;
  214. mutex_lock(&rdev->ddev->struct_mutex);
  215. down_write(&rdev->pm.mclk_lock);
  216. mutex_lock(&rdev->ring_lock);
  217. /* wait for the rings to drain */
  218. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  219. struct radeon_ring *ring = &rdev->ring[i];
  220. if (!ring->ready) {
  221. continue;
  222. }
  223. r = radeon_fence_wait_empty_locked(rdev, i);
  224. if (r) {
  225. /* needs a GPU reset dont reset here */
  226. mutex_unlock(&rdev->ring_lock);
  227. up_write(&rdev->pm.mclk_lock);
  228. mutex_unlock(&rdev->ddev->struct_mutex);
  229. return;
  230. }
  231. }
  232. radeon_unmap_vram_bos(rdev);
  233. if (rdev->irq.installed) {
  234. for (i = 0; i < rdev->num_crtc; i++) {
  235. if (rdev->pm.active_crtcs & (1 << i)) {
  236. rdev->pm.req_vblank |= (1 << i);
  237. drm_vblank_get(rdev->ddev, i);
  238. }
  239. }
  240. }
  241. radeon_set_power_state(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.req_vblank & (1 << i)) {
  245. rdev->pm.req_vblank &= ~(1 << i);
  246. drm_vblank_put(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. /* update display watermarks based on new power state */
  251. radeon_update_bandwidth_info(rdev);
  252. if (rdev->pm.active_crtc_count)
  253. radeon_bandwidth_update(rdev);
  254. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  255. mutex_unlock(&rdev->ring_lock);
  256. up_write(&rdev->pm.mclk_lock);
  257. mutex_unlock(&rdev->ddev->struct_mutex);
  258. }
  259. static void radeon_pm_print_states(struct radeon_device *rdev)
  260. {
  261. int i, j;
  262. struct radeon_power_state *power_state;
  263. struct radeon_pm_clock_info *clock_info;
  264. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  265. for (i = 0; i < rdev->pm.num_power_states; i++) {
  266. power_state = &rdev->pm.power_state[i];
  267. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  268. radeon_pm_state_type_name[power_state->type]);
  269. if (i == rdev->pm.default_power_state_index)
  270. DRM_DEBUG_DRIVER("\tDefault");
  271. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  272. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  273. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  274. DRM_DEBUG_DRIVER("\tSingle display only\n");
  275. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  276. for (j = 0; j < power_state->num_clock_modes; j++) {
  277. clock_info = &(power_state->clock_info[j]);
  278. if (rdev->flags & RADEON_IS_IGP)
  279. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  280. j,
  281. clock_info->sclk * 10);
  282. else
  283. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  284. j,
  285. clock_info->sclk * 10,
  286. clock_info->mclk * 10,
  287. clock_info->voltage.voltage);
  288. }
  289. }
  290. }
  291. static ssize_t radeon_get_pm_profile(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  296. struct radeon_device *rdev = ddev->dev_private;
  297. int cp = rdev->pm.profile;
  298. return snprintf(buf, PAGE_SIZE, "%s\n",
  299. (cp == PM_PROFILE_AUTO) ? "auto" :
  300. (cp == PM_PROFILE_LOW) ? "low" :
  301. (cp == PM_PROFILE_MID) ? "mid" :
  302. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  303. }
  304. static ssize_t radeon_set_pm_profile(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  310. struct radeon_device *rdev = ddev->dev_private;
  311. mutex_lock(&rdev->pm.mutex);
  312. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  313. if (strncmp("default", buf, strlen("default")) == 0)
  314. rdev->pm.profile = PM_PROFILE_DEFAULT;
  315. else if (strncmp("auto", buf, strlen("auto")) == 0)
  316. rdev->pm.profile = PM_PROFILE_AUTO;
  317. else if (strncmp("low", buf, strlen("low")) == 0)
  318. rdev->pm.profile = PM_PROFILE_LOW;
  319. else if (strncmp("mid", buf, strlen("mid")) == 0)
  320. rdev->pm.profile = PM_PROFILE_MID;
  321. else if (strncmp("high", buf, strlen("high")) == 0)
  322. rdev->pm.profile = PM_PROFILE_HIGH;
  323. else {
  324. count = -EINVAL;
  325. goto fail;
  326. }
  327. radeon_pm_update_profile(rdev);
  328. radeon_pm_set_clocks(rdev);
  329. } else
  330. count = -EINVAL;
  331. fail:
  332. mutex_unlock(&rdev->pm.mutex);
  333. return count;
  334. }
  335. static ssize_t radeon_get_pm_method(struct device *dev,
  336. struct device_attribute *attr,
  337. char *buf)
  338. {
  339. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  340. struct radeon_device *rdev = ddev->dev_private;
  341. int pm = rdev->pm.pm_method;
  342. return snprintf(buf, PAGE_SIZE, "%s\n",
  343. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  344. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  345. }
  346. static ssize_t radeon_set_pm_method(struct device *dev,
  347. struct device_attribute *attr,
  348. const char *buf,
  349. size_t count)
  350. {
  351. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  352. struct radeon_device *rdev = ddev->dev_private;
  353. /* we don't support the legacy modes with dpm */
  354. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  359. mutex_lock(&rdev->pm.mutex);
  360. rdev->pm.pm_method = PM_METHOD_DYNPM;
  361. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  362. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  363. mutex_unlock(&rdev->pm.mutex);
  364. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  365. mutex_lock(&rdev->pm.mutex);
  366. /* disable dynpm */
  367. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  368. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  369. rdev->pm.pm_method = PM_METHOD_PROFILE;
  370. mutex_unlock(&rdev->pm.mutex);
  371. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  372. } else {
  373. count = -EINVAL;
  374. goto fail;
  375. }
  376. radeon_pm_compute_clocks(rdev);
  377. fail:
  378. return count;
  379. }
  380. static ssize_t radeon_get_dpm_state(struct device *dev,
  381. struct device_attribute *attr,
  382. char *buf)
  383. {
  384. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  385. struct radeon_device *rdev = ddev->dev_private;
  386. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  387. return snprintf(buf, PAGE_SIZE, "%s\n",
  388. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  389. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  390. }
  391. static ssize_t radeon_set_dpm_state(struct device *dev,
  392. struct device_attribute *attr,
  393. const char *buf,
  394. size_t count)
  395. {
  396. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  397. struct radeon_device *rdev = ddev->dev_private;
  398. mutex_lock(&rdev->pm.mutex);
  399. if (strncmp("battery", buf, strlen("battery")) == 0)
  400. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  401. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  402. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  403. else if (strncmp("performance", buf, strlen("performance")) == 0)
  404. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  405. else {
  406. mutex_unlock(&rdev->pm.mutex);
  407. count = -EINVAL;
  408. goto fail;
  409. }
  410. mutex_unlock(&rdev->pm.mutex);
  411. radeon_pm_compute_clocks(rdev);
  412. fail:
  413. return count;
  414. }
  415. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  416. struct device_attribute *attr,
  417. char *buf)
  418. {
  419. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  420. struct radeon_device *rdev = ddev->dev_private;
  421. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  422. return snprintf(buf, PAGE_SIZE, "%s\n",
  423. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  424. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  425. }
  426. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  427. struct device_attribute *attr,
  428. const char *buf,
  429. size_t count)
  430. {
  431. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  432. struct radeon_device *rdev = ddev->dev_private;
  433. enum radeon_dpm_forced_level level;
  434. int ret = 0;
  435. mutex_lock(&rdev->pm.mutex);
  436. if (strncmp("low", buf, strlen("low")) == 0) {
  437. level = RADEON_DPM_FORCED_LEVEL_LOW;
  438. } else if (strncmp("high", buf, strlen("high")) == 0) {
  439. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  440. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  441. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  442. } else {
  443. mutex_unlock(&rdev->pm.mutex);
  444. count = -EINVAL;
  445. goto fail;
  446. }
  447. if (rdev->asic->dpm.force_performance_level) {
  448. ret = radeon_dpm_force_performance_level(rdev, level);
  449. if (ret)
  450. count = -EINVAL;
  451. }
  452. mutex_unlock(&rdev->pm.mutex);
  453. fail:
  454. return count;
  455. }
  456. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  457. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  458. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  459. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  460. radeon_get_dpm_forced_performance_level,
  461. radeon_set_dpm_forced_performance_level);
  462. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  463. struct device_attribute *attr,
  464. char *buf)
  465. {
  466. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  467. struct radeon_device *rdev = ddev->dev_private;
  468. int temp;
  469. if (rdev->asic->pm.get_temperature)
  470. temp = radeon_get_temperature(rdev);
  471. else
  472. temp = 0;
  473. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  474. }
  475. static ssize_t radeon_hwmon_show_name(struct device *dev,
  476. struct device_attribute *attr,
  477. char *buf)
  478. {
  479. return sprintf(buf, "radeon\n");
  480. }
  481. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  482. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  483. static struct attribute *hwmon_attributes[] = {
  484. &sensor_dev_attr_temp1_input.dev_attr.attr,
  485. &sensor_dev_attr_name.dev_attr.attr,
  486. NULL
  487. };
  488. static const struct attribute_group hwmon_attrgroup = {
  489. .attrs = hwmon_attributes,
  490. };
  491. static int radeon_hwmon_init(struct radeon_device *rdev)
  492. {
  493. int err = 0;
  494. rdev->pm.int_hwmon_dev = NULL;
  495. switch (rdev->pm.int_thermal_type) {
  496. case THERMAL_TYPE_RV6XX:
  497. case THERMAL_TYPE_RV770:
  498. case THERMAL_TYPE_EVERGREEN:
  499. case THERMAL_TYPE_NI:
  500. case THERMAL_TYPE_SUMO:
  501. case THERMAL_TYPE_SI:
  502. if (rdev->asic->pm.get_temperature == NULL)
  503. return err;
  504. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  505. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  506. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  507. dev_err(rdev->dev,
  508. "Unable to register hwmon device: %d\n", err);
  509. break;
  510. }
  511. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  512. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  513. &hwmon_attrgroup);
  514. if (err) {
  515. dev_err(rdev->dev,
  516. "Unable to create hwmon sysfs file: %d\n", err);
  517. hwmon_device_unregister(rdev->dev);
  518. }
  519. break;
  520. default:
  521. break;
  522. }
  523. return err;
  524. }
  525. static void radeon_hwmon_fini(struct radeon_device *rdev)
  526. {
  527. if (rdev->pm.int_hwmon_dev) {
  528. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  529. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  530. }
  531. }
  532. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  533. {
  534. struct radeon_device *rdev =
  535. container_of(work, struct radeon_device,
  536. pm.dpm.thermal.work);
  537. /* switch to the thermal state */
  538. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  539. if (!rdev->pm.dpm_enabled)
  540. return;
  541. if (rdev->asic->pm.get_temperature) {
  542. int temp = radeon_get_temperature(rdev);
  543. if (temp < rdev->pm.dpm.thermal.min_temp)
  544. /* switch back the user state */
  545. dpm_state = rdev->pm.dpm.user_state;
  546. } else {
  547. if (rdev->pm.dpm.thermal.high_to_low)
  548. /* switch back the user state */
  549. dpm_state = rdev->pm.dpm.user_state;
  550. }
  551. radeon_dpm_enable_power_state(rdev, dpm_state);
  552. }
  553. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  554. enum radeon_pm_state_type dpm_state)
  555. {
  556. int i;
  557. struct radeon_ps *ps;
  558. u32 ui_class;
  559. /* certain older asics have a separare 3D performance state,
  560. * so try that first if the user selected performance
  561. */
  562. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  563. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  564. /* balanced states don't exist at the moment */
  565. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  566. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  567. restart_search:
  568. /* Pick the best power state based on current conditions */
  569. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  570. ps = &rdev->pm.dpm.ps[i];
  571. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  572. switch (dpm_state) {
  573. /* user states */
  574. case POWER_STATE_TYPE_BATTERY:
  575. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  576. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  577. if (rdev->pm.dpm.new_active_crtc_count < 2)
  578. return ps;
  579. } else
  580. return ps;
  581. }
  582. break;
  583. case POWER_STATE_TYPE_BALANCED:
  584. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  585. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  586. if (rdev->pm.dpm.new_active_crtc_count < 2)
  587. return ps;
  588. } else
  589. return ps;
  590. }
  591. break;
  592. case POWER_STATE_TYPE_PERFORMANCE:
  593. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  594. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  595. if (rdev->pm.dpm.new_active_crtc_count < 2)
  596. return ps;
  597. } else
  598. return ps;
  599. }
  600. break;
  601. /* internal states */
  602. case POWER_STATE_TYPE_INTERNAL_UVD:
  603. return rdev->pm.dpm.uvd_ps;
  604. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  605. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  606. return ps;
  607. break;
  608. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  609. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  610. return ps;
  611. break;
  612. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  613. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  614. return ps;
  615. break;
  616. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  617. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  618. return ps;
  619. break;
  620. case POWER_STATE_TYPE_INTERNAL_BOOT:
  621. return rdev->pm.dpm.boot_ps;
  622. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  623. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  624. return ps;
  625. break;
  626. case POWER_STATE_TYPE_INTERNAL_ACPI:
  627. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  628. return ps;
  629. break;
  630. case POWER_STATE_TYPE_INTERNAL_ULV:
  631. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  632. return ps;
  633. break;
  634. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  635. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  636. return ps;
  637. break;
  638. default:
  639. break;
  640. }
  641. }
  642. /* use a fallback state if we didn't match */
  643. switch (dpm_state) {
  644. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  645. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  646. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  647. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  648. return rdev->pm.dpm.uvd_ps;
  649. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  650. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  651. goto restart_search;
  652. case POWER_STATE_TYPE_INTERNAL_ACPI:
  653. dpm_state = POWER_STATE_TYPE_BATTERY;
  654. goto restart_search;
  655. case POWER_STATE_TYPE_BATTERY:
  656. case POWER_STATE_TYPE_BALANCED:
  657. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  658. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  659. goto restart_search;
  660. default:
  661. break;
  662. }
  663. return NULL;
  664. }
  665. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  666. {
  667. int i;
  668. struct radeon_ps *ps;
  669. enum radeon_pm_state_type dpm_state;
  670. int ret;
  671. /* if dpm init failed */
  672. if (!rdev->pm.dpm_enabled)
  673. return;
  674. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  675. /* add other state override checks here */
  676. if ((!rdev->pm.dpm.thermal_active) &&
  677. (!rdev->pm.dpm.uvd_active))
  678. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  679. }
  680. dpm_state = rdev->pm.dpm.state;
  681. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  682. if (ps)
  683. rdev->pm.dpm.requested_ps = ps;
  684. else
  685. return;
  686. /* no need to reprogram if nothing changed unless we are on BTC+ */
  687. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  688. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  689. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  690. * all we need to do is update the display configuration.
  691. */
  692. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  693. /* update display watermarks based on new power state */
  694. radeon_bandwidth_update(rdev);
  695. /* update displays */
  696. radeon_dpm_display_configuration_changed(rdev);
  697. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  698. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  699. }
  700. return;
  701. } else {
  702. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  703. * nothing to do, if the num crtcs is > 1 and state is the same,
  704. * update display configuration.
  705. */
  706. if (rdev->pm.dpm.new_active_crtcs ==
  707. rdev->pm.dpm.current_active_crtcs) {
  708. return;
  709. } else {
  710. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  711. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  712. /* update display watermarks based on new power state */
  713. radeon_bandwidth_update(rdev);
  714. /* update displays */
  715. radeon_dpm_display_configuration_changed(rdev);
  716. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  717. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  718. return;
  719. }
  720. }
  721. }
  722. }
  723. printk("switching from power state:\n");
  724. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  725. printk("switching to power state:\n");
  726. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  727. mutex_lock(&rdev->ddev->struct_mutex);
  728. down_write(&rdev->pm.mclk_lock);
  729. mutex_lock(&rdev->ring_lock);
  730. ret = radeon_dpm_pre_set_power_state(rdev);
  731. if (ret)
  732. goto done;
  733. /* update display watermarks based on new power state */
  734. radeon_bandwidth_update(rdev);
  735. /* update displays */
  736. radeon_dpm_display_configuration_changed(rdev);
  737. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  738. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  739. /* wait for the rings to drain */
  740. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  741. struct radeon_ring *ring = &rdev->ring[i];
  742. if (ring->ready)
  743. radeon_fence_wait_empty_locked(rdev, i);
  744. }
  745. /* program the new power state */
  746. radeon_dpm_set_power_state(rdev);
  747. /* update current power state */
  748. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  749. radeon_dpm_post_set_power_state(rdev);
  750. done:
  751. mutex_unlock(&rdev->ring_lock);
  752. up_write(&rdev->pm.mclk_lock);
  753. mutex_unlock(&rdev->ddev->struct_mutex);
  754. }
  755. void radeon_dpm_enable_power_state(struct radeon_device *rdev,
  756. enum radeon_pm_state_type dpm_state)
  757. {
  758. if (!rdev->pm.dpm_enabled)
  759. return;
  760. mutex_lock(&rdev->pm.mutex);
  761. switch (dpm_state) {
  762. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  763. rdev->pm.dpm.thermal_active = true;
  764. break;
  765. case POWER_STATE_TYPE_INTERNAL_UVD:
  766. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  767. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  768. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  769. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  770. rdev->pm.dpm.uvd_active = true;
  771. break;
  772. default:
  773. rdev->pm.dpm.thermal_active = false;
  774. rdev->pm.dpm.uvd_active = false;
  775. break;
  776. }
  777. rdev->pm.dpm.state = dpm_state;
  778. mutex_unlock(&rdev->pm.mutex);
  779. radeon_pm_compute_clocks(rdev);
  780. }
  781. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  782. {
  783. mutex_lock(&rdev->pm.mutex);
  784. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  785. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  786. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  787. }
  788. mutex_unlock(&rdev->pm.mutex);
  789. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  790. }
  791. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  792. {
  793. mutex_lock(&rdev->pm.mutex);
  794. /* disable dpm */
  795. radeon_dpm_disable(rdev);
  796. /* reset the power state */
  797. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  798. rdev->pm.dpm_enabled = false;
  799. mutex_unlock(&rdev->pm.mutex);
  800. }
  801. void radeon_pm_suspend(struct radeon_device *rdev)
  802. {
  803. if (rdev->pm.pm_method == PM_METHOD_DPM)
  804. radeon_pm_suspend_dpm(rdev);
  805. else
  806. radeon_pm_suspend_old(rdev);
  807. }
  808. static void radeon_pm_resume_old(struct radeon_device *rdev)
  809. {
  810. /* set up the default clocks if the MC ucode is loaded */
  811. if ((rdev->family >= CHIP_BARTS) &&
  812. (rdev->family <= CHIP_HAINAN) &&
  813. rdev->mc_fw) {
  814. if (rdev->pm.default_vddc)
  815. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  816. SET_VOLTAGE_TYPE_ASIC_VDDC);
  817. if (rdev->pm.default_vddci)
  818. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  819. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  820. if (rdev->pm.default_sclk)
  821. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  822. if (rdev->pm.default_mclk)
  823. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  824. }
  825. /* asic init will reset the default power state */
  826. mutex_lock(&rdev->pm.mutex);
  827. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  828. rdev->pm.current_clock_mode_index = 0;
  829. rdev->pm.current_sclk = rdev->pm.default_sclk;
  830. rdev->pm.current_mclk = rdev->pm.default_mclk;
  831. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  832. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  833. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  834. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  835. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  836. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  837. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  838. }
  839. mutex_unlock(&rdev->pm.mutex);
  840. radeon_pm_compute_clocks(rdev);
  841. }
  842. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  843. {
  844. int ret;
  845. /* asic init will reset to the boot state */
  846. mutex_lock(&rdev->pm.mutex);
  847. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  848. radeon_dpm_setup_asic(rdev);
  849. ret = radeon_dpm_enable(rdev);
  850. mutex_unlock(&rdev->pm.mutex);
  851. if (ret) {
  852. DRM_ERROR("radeon: dpm resume failed\n");
  853. if ((rdev->family >= CHIP_BARTS) &&
  854. (rdev->family <= CHIP_HAINAN) &&
  855. rdev->mc_fw) {
  856. if (rdev->pm.default_vddc)
  857. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  858. SET_VOLTAGE_TYPE_ASIC_VDDC);
  859. if (rdev->pm.default_vddci)
  860. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  861. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  862. if (rdev->pm.default_sclk)
  863. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  864. if (rdev->pm.default_mclk)
  865. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  866. }
  867. } else {
  868. rdev->pm.dpm_enabled = true;
  869. radeon_pm_compute_clocks(rdev);
  870. }
  871. }
  872. void radeon_pm_resume(struct radeon_device *rdev)
  873. {
  874. if (rdev->pm.pm_method == PM_METHOD_DPM)
  875. radeon_pm_resume_dpm(rdev);
  876. else
  877. radeon_pm_resume_old(rdev);
  878. }
  879. static int radeon_pm_init_old(struct radeon_device *rdev)
  880. {
  881. int ret;
  882. rdev->pm.profile = PM_PROFILE_DEFAULT;
  883. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  884. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  885. rdev->pm.dynpm_can_upclock = true;
  886. rdev->pm.dynpm_can_downclock = true;
  887. rdev->pm.default_sclk = rdev->clock.default_sclk;
  888. rdev->pm.default_mclk = rdev->clock.default_mclk;
  889. rdev->pm.current_sclk = rdev->clock.default_sclk;
  890. rdev->pm.current_mclk = rdev->clock.default_mclk;
  891. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  892. if (rdev->bios) {
  893. if (rdev->is_atom_bios)
  894. radeon_atombios_get_power_modes(rdev);
  895. else
  896. radeon_combios_get_power_modes(rdev);
  897. radeon_pm_print_states(rdev);
  898. radeon_pm_init_profile(rdev);
  899. /* set up the default clocks if the MC ucode is loaded */
  900. if ((rdev->family >= CHIP_BARTS) &&
  901. (rdev->family <= CHIP_HAINAN) &&
  902. rdev->mc_fw) {
  903. if (rdev->pm.default_vddc)
  904. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  905. SET_VOLTAGE_TYPE_ASIC_VDDC);
  906. if (rdev->pm.default_vddci)
  907. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  908. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  909. if (rdev->pm.default_sclk)
  910. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  911. if (rdev->pm.default_mclk)
  912. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  913. }
  914. }
  915. /* set up the internal thermal sensor if applicable */
  916. ret = radeon_hwmon_init(rdev);
  917. if (ret)
  918. return ret;
  919. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  920. if (rdev->pm.num_power_states > 1) {
  921. /* where's the best place to put these? */
  922. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  923. if (ret)
  924. DRM_ERROR("failed to create device file for power profile\n");
  925. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  926. if (ret)
  927. DRM_ERROR("failed to create device file for power method\n");
  928. if (radeon_debugfs_pm_init(rdev)) {
  929. DRM_ERROR("Failed to register debugfs file for PM!\n");
  930. }
  931. DRM_INFO("radeon: power management initialized\n");
  932. }
  933. return 0;
  934. }
  935. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  936. {
  937. int i;
  938. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  939. printk("== power state %d ==\n", i);
  940. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  941. }
  942. }
  943. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  944. {
  945. int ret;
  946. /* default to performance state */
  947. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  948. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  949. rdev->pm.default_sclk = rdev->clock.default_sclk;
  950. rdev->pm.default_mclk = rdev->clock.default_mclk;
  951. rdev->pm.current_sclk = rdev->clock.default_sclk;
  952. rdev->pm.current_mclk = rdev->clock.default_mclk;
  953. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  954. if (rdev->bios && rdev->is_atom_bios)
  955. radeon_atombios_get_power_modes(rdev);
  956. else
  957. return -EINVAL;
  958. /* set up the internal thermal sensor if applicable */
  959. ret = radeon_hwmon_init(rdev);
  960. if (ret)
  961. return ret;
  962. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  963. mutex_lock(&rdev->pm.mutex);
  964. radeon_dpm_init(rdev);
  965. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  966. radeon_dpm_print_power_states(rdev);
  967. radeon_dpm_setup_asic(rdev);
  968. ret = radeon_dpm_enable(rdev);
  969. mutex_unlock(&rdev->pm.mutex);
  970. if (ret) {
  971. rdev->pm.dpm_enabled = false;
  972. if ((rdev->family >= CHIP_BARTS) &&
  973. (rdev->family <= CHIP_HAINAN) &&
  974. rdev->mc_fw) {
  975. if (rdev->pm.default_vddc)
  976. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  977. SET_VOLTAGE_TYPE_ASIC_VDDC);
  978. if (rdev->pm.default_vddci)
  979. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  980. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  981. if (rdev->pm.default_sclk)
  982. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  983. if (rdev->pm.default_mclk)
  984. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  985. }
  986. DRM_ERROR("radeon: dpm initialization failed\n");
  987. return ret;
  988. }
  989. rdev->pm.dpm_enabled = true;
  990. radeon_pm_compute_clocks(rdev);
  991. if (rdev->pm.num_power_states > 1) {
  992. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  993. if (ret)
  994. DRM_ERROR("failed to create device file for dpm state\n");
  995. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  996. if (ret)
  997. DRM_ERROR("failed to create device file for dpm state\n");
  998. /* XXX: these are noops for dpm but are here for backwards compat */
  999. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1000. if (ret)
  1001. DRM_ERROR("failed to create device file for power profile\n");
  1002. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1003. if (ret)
  1004. DRM_ERROR("failed to create device file for power method\n");
  1005. if (radeon_debugfs_pm_init(rdev)) {
  1006. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1007. }
  1008. DRM_INFO("radeon: dpm initialized\n");
  1009. }
  1010. return 0;
  1011. }
  1012. int radeon_pm_init(struct radeon_device *rdev)
  1013. {
  1014. /* enable dpm on rv6xx+ */
  1015. switch (rdev->family) {
  1016. case CHIP_RV610:
  1017. case CHIP_RV630:
  1018. case CHIP_RV620:
  1019. case CHIP_RV635:
  1020. case CHIP_RV670:
  1021. case CHIP_RS780:
  1022. case CHIP_RS880:
  1023. case CHIP_RV770:
  1024. case CHIP_RV730:
  1025. case CHIP_RV710:
  1026. case CHIP_RV740:
  1027. case CHIP_CEDAR:
  1028. case CHIP_REDWOOD:
  1029. case CHIP_JUNIPER:
  1030. case CHIP_CYPRESS:
  1031. case CHIP_HEMLOCK:
  1032. case CHIP_PALM:
  1033. case CHIP_SUMO:
  1034. case CHIP_SUMO2:
  1035. case CHIP_BARTS:
  1036. case CHIP_TURKS:
  1037. case CHIP_CAICOS:
  1038. case CHIP_CAYMAN:
  1039. case CHIP_ARUBA:
  1040. case CHIP_TAHITI:
  1041. case CHIP_PITCAIRN:
  1042. case CHIP_VERDE:
  1043. case CHIP_OLAND:
  1044. case CHIP_HAINAN:
  1045. if (radeon_dpm == 1)
  1046. rdev->pm.pm_method = PM_METHOD_DPM;
  1047. else
  1048. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1049. break;
  1050. default:
  1051. /* default to profile method */
  1052. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1053. break;
  1054. }
  1055. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1056. return radeon_pm_init_dpm(rdev);
  1057. else
  1058. return radeon_pm_init_old(rdev);
  1059. }
  1060. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1061. {
  1062. if (rdev->pm.num_power_states > 1) {
  1063. mutex_lock(&rdev->pm.mutex);
  1064. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1065. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1066. radeon_pm_update_profile(rdev);
  1067. radeon_pm_set_clocks(rdev);
  1068. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1069. /* reset default clocks */
  1070. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1071. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1072. radeon_pm_set_clocks(rdev);
  1073. }
  1074. mutex_unlock(&rdev->pm.mutex);
  1075. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1076. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1077. device_remove_file(rdev->dev, &dev_attr_power_method);
  1078. }
  1079. if (rdev->pm.power_state)
  1080. kfree(rdev->pm.power_state);
  1081. radeon_hwmon_fini(rdev);
  1082. }
  1083. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1084. {
  1085. if (rdev->pm.num_power_states > 1) {
  1086. mutex_lock(&rdev->pm.mutex);
  1087. radeon_dpm_disable(rdev);
  1088. mutex_unlock(&rdev->pm.mutex);
  1089. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1090. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1091. /* XXX backwards compat */
  1092. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1093. device_remove_file(rdev->dev, &dev_attr_power_method);
  1094. }
  1095. radeon_dpm_fini(rdev);
  1096. if (rdev->pm.power_state)
  1097. kfree(rdev->pm.power_state);
  1098. radeon_hwmon_fini(rdev);
  1099. }
  1100. void radeon_pm_fini(struct radeon_device *rdev)
  1101. {
  1102. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1103. radeon_pm_fini_dpm(rdev);
  1104. else
  1105. radeon_pm_fini_old(rdev);
  1106. }
  1107. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1108. {
  1109. struct drm_device *ddev = rdev->ddev;
  1110. struct drm_crtc *crtc;
  1111. struct radeon_crtc *radeon_crtc;
  1112. if (rdev->pm.num_power_states < 2)
  1113. return;
  1114. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1115. mutex_lock(&rdev->pm.mutex);
  1116. rdev->pm.active_crtcs = 0;
  1117. rdev->pm.active_crtc_count = 0;
  1118. list_for_each_entry(crtc,
  1119. &ddev->mode_config.crtc_list, head) {
  1120. radeon_crtc = to_radeon_crtc(crtc);
  1121. if (radeon_crtc->enabled) {
  1122. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1123. rdev->pm.active_crtc_count++;
  1124. }
  1125. }
  1126. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1127. radeon_pm_update_profile(rdev);
  1128. radeon_pm_set_clocks(rdev);
  1129. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1130. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1131. if (rdev->pm.active_crtc_count > 1) {
  1132. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1133. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1134. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1135. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1136. radeon_pm_get_dynpm_state(rdev);
  1137. radeon_pm_set_clocks(rdev);
  1138. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1139. }
  1140. } else if (rdev->pm.active_crtc_count == 1) {
  1141. /* TODO: Increase clocks if needed for current mode */
  1142. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1143. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1144. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1145. radeon_pm_get_dynpm_state(rdev);
  1146. radeon_pm_set_clocks(rdev);
  1147. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1148. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1149. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1150. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1151. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1152. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1153. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1154. }
  1155. } else { /* count == 0 */
  1156. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1157. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1158. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1159. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1160. radeon_pm_get_dynpm_state(rdev);
  1161. radeon_pm_set_clocks(rdev);
  1162. }
  1163. }
  1164. }
  1165. }
  1166. mutex_unlock(&rdev->pm.mutex);
  1167. }
  1168. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1169. {
  1170. struct drm_device *ddev = rdev->ddev;
  1171. struct drm_crtc *crtc;
  1172. struct radeon_crtc *radeon_crtc;
  1173. mutex_lock(&rdev->pm.mutex);
  1174. /* update active crtc counts */
  1175. rdev->pm.dpm.new_active_crtcs = 0;
  1176. rdev->pm.dpm.new_active_crtc_count = 0;
  1177. list_for_each_entry(crtc,
  1178. &ddev->mode_config.crtc_list, head) {
  1179. radeon_crtc = to_radeon_crtc(crtc);
  1180. if (crtc->enabled) {
  1181. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1182. rdev->pm.dpm.new_active_crtc_count++;
  1183. }
  1184. }
  1185. /* update battery/ac status */
  1186. if (power_supply_is_system_supplied() > 0)
  1187. rdev->pm.dpm.ac_power = true;
  1188. else
  1189. rdev->pm.dpm.ac_power = false;
  1190. radeon_dpm_change_power_state_locked(rdev);
  1191. mutex_unlock(&rdev->pm.mutex);
  1192. }
  1193. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1194. {
  1195. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1196. radeon_pm_compute_clocks_dpm(rdev);
  1197. else
  1198. radeon_pm_compute_clocks_old(rdev);
  1199. }
  1200. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1201. {
  1202. int crtc, vpos, hpos, vbl_status;
  1203. bool in_vbl = true;
  1204. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1205. * otherwise return in_vbl == false.
  1206. */
  1207. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1208. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1209. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  1210. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1211. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1212. in_vbl = false;
  1213. }
  1214. }
  1215. return in_vbl;
  1216. }
  1217. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1218. {
  1219. u32 stat_crtc = 0;
  1220. bool in_vbl = radeon_pm_in_vbl(rdev);
  1221. if (in_vbl == false)
  1222. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1223. finish ? "exit" : "entry");
  1224. return in_vbl;
  1225. }
  1226. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1227. {
  1228. struct radeon_device *rdev;
  1229. int resched;
  1230. rdev = container_of(work, struct radeon_device,
  1231. pm.dynpm_idle_work.work);
  1232. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1233. mutex_lock(&rdev->pm.mutex);
  1234. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1235. int not_processed = 0;
  1236. int i;
  1237. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1238. struct radeon_ring *ring = &rdev->ring[i];
  1239. if (ring->ready) {
  1240. not_processed += radeon_fence_count_emitted(rdev, i);
  1241. if (not_processed >= 3)
  1242. break;
  1243. }
  1244. }
  1245. if (not_processed >= 3) { /* should upclock */
  1246. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1247. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1248. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1249. rdev->pm.dynpm_can_upclock) {
  1250. rdev->pm.dynpm_planned_action =
  1251. DYNPM_ACTION_UPCLOCK;
  1252. rdev->pm.dynpm_action_timeout = jiffies +
  1253. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1254. }
  1255. } else if (not_processed == 0) { /* should downclock */
  1256. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1257. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1258. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1259. rdev->pm.dynpm_can_downclock) {
  1260. rdev->pm.dynpm_planned_action =
  1261. DYNPM_ACTION_DOWNCLOCK;
  1262. rdev->pm.dynpm_action_timeout = jiffies +
  1263. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1264. }
  1265. }
  1266. /* Note, radeon_pm_set_clocks is called with static_switch set
  1267. * to false since we want to wait for vbl to avoid flicker.
  1268. */
  1269. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1270. jiffies > rdev->pm.dynpm_action_timeout) {
  1271. radeon_pm_get_dynpm_state(rdev);
  1272. radeon_pm_set_clocks(rdev);
  1273. }
  1274. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1275. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1276. }
  1277. mutex_unlock(&rdev->pm.mutex);
  1278. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1279. }
  1280. /*
  1281. * Debugfs info
  1282. */
  1283. #if defined(CONFIG_DEBUG_FS)
  1284. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1285. {
  1286. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1287. struct drm_device *dev = node->minor->dev;
  1288. struct radeon_device *rdev = dev->dev_private;
  1289. if (rdev->pm.dpm_enabled) {
  1290. mutex_lock(&rdev->pm.mutex);
  1291. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1292. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1293. else
  1294. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1295. mutex_unlock(&rdev->pm.mutex);
  1296. } else {
  1297. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1298. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1299. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1300. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1301. else
  1302. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1303. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1304. if (rdev->asic->pm.get_memory_clock)
  1305. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1306. if (rdev->pm.current_vddc)
  1307. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1308. if (rdev->asic->pm.get_pcie_lanes)
  1309. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1310. }
  1311. return 0;
  1312. }
  1313. static struct drm_info_list radeon_pm_info_list[] = {
  1314. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1315. };
  1316. #endif
  1317. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1318. {
  1319. #if defined(CONFIG_DEBUG_FS)
  1320. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1321. #else
  1322. return 0;
  1323. #endif
  1324. }