atl1c_main.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1c.h"
  22. #define ATL1C_DRV_VERSION "1.0.1.0-NAPI"
  23. char atl1c_driver_name[] = "atl1c";
  24. char atl1c_driver_version[] = ATL1C_DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L2C 0x1062
  26. #define PCI_DEVICE_ID_ATTANSIC_L1C 0x1063
  27. #define PCI_DEVICE_ID_ATHEROS_L2C_B 0x2060 /* AR8152 v1.1 Fast 10/100 */
  28. #define PCI_DEVICE_ID_ATHEROS_L2C_B2 0x2062 /* AR8152 v2.0 Fast 10/100 */
  29. #define PCI_DEVICE_ID_ATHEROS_L1D 0x1073 /* AR8151 v1.0 Gigabit 1000 */
  30. #define PCI_DEVICE_ID_ATHEROS_L1D_2_0 0x1083 /* AR8151 v2.0 Gigabit 1000 */
  31. #define L2CB_V10 0xc0
  32. #define L2CB_V11 0xc1
  33. /*
  34. * atl1c_pci_tbl - PCI Device ID Table
  35. *
  36. * Wildcard entries (PCI_ANY_ID) should come last
  37. * Last entry must be all 0s
  38. *
  39. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  40. * Class, Class Mask, private data (not used) }
  41. */
  42. static DEFINE_PCI_DEVICE_TABLE(atl1c_pci_tbl) = {
  43. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1C)},
  44. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2C)},
  45. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B)},
  46. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B2)},
  47. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D)},
  48. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D_2_0)},
  49. /* required last entry */
  50. { 0 }
  51. };
  52. MODULE_DEVICE_TABLE(pci, atl1c_pci_tbl);
  53. MODULE_AUTHOR("Jie Yang");
  54. MODULE_AUTHOR("Qualcomm Atheros Inc., <nic-devel@qualcomm.com>");
  55. MODULE_DESCRIPTION("Qualcom Atheros 100/1000M Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL1C_DRV_VERSION);
  58. static int atl1c_stop_mac(struct atl1c_hw *hw);
  59. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw);
  60. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw);
  61. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw);
  62. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup);
  63. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter);
  64. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter, u8 que,
  65. int *work_done, int work_to_do);
  66. static int atl1c_up(struct atl1c_adapter *adapter);
  67. static void atl1c_down(struct atl1c_adapter *adapter);
  68. static const u16 atl1c_pay_load_size[] = {
  69. 128, 256, 512, 1024, 2048, 4096,
  70. };
  71. static const u16 atl1c_rfd_prod_idx_regs[AT_MAX_RECEIVE_QUEUE] =
  72. {
  73. REG_MB_RFD0_PROD_IDX,
  74. REG_MB_RFD1_PROD_IDX,
  75. REG_MB_RFD2_PROD_IDX,
  76. REG_MB_RFD3_PROD_IDX
  77. };
  78. static const u16 atl1c_rfd_addr_lo_regs[AT_MAX_RECEIVE_QUEUE] =
  79. {
  80. REG_RFD0_HEAD_ADDR_LO,
  81. REG_RFD1_HEAD_ADDR_LO,
  82. REG_RFD2_HEAD_ADDR_LO,
  83. REG_RFD3_HEAD_ADDR_LO
  84. };
  85. static const u16 atl1c_rrd_addr_lo_regs[AT_MAX_RECEIVE_QUEUE] =
  86. {
  87. REG_RRD0_HEAD_ADDR_LO,
  88. REG_RRD1_HEAD_ADDR_LO,
  89. REG_RRD2_HEAD_ADDR_LO,
  90. REG_RRD3_HEAD_ADDR_LO
  91. };
  92. static const u32 atl1c_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  93. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  94. static void atl1c_pcie_patch(struct atl1c_hw *hw)
  95. {
  96. u32 data;
  97. AT_READ_REG(hw, REG_PCIE_PHYMISC, &data);
  98. data |= PCIE_PHYMISC_FORCE_RCV_DET;
  99. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, data);
  100. if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V10) {
  101. AT_READ_REG(hw, REG_PCIE_PHYMISC2, &data);
  102. data &= ~(PCIE_PHYMISC2_SERDES_CDR_MASK <<
  103. PCIE_PHYMISC2_SERDES_CDR_SHIFT);
  104. data |= 3 << PCIE_PHYMISC2_SERDES_CDR_SHIFT;
  105. data &= ~(PCIE_PHYMISC2_SERDES_TH_MASK <<
  106. PCIE_PHYMISC2_SERDES_TH_SHIFT);
  107. data |= 3 << PCIE_PHYMISC2_SERDES_TH_SHIFT;
  108. AT_WRITE_REG(hw, REG_PCIE_PHYMISC2, data);
  109. }
  110. }
  111. /* FIXME: no need any more ? */
  112. /*
  113. * atl1c_init_pcie - init PCIE module
  114. */
  115. static void atl1c_reset_pcie(struct atl1c_hw *hw, u32 flag)
  116. {
  117. u32 data;
  118. u32 pci_cmd;
  119. struct pci_dev *pdev = hw->adapter->pdev;
  120. AT_READ_REG(hw, PCI_COMMAND, &pci_cmd);
  121. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  122. pci_cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  123. PCI_COMMAND_IO);
  124. AT_WRITE_REG(hw, PCI_COMMAND, pci_cmd);
  125. /*
  126. * Clear any PowerSaveing Settings
  127. */
  128. pci_enable_wake(pdev, PCI_D3hot, 0);
  129. pci_enable_wake(pdev, PCI_D3cold, 0);
  130. /*
  131. * Mask some pcie error bits
  132. */
  133. AT_READ_REG(hw, REG_PCIE_UC_SEVERITY, &data);
  134. data &= ~PCIE_UC_SERVRITY_DLP;
  135. data &= ~PCIE_UC_SERVRITY_FCP;
  136. AT_WRITE_REG(hw, REG_PCIE_UC_SEVERITY, data);
  137. AT_READ_REG(hw, REG_LTSSM_ID_CTRL, &data);
  138. data &= ~LTSSM_ID_EN_WRO;
  139. AT_WRITE_REG(hw, REG_LTSSM_ID_CTRL, data);
  140. atl1c_pcie_patch(hw);
  141. if (flag & ATL1C_PCIE_L0S_L1_DISABLE)
  142. atl1c_disable_l0s_l1(hw);
  143. if (flag & ATL1C_PCIE_PHY_RESET)
  144. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT);
  145. else
  146. AT_WRITE_REG(hw, REG_GPHY_CTRL,
  147. GPHY_CTRL_DEFAULT | GPHY_CTRL_EXT_RESET);
  148. msleep(5);
  149. }
  150. /*
  151. * atl1c_irq_enable - Enable default interrupt generation settings
  152. * @adapter: board private structure
  153. */
  154. static inline void atl1c_irq_enable(struct atl1c_adapter *adapter)
  155. {
  156. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  157. AT_WRITE_REG(&adapter->hw, REG_ISR, 0x7FFFFFFF);
  158. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  159. AT_WRITE_FLUSH(&adapter->hw);
  160. }
  161. }
  162. /*
  163. * atl1c_irq_disable - Mask off interrupt generation on the NIC
  164. * @adapter: board private structure
  165. */
  166. static inline void atl1c_irq_disable(struct atl1c_adapter *adapter)
  167. {
  168. atomic_inc(&adapter->irq_sem);
  169. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  170. AT_WRITE_REG(&adapter->hw, REG_ISR, ISR_DIS_INT);
  171. AT_WRITE_FLUSH(&adapter->hw);
  172. synchronize_irq(adapter->pdev->irq);
  173. }
  174. /*
  175. * atl1c_irq_reset - reset interrupt confiure on the NIC
  176. * @adapter: board private structure
  177. */
  178. static inline void atl1c_irq_reset(struct atl1c_adapter *adapter)
  179. {
  180. atomic_set(&adapter->irq_sem, 1);
  181. atl1c_irq_enable(adapter);
  182. }
  183. /*
  184. * atl1c_wait_until_idle - wait up to AT_HW_MAX_IDLE_DELAY reads
  185. * of the idle status register until the device is actually idle
  186. */
  187. static u32 atl1c_wait_until_idle(struct atl1c_hw *hw)
  188. {
  189. int timeout;
  190. u32 data;
  191. for (timeout = 0; timeout < AT_HW_MAX_IDLE_DELAY; timeout++) {
  192. AT_READ_REG(hw, REG_IDLE_STATUS, &data);
  193. if ((data & IDLE_STATUS_MASK) == 0)
  194. return 0;
  195. msleep(1);
  196. }
  197. return data;
  198. }
  199. /*
  200. * atl1c_phy_config - Timer Call-back
  201. * @data: pointer to netdev cast into an unsigned long
  202. */
  203. static void atl1c_phy_config(unsigned long data)
  204. {
  205. struct atl1c_adapter *adapter = (struct atl1c_adapter *) data;
  206. struct atl1c_hw *hw = &adapter->hw;
  207. unsigned long flags;
  208. spin_lock_irqsave(&adapter->mdio_lock, flags);
  209. atl1c_restart_autoneg(hw);
  210. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  211. }
  212. void atl1c_reinit_locked(struct atl1c_adapter *adapter)
  213. {
  214. WARN_ON(in_interrupt());
  215. atl1c_down(adapter);
  216. atl1c_up(adapter);
  217. clear_bit(__AT_RESETTING, &adapter->flags);
  218. }
  219. static void atl1c_check_link_status(struct atl1c_adapter *adapter)
  220. {
  221. struct atl1c_hw *hw = &adapter->hw;
  222. struct net_device *netdev = adapter->netdev;
  223. struct pci_dev *pdev = adapter->pdev;
  224. int err;
  225. unsigned long flags;
  226. u16 speed, duplex, phy_data;
  227. spin_lock_irqsave(&adapter->mdio_lock, flags);
  228. /* MII_BMSR must read twise */
  229. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  230. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  231. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  232. if ((phy_data & BMSR_LSTATUS) == 0) {
  233. /* link down */
  234. hw->hibernate = true;
  235. if (atl1c_stop_mac(hw) != 0)
  236. if (netif_msg_hw(adapter))
  237. dev_warn(&pdev->dev, "stop mac failed\n");
  238. atl1c_set_aspm(hw, false);
  239. netif_carrier_off(netdev);
  240. netif_stop_queue(netdev);
  241. atl1c_phy_reset(hw);
  242. atl1c_phy_init(&adapter->hw);
  243. } else {
  244. /* Link Up */
  245. hw->hibernate = false;
  246. spin_lock_irqsave(&adapter->mdio_lock, flags);
  247. err = atl1c_get_speed_and_duplex(hw, &speed, &duplex);
  248. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  249. if (unlikely(err))
  250. return;
  251. /* link result is our setting */
  252. if (adapter->link_speed != speed ||
  253. adapter->link_duplex != duplex) {
  254. adapter->link_speed = speed;
  255. adapter->link_duplex = duplex;
  256. atl1c_set_aspm(hw, true);
  257. atl1c_enable_tx_ctrl(hw);
  258. atl1c_enable_rx_ctrl(hw);
  259. atl1c_setup_mac_ctrl(adapter);
  260. if (netif_msg_link(adapter))
  261. dev_info(&pdev->dev,
  262. "%s: %s NIC Link is Up<%d Mbps %s>\n",
  263. atl1c_driver_name, netdev->name,
  264. adapter->link_speed,
  265. adapter->link_duplex == FULL_DUPLEX ?
  266. "Full Duplex" : "Half Duplex");
  267. }
  268. if (!netif_carrier_ok(netdev))
  269. netif_carrier_on(netdev);
  270. }
  271. }
  272. static void atl1c_link_chg_event(struct atl1c_adapter *adapter)
  273. {
  274. struct net_device *netdev = adapter->netdev;
  275. struct pci_dev *pdev = adapter->pdev;
  276. u16 phy_data;
  277. u16 link_up;
  278. spin_lock(&adapter->mdio_lock);
  279. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  280. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  281. spin_unlock(&adapter->mdio_lock);
  282. link_up = phy_data & BMSR_LSTATUS;
  283. /* notify upper layer link down ASAP */
  284. if (!link_up) {
  285. if (netif_carrier_ok(netdev)) {
  286. /* old link state: Up */
  287. netif_carrier_off(netdev);
  288. if (netif_msg_link(adapter))
  289. dev_info(&pdev->dev,
  290. "%s: %s NIC Link is Down\n",
  291. atl1c_driver_name, netdev->name);
  292. adapter->link_speed = SPEED_0;
  293. }
  294. }
  295. set_bit(ATL1C_WORK_EVENT_LINK_CHANGE, &adapter->work_event);
  296. schedule_work(&adapter->common_task);
  297. }
  298. static void atl1c_common_task(struct work_struct *work)
  299. {
  300. struct atl1c_adapter *adapter;
  301. struct net_device *netdev;
  302. adapter = container_of(work, struct atl1c_adapter, common_task);
  303. netdev = adapter->netdev;
  304. if (test_and_clear_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event)) {
  305. netif_device_detach(netdev);
  306. atl1c_down(adapter);
  307. atl1c_up(adapter);
  308. netif_device_attach(netdev);
  309. }
  310. if (test_and_clear_bit(ATL1C_WORK_EVENT_LINK_CHANGE,
  311. &adapter->work_event))
  312. atl1c_check_link_status(adapter);
  313. }
  314. static void atl1c_del_timer(struct atl1c_adapter *adapter)
  315. {
  316. del_timer_sync(&adapter->phy_config_timer);
  317. }
  318. /*
  319. * atl1c_tx_timeout - Respond to a Tx Hang
  320. * @netdev: network interface device structure
  321. */
  322. static void atl1c_tx_timeout(struct net_device *netdev)
  323. {
  324. struct atl1c_adapter *adapter = netdev_priv(netdev);
  325. /* Do the reset outside of interrupt context */
  326. set_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event);
  327. schedule_work(&adapter->common_task);
  328. }
  329. /*
  330. * atl1c_set_multi - Multicast and Promiscuous mode set
  331. * @netdev: network interface device structure
  332. *
  333. * The set_multi entry point is called whenever the multicast address
  334. * list or the network interface flags are updated. This routine is
  335. * responsible for configuring the hardware for proper multicast,
  336. * promiscuous mode, and all-multi behavior.
  337. */
  338. static void atl1c_set_multi(struct net_device *netdev)
  339. {
  340. struct atl1c_adapter *adapter = netdev_priv(netdev);
  341. struct atl1c_hw *hw = &adapter->hw;
  342. struct netdev_hw_addr *ha;
  343. u32 mac_ctrl_data;
  344. u32 hash_value;
  345. /* Check for Promiscuous and All Multicast modes */
  346. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  347. if (netdev->flags & IFF_PROMISC) {
  348. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  349. } else if (netdev->flags & IFF_ALLMULTI) {
  350. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  351. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  352. } else {
  353. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  354. }
  355. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  356. /* clear the old settings from the multicast hash table */
  357. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  358. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  359. /* comoute mc addresses' hash value ,and put it into hash table */
  360. netdev_for_each_mc_addr(ha, netdev) {
  361. hash_value = atl1c_hash_mc_addr(hw, ha->addr);
  362. atl1c_hash_set(hw, hash_value);
  363. }
  364. }
  365. static void __atl1c_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
  366. {
  367. if (features & NETIF_F_HW_VLAN_RX) {
  368. /* enable VLAN tag insert/strip */
  369. *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  370. } else {
  371. /* disable VLAN tag insert/strip */
  372. *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  373. }
  374. }
  375. static void atl1c_vlan_mode(struct net_device *netdev,
  376. netdev_features_t features)
  377. {
  378. struct atl1c_adapter *adapter = netdev_priv(netdev);
  379. struct pci_dev *pdev = adapter->pdev;
  380. u32 mac_ctrl_data = 0;
  381. if (netif_msg_pktdata(adapter))
  382. dev_dbg(&pdev->dev, "atl1c_vlan_mode\n");
  383. atl1c_irq_disable(adapter);
  384. AT_READ_REG(&adapter->hw, REG_MAC_CTRL, &mac_ctrl_data);
  385. __atl1c_vlan_mode(features, &mac_ctrl_data);
  386. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  387. atl1c_irq_enable(adapter);
  388. }
  389. static void atl1c_restore_vlan(struct atl1c_adapter *adapter)
  390. {
  391. struct pci_dev *pdev = adapter->pdev;
  392. if (netif_msg_pktdata(adapter))
  393. dev_dbg(&pdev->dev, "atl1c_restore_vlan\n");
  394. atl1c_vlan_mode(adapter->netdev, adapter->netdev->features);
  395. }
  396. /*
  397. * atl1c_set_mac - Change the Ethernet Address of the NIC
  398. * @netdev: network interface device structure
  399. * @p: pointer to an address structure
  400. *
  401. * Returns 0 on success, negative on failure
  402. */
  403. static int atl1c_set_mac_addr(struct net_device *netdev, void *p)
  404. {
  405. struct atl1c_adapter *adapter = netdev_priv(netdev);
  406. struct sockaddr *addr = p;
  407. if (!is_valid_ether_addr(addr->sa_data))
  408. return -EADDRNOTAVAIL;
  409. if (netif_running(netdev))
  410. return -EBUSY;
  411. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  412. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  413. netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
  414. atl1c_hw_set_mac_addr(&adapter->hw);
  415. return 0;
  416. }
  417. static void atl1c_set_rxbufsize(struct atl1c_adapter *adapter,
  418. struct net_device *dev)
  419. {
  420. int mtu = dev->mtu;
  421. adapter->rx_buffer_len = mtu > AT_RX_BUF_SIZE ?
  422. roundup(mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN, 8) : AT_RX_BUF_SIZE;
  423. }
  424. static netdev_features_t atl1c_fix_features(struct net_device *netdev,
  425. netdev_features_t features)
  426. {
  427. /*
  428. * Since there is no support for separate rx/tx vlan accel
  429. * enable/disable make sure tx flag is always in same state as rx.
  430. */
  431. if (features & NETIF_F_HW_VLAN_RX)
  432. features |= NETIF_F_HW_VLAN_TX;
  433. else
  434. features &= ~NETIF_F_HW_VLAN_TX;
  435. if (netdev->mtu > MAX_TSO_FRAME_SIZE)
  436. features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  437. return features;
  438. }
  439. static int atl1c_set_features(struct net_device *netdev,
  440. netdev_features_t features)
  441. {
  442. netdev_features_t changed = netdev->features ^ features;
  443. if (changed & NETIF_F_HW_VLAN_RX)
  444. atl1c_vlan_mode(netdev, features);
  445. return 0;
  446. }
  447. /*
  448. * atl1c_change_mtu - Change the Maximum Transfer Unit
  449. * @netdev: network interface device structure
  450. * @new_mtu: new value for maximum frame size
  451. *
  452. * Returns 0 on success, negative on failure
  453. */
  454. static int atl1c_change_mtu(struct net_device *netdev, int new_mtu)
  455. {
  456. struct atl1c_adapter *adapter = netdev_priv(netdev);
  457. int old_mtu = netdev->mtu;
  458. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  459. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  460. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  461. if (netif_msg_link(adapter))
  462. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  463. return -EINVAL;
  464. }
  465. /* set MTU */
  466. if (old_mtu != new_mtu && netif_running(netdev)) {
  467. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  468. msleep(1);
  469. netdev->mtu = new_mtu;
  470. adapter->hw.max_frame_size = new_mtu;
  471. atl1c_set_rxbufsize(adapter, netdev);
  472. atl1c_down(adapter);
  473. netdev_update_features(netdev);
  474. atl1c_up(adapter);
  475. clear_bit(__AT_RESETTING, &adapter->flags);
  476. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  477. u32 phy_data;
  478. AT_READ_REG(&adapter->hw, 0x1414, &phy_data);
  479. phy_data |= 0x10000000;
  480. AT_WRITE_REG(&adapter->hw, 0x1414, phy_data);
  481. }
  482. }
  483. return 0;
  484. }
  485. /*
  486. * caller should hold mdio_lock
  487. */
  488. static int atl1c_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  489. {
  490. struct atl1c_adapter *adapter = netdev_priv(netdev);
  491. u16 result;
  492. atl1c_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  493. return result;
  494. }
  495. static void atl1c_mdio_write(struct net_device *netdev, int phy_id,
  496. int reg_num, int val)
  497. {
  498. struct atl1c_adapter *adapter = netdev_priv(netdev);
  499. atl1c_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  500. }
  501. /*
  502. * atl1c_mii_ioctl -
  503. * @netdev:
  504. * @ifreq:
  505. * @cmd:
  506. */
  507. static int atl1c_mii_ioctl(struct net_device *netdev,
  508. struct ifreq *ifr, int cmd)
  509. {
  510. struct atl1c_adapter *adapter = netdev_priv(netdev);
  511. struct pci_dev *pdev = adapter->pdev;
  512. struct mii_ioctl_data *data = if_mii(ifr);
  513. unsigned long flags;
  514. int retval = 0;
  515. if (!netif_running(netdev))
  516. return -EINVAL;
  517. spin_lock_irqsave(&adapter->mdio_lock, flags);
  518. switch (cmd) {
  519. case SIOCGMIIPHY:
  520. data->phy_id = 0;
  521. break;
  522. case SIOCGMIIREG:
  523. if (atl1c_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  524. &data->val_out)) {
  525. retval = -EIO;
  526. goto out;
  527. }
  528. break;
  529. case SIOCSMIIREG:
  530. if (data->reg_num & ~(0x1F)) {
  531. retval = -EFAULT;
  532. goto out;
  533. }
  534. dev_dbg(&pdev->dev, "<atl1c_mii_ioctl> write %x %x",
  535. data->reg_num, data->val_in);
  536. if (atl1c_write_phy_reg(&adapter->hw,
  537. data->reg_num, data->val_in)) {
  538. retval = -EIO;
  539. goto out;
  540. }
  541. break;
  542. default:
  543. retval = -EOPNOTSUPP;
  544. break;
  545. }
  546. out:
  547. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  548. return retval;
  549. }
  550. /*
  551. * atl1c_ioctl -
  552. * @netdev:
  553. * @ifreq:
  554. * @cmd:
  555. */
  556. static int atl1c_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  557. {
  558. switch (cmd) {
  559. case SIOCGMIIPHY:
  560. case SIOCGMIIREG:
  561. case SIOCSMIIREG:
  562. return atl1c_mii_ioctl(netdev, ifr, cmd);
  563. default:
  564. return -EOPNOTSUPP;
  565. }
  566. }
  567. /*
  568. * atl1c_alloc_queues - Allocate memory for all rings
  569. * @adapter: board private structure to initialize
  570. *
  571. */
  572. static int __devinit atl1c_alloc_queues(struct atl1c_adapter *adapter)
  573. {
  574. return 0;
  575. }
  576. static void atl1c_set_mac_type(struct atl1c_hw *hw)
  577. {
  578. switch (hw->device_id) {
  579. case PCI_DEVICE_ID_ATTANSIC_L2C:
  580. hw->nic_type = athr_l2c;
  581. break;
  582. case PCI_DEVICE_ID_ATTANSIC_L1C:
  583. hw->nic_type = athr_l1c;
  584. break;
  585. case PCI_DEVICE_ID_ATHEROS_L2C_B:
  586. hw->nic_type = athr_l2c_b;
  587. break;
  588. case PCI_DEVICE_ID_ATHEROS_L2C_B2:
  589. hw->nic_type = athr_l2c_b2;
  590. break;
  591. case PCI_DEVICE_ID_ATHEROS_L1D:
  592. hw->nic_type = athr_l1d;
  593. break;
  594. case PCI_DEVICE_ID_ATHEROS_L1D_2_0:
  595. hw->nic_type = athr_l1d_2;
  596. break;
  597. default:
  598. break;
  599. }
  600. }
  601. static int atl1c_setup_mac_funcs(struct atl1c_hw *hw)
  602. {
  603. u32 phy_status_data;
  604. u32 link_ctrl_data;
  605. atl1c_set_mac_type(hw);
  606. AT_READ_REG(hw, REG_PHY_STATUS, &phy_status_data);
  607. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  608. hw->ctrl_flags = ATL1C_INTR_MODRT_ENABLE |
  609. ATL1C_TXQ_MODE_ENHANCE;
  610. if (link_ctrl_data & LINK_CTRL_L0S_EN)
  611. hw->ctrl_flags |= ATL1C_ASPM_L0S_SUPPORT;
  612. if (link_ctrl_data & LINK_CTRL_L1_EN)
  613. hw->ctrl_flags |= ATL1C_ASPM_L1_SUPPORT;
  614. if (link_ctrl_data & LINK_CTRL_EXT_SYNC)
  615. hw->ctrl_flags |= ATL1C_LINK_EXT_SYNC;
  616. hw->ctrl_flags |= ATL1C_ASPM_CTRL_MON;
  617. if (hw->nic_type == athr_l1c ||
  618. hw->nic_type == athr_l1d ||
  619. hw->nic_type == athr_l1d_2)
  620. hw->link_cap_flags |= ATL1C_LINK_CAP_1000M;
  621. return 0;
  622. }
  623. /*
  624. * atl1c_sw_init - Initialize general software structures (struct atl1c_adapter)
  625. * @adapter: board private structure to initialize
  626. *
  627. * atl1c_sw_init initializes the Adapter private data structure.
  628. * Fields are initialized based on PCI device information and
  629. * OS network device settings (MTU size).
  630. */
  631. static int __devinit atl1c_sw_init(struct atl1c_adapter *adapter)
  632. {
  633. struct atl1c_hw *hw = &adapter->hw;
  634. struct pci_dev *pdev = adapter->pdev;
  635. u32 revision;
  636. adapter->wol = 0;
  637. device_set_wakeup_enable(&pdev->dev, false);
  638. adapter->link_speed = SPEED_0;
  639. adapter->link_duplex = FULL_DUPLEX;
  640. adapter->num_rx_queues = AT_DEF_RECEIVE_QUEUE;
  641. adapter->tpd_ring[0].count = 1024;
  642. adapter->rfd_ring[0].count = 512;
  643. hw->vendor_id = pdev->vendor;
  644. hw->device_id = pdev->device;
  645. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  646. hw->subsystem_id = pdev->subsystem_device;
  647. AT_READ_REG(hw, PCI_CLASS_REVISION, &revision);
  648. hw->revision_id = revision & 0xFF;
  649. /* before link up, we assume hibernate is true */
  650. hw->hibernate = true;
  651. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  652. if (atl1c_setup_mac_funcs(hw) != 0) {
  653. dev_err(&pdev->dev, "set mac function pointers failed\n");
  654. return -1;
  655. }
  656. hw->intr_mask = IMR_NORMAL_MASK;
  657. hw->phy_configured = false;
  658. hw->preamble_len = 7;
  659. hw->max_frame_size = adapter->netdev->mtu;
  660. if (adapter->num_rx_queues < 2) {
  661. hw->rss_type = atl1c_rss_disable;
  662. hw->rss_mode = atl1c_rss_mode_disable;
  663. } else {
  664. hw->rss_type = atl1c_rss_ipv4;
  665. hw->rss_mode = atl1c_rss_mul_que_mul_int;
  666. hw->rss_hash_bits = 16;
  667. }
  668. hw->autoneg_advertised = ADVERTISED_Autoneg;
  669. hw->indirect_tab = 0xE4E4E4E4;
  670. hw->base_cpu = 0;
  671. hw->ict = 50000; /* 100ms */
  672. hw->smb_timer = 200000; /* 400ms */
  673. hw->cmb_tpd = 4;
  674. hw->cmb_tx_timer = 1; /* 2 us */
  675. hw->rx_imt = 200;
  676. hw->tx_imt = 1000;
  677. hw->tpd_burst = 5;
  678. hw->rfd_burst = 8;
  679. hw->dma_order = atl1c_dma_ord_out;
  680. hw->dmar_block = atl1c_dma_req_1024;
  681. hw->dmaw_block = atl1c_dma_req_1024;
  682. hw->dmar_dly_cnt = 15;
  683. hw->dmaw_dly_cnt = 4;
  684. if (atl1c_alloc_queues(adapter)) {
  685. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  686. return -ENOMEM;
  687. }
  688. /* TODO */
  689. atl1c_set_rxbufsize(adapter, adapter->netdev);
  690. atomic_set(&adapter->irq_sem, 1);
  691. spin_lock_init(&adapter->mdio_lock);
  692. spin_lock_init(&adapter->tx_lock);
  693. set_bit(__AT_DOWN, &adapter->flags);
  694. return 0;
  695. }
  696. static inline void atl1c_clean_buffer(struct pci_dev *pdev,
  697. struct atl1c_buffer *buffer_info, int in_irq)
  698. {
  699. u16 pci_driection;
  700. if (buffer_info->flags & ATL1C_BUFFER_FREE)
  701. return;
  702. if (buffer_info->dma) {
  703. if (buffer_info->flags & ATL1C_PCIMAP_FROMDEVICE)
  704. pci_driection = PCI_DMA_FROMDEVICE;
  705. else
  706. pci_driection = PCI_DMA_TODEVICE;
  707. if (buffer_info->flags & ATL1C_PCIMAP_SINGLE)
  708. pci_unmap_single(pdev, buffer_info->dma,
  709. buffer_info->length, pci_driection);
  710. else if (buffer_info->flags & ATL1C_PCIMAP_PAGE)
  711. pci_unmap_page(pdev, buffer_info->dma,
  712. buffer_info->length, pci_driection);
  713. }
  714. if (buffer_info->skb) {
  715. if (in_irq)
  716. dev_kfree_skb_irq(buffer_info->skb);
  717. else
  718. dev_kfree_skb(buffer_info->skb);
  719. }
  720. buffer_info->dma = 0;
  721. buffer_info->skb = NULL;
  722. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  723. }
  724. /*
  725. * atl1c_clean_tx_ring - Free Tx-skb
  726. * @adapter: board private structure
  727. */
  728. static void atl1c_clean_tx_ring(struct atl1c_adapter *adapter,
  729. enum atl1c_trans_queue type)
  730. {
  731. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  732. struct atl1c_buffer *buffer_info;
  733. struct pci_dev *pdev = adapter->pdev;
  734. u16 index, ring_count;
  735. ring_count = tpd_ring->count;
  736. for (index = 0; index < ring_count; index++) {
  737. buffer_info = &tpd_ring->buffer_info[index];
  738. atl1c_clean_buffer(pdev, buffer_info, 0);
  739. }
  740. /* Zero out Tx-buffers */
  741. memset(tpd_ring->desc, 0, sizeof(struct atl1c_tpd_desc) *
  742. ring_count);
  743. atomic_set(&tpd_ring->next_to_clean, 0);
  744. tpd_ring->next_to_use = 0;
  745. }
  746. /*
  747. * atl1c_clean_rx_ring - Free rx-reservation skbs
  748. * @adapter: board private structure
  749. */
  750. static void atl1c_clean_rx_ring(struct atl1c_adapter *adapter)
  751. {
  752. struct atl1c_rfd_ring *rfd_ring = adapter->rfd_ring;
  753. struct atl1c_rrd_ring *rrd_ring = adapter->rrd_ring;
  754. struct atl1c_buffer *buffer_info;
  755. struct pci_dev *pdev = adapter->pdev;
  756. int i, j;
  757. for (i = 0; i < adapter->num_rx_queues; i++) {
  758. for (j = 0; j < rfd_ring[i].count; j++) {
  759. buffer_info = &rfd_ring[i].buffer_info[j];
  760. atl1c_clean_buffer(pdev, buffer_info, 0);
  761. }
  762. /* zero out the descriptor ring */
  763. memset(rfd_ring[i].desc, 0, rfd_ring[i].size);
  764. rfd_ring[i].next_to_clean = 0;
  765. rfd_ring[i].next_to_use = 0;
  766. rrd_ring[i].next_to_use = 0;
  767. rrd_ring[i].next_to_clean = 0;
  768. }
  769. }
  770. /*
  771. * Read / Write Ptr Initialize:
  772. */
  773. static void atl1c_init_ring_ptrs(struct atl1c_adapter *adapter)
  774. {
  775. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  776. struct atl1c_rfd_ring *rfd_ring = adapter->rfd_ring;
  777. struct atl1c_rrd_ring *rrd_ring = adapter->rrd_ring;
  778. struct atl1c_buffer *buffer_info;
  779. int i, j;
  780. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  781. tpd_ring[i].next_to_use = 0;
  782. atomic_set(&tpd_ring[i].next_to_clean, 0);
  783. buffer_info = tpd_ring[i].buffer_info;
  784. for (j = 0; j < tpd_ring->count; j++)
  785. ATL1C_SET_BUFFER_STATE(&buffer_info[i],
  786. ATL1C_BUFFER_FREE);
  787. }
  788. for (i = 0; i < adapter->num_rx_queues; i++) {
  789. rfd_ring[i].next_to_use = 0;
  790. rfd_ring[i].next_to_clean = 0;
  791. rrd_ring[i].next_to_use = 0;
  792. rrd_ring[i].next_to_clean = 0;
  793. for (j = 0; j < rfd_ring[i].count; j++) {
  794. buffer_info = &rfd_ring[i].buffer_info[j];
  795. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  796. }
  797. }
  798. }
  799. /*
  800. * atl1c_free_ring_resources - Free Tx / RX descriptor Resources
  801. * @adapter: board private structure
  802. *
  803. * Free all transmit software resources
  804. */
  805. static void atl1c_free_ring_resources(struct atl1c_adapter *adapter)
  806. {
  807. struct pci_dev *pdev = adapter->pdev;
  808. pci_free_consistent(pdev, adapter->ring_header.size,
  809. adapter->ring_header.desc,
  810. adapter->ring_header.dma);
  811. adapter->ring_header.desc = NULL;
  812. /* Note: just free tdp_ring.buffer_info,
  813. * it contain rfd_ring.buffer_info, do not double free */
  814. if (adapter->tpd_ring[0].buffer_info) {
  815. kfree(adapter->tpd_ring[0].buffer_info);
  816. adapter->tpd_ring[0].buffer_info = NULL;
  817. }
  818. }
  819. /*
  820. * atl1c_setup_mem_resources - allocate Tx / RX descriptor resources
  821. * @adapter: board private structure
  822. *
  823. * Return 0 on success, negative on failure
  824. */
  825. static int atl1c_setup_ring_resources(struct atl1c_adapter *adapter)
  826. {
  827. struct pci_dev *pdev = adapter->pdev;
  828. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  829. struct atl1c_rfd_ring *rfd_ring = adapter->rfd_ring;
  830. struct atl1c_rrd_ring *rrd_ring = adapter->rrd_ring;
  831. struct atl1c_ring_header *ring_header = &adapter->ring_header;
  832. int num_rx_queues = adapter->num_rx_queues;
  833. int size;
  834. int i;
  835. int count = 0;
  836. int rx_desc_count = 0;
  837. u32 offset = 0;
  838. rrd_ring[0].count = rfd_ring[0].count;
  839. for (i = 1; i < AT_MAX_TRANSMIT_QUEUE; i++)
  840. tpd_ring[i].count = tpd_ring[0].count;
  841. for (i = 1; i < adapter->num_rx_queues; i++)
  842. rfd_ring[i].count = rrd_ring[i].count = rfd_ring[0].count;
  843. /* 2 tpd queue, one high priority queue,
  844. * another normal priority queue */
  845. size = sizeof(struct atl1c_buffer) * (tpd_ring->count * 2 +
  846. rfd_ring->count * num_rx_queues);
  847. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  848. if (unlikely(!tpd_ring->buffer_info)) {
  849. dev_err(&pdev->dev, "kzalloc failed, size = %d\n",
  850. size);
  851. goto err_nomem;
  852. }
  853. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  854. tpd_ring[i].buffer_info =
  855. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  856. count += tpd_ring[i].count;
  857. }
  858. for (i = 0; i < num_rx_queues; i++) {
  859. rfd_ring[i].buffer_info =
  860. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  861. count += rfd_ring[i].count;
  862. rx_desc_count += rfd_ring[i].count;
  863. }
  864. /*
  865. * real ring DMA buffer
  866. * each ring/block may need up to 8 bytes for alignment, hence the
  867. * additional bytes tacked onto the end.
  868. */
  869. ring_header->size = size =
  870. sizeof(struct atl1c_tpd_desc) * tpd_ring->count * 2 +
  871. sizeof(struct atl1c_rx_free_desc) * rx_desc_count +
  872. sizeof(struct atl1c_recv_ret_status) * rx_desc_count +
  873. sizeof(struct atl1c_hw_stats) +
  874. 8 * 4 + 8 * 2 * num_rx_queues;
  875. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  876. &ring_header->dma);
  877. if (unlikely(!ring_header->desc)) {
  878. dev_err(&pdev->dev, "pci_alloc_consistend failed\n");
  879. goto err_nomem;
  880. }
  881. memset(ring_header->desc, 0, ring_header->size);
  882. /* init TPD ring */
  883. tpd_ring[0].dma = roundup(ring_header->dma, 8);
  884. offset = tpd_ring[0].dma - ring_header->dma;
  885. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  886. tpd_ring[i].dma = ring_header->dma + offset;
  887. tpd_ring[i].desc = (u8 *) ring_header->desc + offset;
  888. tpd_ring[i].size =
  889. sizeof(struct atl1c_tpd_desc) * tpd_ring[i].count;
  890. offset += roundup(tpd_ring[i].size, 8);
  891. }
  892. /* init RFD ring */
  893. for (i = 0; i < num_rx_queues; i++) {
  894. rfd_ring[i].dma = ring_header->dma + offset;
  895. rfd_ring[i].desc = (u8 *) ring_header->desc + offset;
  896. rfd_ring[i].size = sizeof(struct atl1c_rx_free_desc) *
  897. rfd_ring[i].count;
  898. offset += roundup(rfd_ring[i].size, 8);
  899. }
  900. /* init RRD ring */
  901. for (i = 0; i < num_rx_queues; i++) {
  902. rrd_ring[i].dma = ring_header->dma + offset;
  903. rrd_ring[i].desc = (u8 *) ring_header->desc + offset;
  904. rrd_ring[i].size = sizeof(struct atl1c_recv_ret_status) *
  905. rrd_ring[i].count;
  906. offset += roundup(rrd_ring[i].size, 8);
  907. }
  908. adapter->smb.dma = ring_header->dma + offset;
  909. adapter->smb.smb = (u8 *)ring_header->desc + offset;
  910. return 0;
  911. err_nomem:
  912. kfree(tpd_ring->buffer_info);
  913. return -ENOMEM;
  914. }
  915. static void atl1c_configure_des_ring(struct atl1c_adapter *adapter)
  916. {
  917. struct atl1c_hw *hw = &adapter->hw;
  918. struct atl1c_rfd_ring *rfd_ring = (struct atl1c_rfd_ring *)
  919. adapter->rfd_ring;
  920. struct atl1c_rrd_ring *rrd_ring = (struct atl1c_rrd_ring *)
  921. adapter->rrd_ring;
  922. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  923. adapter->tpd_ring;
  924. struct atl1c_cmb *cmb = (struct atl1c_cmb *) &adapter->cmb;
  925. struct atl1c_smb *smb = (struct atl1c_smb *) &adapter->smb;
  926. int i;
  927. u32 data;
  928. /* TPD */
  929. AT_WRITE_REG(hw, REG_TX_BASE_ADDR_HI,
  930. (u32)((tpd_ring[atl1c_trans_normal].dma &
  931. AT_DMA_HI_ADDR_MASK) >> 32));
  932. /* just enable normal priority TX queue */
  933. AT_WRITE_REG(hw, REG_NTPD_HEAD_ADDR_LO,
  934. (u32)(tpd_ring[atl1c_trans_normal].dma &
  935. AT_DMA_LO_ADDR_MASK));
  936. AT_WRITE_REG(hw, REG_HTPD_HEAD_ADDR_LO,
  937. (u32)(tpd_ring[atl1c_trans_high].dma &
  938. AT_DMA_LO_ADDR_MASK));
  939. AT_WRITE_REG(hw, REG_TPD_RING_SIZE,
  940. (u32)(tpd_ring[0].count & TPD_RING_SIZE_MASK));
  941. /* RFD */
  942. AT_WRITE_REG(hw, REG_RX_BASE_ADDR_HI,
  943. (u32)((rfd_ring[0].dma & AT_DMA_HI_ADDR_MASK) >> 32));
  944. for (i = 0; i < adapter->num_rx_queues; i++)
  945. AT_WRITE_REG(hw, atl1c_rfd_addr_lo_regs[i],
  946. (u32)(rfd_ring[i].dma & AT_DMA_LO_ADDR_MASK));
  947. AT_WRITE_REG(hw, REG_RFD_RING_SIZE,
  948. rfd_ring[0].count & RFD_RING_SIZE_MASK);
  949. AT_WRITE_REG(hw, REG_RX_BUF_SIZE,
  950. adapter->rx_buffer_len & RX_BUF_SIZE_MASK);
  951. /* RRD */
  952. for (i = 0; i < adapter->num_rx_queues; i++)
  953. AT_WRITE_REG(hw, atl1c_rrd_addr_lo_regs[i],
  954. (u32)(rrd_ring[i].dma & AT_DMA_LO_ADDR_MASK));
  955. AT_WRITE_REG(hw, REG_RRD_RING_SIZE,
  956. (rrd_ring[0].count & RRD_RING_SIZE_MASK));
  957. /* CMB */
  958. AT_WRITE_REG(hw, REG_CMB_BASE_ADDR_LO, cmb->dma & AT_DMA_LO_ADDR_MASK);
  959. /* SMB */
  960. AT_WRITE_REG(hw, REG_SMB_BASE_ADDR_HI,
  961. (u32)((smb->dma & AT_DMA_HI_ADDR_MASK) >> 32));
  962. AT_WRITE_REG(hw, REG_SMB_BASE_ADDR_LO,
  963. (u32)(smb->dma & AT_DMA_LO_ADDR_MASK));
  964. if (hw->nic_type == athr_l2c_b) {
  965. AT_WRITE_REG(hw, REG_SRAM_RXF_LEN, 0x02a0L);
  966. AT_WRITE_REG(hw, REG_SRAM_TXF_LEN, 0x0100L);
  967. AT_WRITE_REG(hw, REG_SRAM_RXF_ADDR, 0x029f0000L);
  968. AT_WRITE_REG(hw, REG_SRAM_RFD0_INFO, 0x02bf02a0L);
  969. AT_WRITE_REG(hw, REG_SRAM_TXF_ADDR, 0x03bf02c0L);
  970. AT_WRITE_REG(hw, REG_SRAM_TRD_ADDR, 0x03df03c0L);
  971. AT_WRITE_REG(hw, REG_TXF_WATER_MARK, 0); /* TX watermark, to enter l1 state.*/
  972. AT_WRITE_REG(hw, REG_RXD_DMA_CTRL, 0); /* RXD threshold.*/
  973. }
  974. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d_2) {
  975. /* Power Saving for L2c_B */
  976. AT_READ_REG(hw, REG_SERDES_LOCK, &data);
  977. data |= SERDES_MAC_CLK_SLOWDOWN;
  978. data |= SERDES_PYH_CLK_SLOWDOWN;
  979. AT_WRITE_REG(hw, REG_SERDES_LOCK, data);
  980. }
  981. /* Load all of base address above */
  982. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  983. }
  984. static void atl1c_configure_tx(struct atl1c_adapter *adapter)
  985. {
  986. struct atl1c_hw *hw = &adapter->hw;
  987. u32 dev_ctrl_data;
  988. u32 max_pay_load;
  989. u16 tx_offload_thresh;
  990. u32 txq_ctrl_data;
  991. u32 max_pay_load_data;
  992. tx_offload_thresh = MAX_TX_OFFLOAD_THRESH;
  993. AT_WRITE_REG(hw, REG_TX_TSO_OFFLOAD_THRESH,
  994. (tx_offload_thresh >> 3) & TX_TSO_OFFLOAD_THRESH_MASK);
  995. AT_READ_REG(hw, REG_DEVICE_CTRL, &dev_ctrl_data);
  996. max_pay_load = (dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT) &
  997. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  998. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  999. max_pay_load = (dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT) &
  1000. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  1001. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  1002. txq_ctrl_data = (hw->tpd_burst & TXQ_NUM_TPD_BURST_MASK) <<
  1003. TXQ_NUM_TPD_BURST_SHIFT;
  1004. if (hw->ctrl_flags & ATL1C_TXQ_MODE_ENHANCE)
  1005. txq_ctrl_data |= TXQ_CTRL_ENH_MODE;
  1006. max_pay_load_data = (atl1c_pay_load_size[hw->dmar_block] &
  1007. TXQ_TXF_BURST_NUM_MASK) << TXQ_TXF_BURST_NUM_SHIFT;
  1008. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2)
  1009. max_pay_load_data >>= 1;
  1010. txq_ctrl_data |= max_pay_load_data;
  1011. AT_WRITE_REG(hw, REG_TXQ_CTRL, txq_ctrl_data);
  1012. }
  1013. static void atl1c_configure_rx(struct atl1c_adapter *adapter)
  1014. {
  1015. struct atl1c_hw *hw = &adapter->hw;
  1016. u32 rxq_ctrl_data;
  1017. rxq_ctrl_data = (hw->rfd_burst & RXQ_RFD_BURST_NUM_MASK) <<
  1018. RXQ_RFD_BURST_NUM_SHIFT;
  1019. if (hw->ctrl_flags & ATL1C_RX_IPV6_CHKSUM)
  1020. rxq_ctrl_data |= IPV6_CHKSUM_CTRL_EN;
  1021. if (hw->rss_type == atl1c_rss_ipv4)
  1022. rxq_ctrl_data |= RSS_HASH_IPV4;
  1023. if (hw->rss_type == atl1c_rss_ipv4_tcp)
  1024. rxq_ctrl_data |= RSS_HASH_IPV4_TCP;
  1025. if (hw->rss_type == atl1c_rss_ipv6)
  1026. rxq_ctrl_data |= RSS_HASH_IPV6;
  1027. if (hw->rss_type == atl1c_rss_ipv6_tcp)
  1028. rxq_ctrl_data |= RSS_HASH_IPV6_TCP;
  1029. if (hw->rss_type != atl1c_rss_disable)
  1030. rxq_ctrl_data |= RRS_HASH_CTRL_EN;
  1031. rxq_ctrl_data |= (hw->rss_mode & RSS_MODE_MASK) <<
  1032. RSS_MODE_SHIFT;
  1033. rxq_ctrl_data |= (hw->rss_hash_bits & RSS_HASH_BITS_MASK) <<
  1034. RSS_HASH_BITS_SHIFT;
  1035. if (hw->ctrl_flags & ATL1C_ASPM_CTRL_MON)
  1036. rxq_ctrl_data |= (ASPM_THRUPUT_LIMIT_1M &
  1037. ASPM_THRUPUT_LIMIT_MASK) << ASPM_THRUPUT_LIMIT_SHIFT;
  1038. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  1039. }
  1040. static void atl1c_configure_rss(struct atl1c_adapter *adapter)
  1041. {
  1042. struct atl1c_hw *hw = &adapter->hw;
  1043. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  1044. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  1045. }
  1046. static void atl1c_configure_dma(struct atl1c_adapter *adapter)
  1047. {
  1048. struct atl1c_hw *hw = &adapter->hw;
  1049. u32 dma_ctrl_data;
  1050. dma_ctrl_data = DMA_CTRL_DMAR_REQ_PRI;
  1051. if (hw->ctrl_flags & ATL1C_CMB_ENABLE)
  1052. dma_ctrl_data |= DMA_CTRL_CMB_EN;
  1053. if (hw->ctrl_flags & ATL1C_SMB_ENABLE)
  1054. dma_ctrl_data |= DMA_CTRL_SMB_EN;
  1055. else
  1056. dma_ctrl_data |= MAC_CTRL_SMB_DIS;
  1057. switch (hw->dma_order) {
  1058. case atl1c_dma_ord_in:
  1059. dma_ctrl_data |= DMA_CTRL_DMAR_IN_ORDER;
  1060. break;
  1061. case atl1c_dma_ord_enh:
  1062. dma_ctrl_data |= DMA_CTRL_DMAR_ENH_ORDER;
  1063. break;
  1064. case atl1c_dma_ord_out:
  1065. dma_ctrl_data |= DMA_CTRL_DMAR_OUT_ORDER;
  1066. break;
  1067. default:
  1068. break;
  1069. }
  1070. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1071. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  1072. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1073. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  1074. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  1075. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  1076. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  1077. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  1078. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  1079. }
  1080. /*
  1081. * Stop the mac, transmit and receive units
  1082. * hw - Struct containing variables accessed by shared code
  1083. * return : 0 or idle status (if error)
  1084. */
  1085. static int atl1c_stop_mac(struct atl1c_hw *hw)
  1086. {
  1087. u32 data;
  1088. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  1089. data &= ~(RXQ1_CTRL_EN | RXQ2_CTRL_EN |
  1090. RXQ3_CTRL_EN | RXQ_CTRL_EN);
  1091. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  1092. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  1093. data &= ~TXQ_CTRL_EN;
  1094. AT_WRITE_REG(hw, REG_TWSI_CTRL, data);
  1095. atl1c_wait_until_idle(hw);
  1096. AT_READ_REG(hw, REG_MAC_CTRL, &data);
  1097. data &= ~(MAC_CTRL_TX_EN | MAC_CTRL_RX_EN);
  1098. AT_WRITE_REG(hw, REG_MAC_CTRL, data);
  1099. return (int)atl1c_wait_until_idle(hw);
  1100. }
  1101. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw)
  1102. {
  1103. u32 data;
  1104. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  1105. switch (hw->adapter->num_rx_queues) {
  1106. case 4:
  1107. data |= (RXQ3_CTRL_EN | RXQ2_CTRL_EN | RXQ1_CTRL_EN);
  1108. break;
  1109. case 3:
  1110. data |= (RXQ2_CTRL_EN | RXQ1_CTRL_EN);
  1111. break;
  1112. case 2:
  1113. data |= RXQ1_CTRL_EN;
  1114. break;
  1115. default:
  1116. break;
  1117. }
  1118. data |= RXQ_CTRL_EN;
  1119. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  1120. }
  1121. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw)
  1122. {
  1123. u32 data;
  1124. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  1125. data |= TXQ_CTRL_EN;
  1126. AT_WRITE_REG(hw, REG_TXQ_CTRL, data);
  1127. }
  1128. /*
  1129. * Reset the transmit and receive units; mask and clear all interrupts.
  1130. * hw - Struct containing variables accessed by shared code
  1131. * return : 0 or idle status (if error)
  1132. */
  1133. static int atl1c_reset_mac(struct atl1c_hw *hw)
  1134. {
  1135. struct atl1c_adapter *adapter = (struct atl1c_adapter *)hw->adapter;
  1136. struct pci_dev *pdev = adapter->pdev;
  1137. u32 master_ctrl_data = 0;
  1138. AT_WRITE_REG(hw, REG_IMR, 0);
  1139. AT_WRITE_REG(hw, REG_ISR, ISR_DIS_INT);
  1140. atl1c_stop_mac(hw);
  1141. /*
  1142. * Issue Soft Reset to the MAC. This will reset the chip's
  1143. * transmit, receive, DMA. It will not effect
  1144. * the current PCI configuration. The global reset bit is self-
  1145. * clearing, and should clear within a microsecond.
  1146. */
  1147. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  1148. master_ctrl_data |= MASTER_CTRL_OOB_DIS_OFF;
  1149. AT_WRITE_REGW(hw, REG_MASTER_CTRL, ((master_ctrl_data | MASTER_CTRL_SOFT_RST)
  1150. & 0xFFFF));
  1151. AT_WRITE_FLUSH(hw);
  1152. msleep(10);
  1153. /* Wait at least 10ms for All module to be Idle */
  1154. if (atl1c_wait_until_idle(hw)) {
  1155. dev_err(&pdev->dev,
  1156. "MAC state machine can't be idle since"
  1157. " disabled for 10ms second\n");
  1158. return -1;
  1159. }
  1160. return 0;
  1161. }
  1162. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw)
  1163. {
  1164. u32 pm_ctrl_data;
  1165. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1166. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1167. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1168. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1169. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1170. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1171. pm_ctrl_data &= ~PM_CTRL_MAC_ASPM_CHK;
  1172. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1173. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1174. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1175. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1176. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1177. }
  1178. /*
  1179. * Set ASPM state.
  1180. * Enable/disable L0s/L1 depend on link state.
  1181. */
  1182. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup)
  1183. {
  1184. u32 pm_ctrl_data;
  1185. u32 link_ctrl_data;
  1186. u32 link_l1_timer = 0xF;
  1187. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1188. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  1189. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1190. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1191. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1192. pm_ctrl_data &= ~(PM_CTRL_LCKDET_TIMER_MASK <<
  1193. PM_CTRL_LCKDET_TIMER_SHIFT);
  1194. pm_ctrl_data |= AT_LCKDET_TIMER << PM_CTRL_LCKDET_TIMER_SHIFT;
  1195. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d ||
  1196. hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) {
  1197. link_ctrl_data &= ~LINK_CTRL_EXT_SYNC;
  1198. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE)) {
  1199. if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V10)
  1200. link_ctrl_data |= LINK_CTRL_EXT_SYNC;
  1201. }
  1202. AT_WRITE_REG(hw, REG_LINK_CTRL, link_ctrl_data);
  1203. pm_ctrl_data |= PM_CTRL_RCVR_WT_TIMER;
  1204. pm_ctrl_data &= ~(PM_CTRL_PM_REQ_TIMER_MASK <<
  1205. PM_CTRL_PM_REQ_TIMER_SHIFT);
  1206. pm_ctrl_data |= AT_ASPM_L1_TIMER <<
  1207. PM_CTRL_PM_REQ_TIMER_SHIFT;
  1208. pm_ctrl_data &= ~PM_CTRL_SA_DLY_EN;
  1209. pm_ctrl_data &= ~PM_CTRL_HOTRST;
  1210. pm_ctrl_data |= 1 << PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1211. pm_ctrl_data |= PM_CTRL_SERDES_PD_EX_L1;
  1212. }
  1213. pm_ctrl_data |= PM_CTRL_MAC_ASPM_CHK;
  1214. if (linkup) {
  1215. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1216. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1217. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1218. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1219. if (hw->ctrl_flags & ATL1C_ASPM_L0S_SUPPORT)
  1220. pm_ctrl_data |= PM_CTRL_ASPM_L0S_EN;
  1221. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d ||
  1222. hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) {
  1223. if (hw->nic_type == athr_l2c_b)
  1224. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE))
  1225. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1226. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1227. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1228. pm_ctrl_data &= ~PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1229. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1230. if (hw->adapter->link_speed == SPEED_100 ||
  1231. hw->adapter->link_speed == SPEED_1000) {
  1232. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1233. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1234. if (hw->nic_type == athr_l2c_b)
  1235. link_l1_timer = 7;
  1236. else if (hw->nic_type == athr_l2c_b2 ||
  1237. hw->nic_type == athr_l1d_2)
  1238. link_l1_timer = 4;
  1239. pm_ctrl_data |= link_l1_timer <<
  1240. PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1241. }
  1242. } else {
  1243. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1244. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1245. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1246. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1247. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1248. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1249. }
  1250. } else {
  1251. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1252. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1253. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1254. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1255. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1256. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1257. else
  1258. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1259. }
  1260. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1261. return;
  1262. }
  1263. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter)
  1264. {
  1265. struct atl1c_hw *hw = &adapter->hw;
  1266. struct net_device *netdev = adapter->netdev;
  1267. u32 mac_ctrl_data;
  1268. mac_ctrl_data = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1269. mac_ctrl_data |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1270. if (adapter->link_duplex == FULL_DUPLEX) {
  1271. hw->mac_duplex = true;
  1272. mac_ctrl_data |= MAC_CTRL_DUPLX;
  1273. }
  1274. if (adapter->link_speed == SPEED_1000)
  1275. hw->mac_speed = atl1c_mac_speed_1000;
  1276. else
  1277. hw->mac_speed = atl1c_mac_speed_10_100;
  1278. mac_ctrl_data |= (hw->mac_speed & MAC_CTRL_SPEED_MASK) <<
  1279. MAC_CTRL_SPEED_SHIFT;
  1280. mac_ctrl_data |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1281. mac_ctrl_data |= ((hw->preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  1282. MAC_CTRL_PRMLEN_SHIFT);
  1283. __atl1c_vlan_mode(netdev->features, &mac_ctrl_data);
  1284. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1285. if (netdev->flags & IFF_PROMISC)
  1286. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  1287. if (netdev->flags & IFF_ALLMULTI)
  1288. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  1289. mac_ctrl_data |= MAC_CTRL_SINGLE_PAUSE_EN;
  1290. if (hw->nic_type == athr_l1d || hw->nic_type == athr_l2c_b2 ||
  1291. hw->nic_type == athr_l1d_2) {
  1292. mac_ctrl_data |= MAC_CTRL_SPEED_MODE_SW;
  1293. mac_ctrl_data |= MAC_CTRL_HASH_ALG_CRC32;
  1294. }
  1295. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1296. }
  1297. /*
  1298. * atl1c_configure - Configure Transmit&Receive Unit after Reset
  1299. * @adapter: board private structure
  1300. *
  1301. * Configure the Tx /Rx unit of the MAC after a reset.
  1302. */
  1303. static int atl1c_configure(struct atl1c_adapter *adapter)
  1304. {
  1305. struct atl1c_hw *hw = &adapter->hw;
  1306. u32 master_ctrl_data = 0;
  1307. u32 intr_modrt_data;
  1308. u32 data;
  1309. /* clear interrupt status */
  1310. AT_WRITE_REG(hw, REG_ISR, 0xFFFFFFFF);
  1311. /* Clear any WOL status */
  1312. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1313. /* set Interrupt Clear Timer
  1314. * HW will enable self to assert interrupt event to system after
  1315. * waiting x-time for software to notify it accept interrupt.
  1316. */
  1317. data = CLK_GATING_EN_ALL;
  1318. if (hw->ctrl_flags & ATL1C_CLK_GATING_EN) {
  1319. if (hw->nic_type == athr_l2c_b)
  1320. data &= ~CLK_GATING_RXMAC_EN;
  1321. } else
  1322. data = 0;
  1323. AT_WRITE_REG(hw, REG_CLK_GATING_CTRL, data);
  1324. AT_WRITE_REG(hw, REG_INT_RETRIG_TIMER,
  1325. hw->ict & INT_RETRIG_TIMER_MASK);
  1326. atl1c_configure_des_ring(adapter);
  1327. if (hw->ctrl_flags & ATL1C_INTR_MODRT_ENABLE) {
  1328. intr_modrt_data = (hw->tx_imt & IRQ_MODRT_TIMER_MASK) <<
  1329. IRQ_MODRT_TX_TIMER_SHIFT;
  1330. intr_modrt_data |= (hw->rx_imt & IRQ_MODRT_TIMER_MASK) <<
  1331. IRQ_MODRT_RX_TIMER_SHIFT;
  1332. AT_WRITE_REG(hw, REG_IRQ_MODRT_TIMER_INIT, intr_modrt_data);
  1333. master_ctrl_data |=
  1334. MASTER_CTRL_TX_ITIMER_EN | MASTER_CTRL_RX_ITIMER_EN;
  1335. }
  1336. if (hw->ctrl_flags & ATL1C_INTR_CLEAR_ON_READ)
  1337. master_ctrl_data |= MASTER_CTRL_INT_RDCLR;
  1338. master_ctrl_data |= MASTER_CTRL_SA_TIMER_EN;
  1339. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  1340. if (hw->ctrl_flags & ATL1C_CMB_ENABLE) {
  1341. AT_WRITE_REG(hw, REG_CMB_TPD_THRESH,
  1342. hw->cmb_tpd & CMB_TPD_THRESH_MASK);
  1343. AT_WRITE_REG(hw, REG_CMB_TX_TIMER,
  1344. hw->cmb_tx_timer & CMB_TX_TIMER_MASK);
  1345. }
  1346. if (hw->ctrl_flags & ATL1C_SMB_ENABLE)
  1347. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER,
  1348. hw->smb_timer & SMB_STAT_TIMER_MASK);
  1349. /* set MTU */
  1350. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  1351. VLAN_HLEN + ETH_FCS_LEN);
  1352. /* HDS, disable */
  1353. AT_WRITE_REG(hw, REG_HDS_CTRL, 0);
  1354. atl1c_configure_tx(adapter);
  1355. atl1c_configure_rx(adapter);
  1356. atl1c_configure_rss(adapter);
  1357. atl1c_configure_dma(adapter);
  1358. return 0;
  1359. }
  1360. static void atl1c_update_hw_stats(struct atl1c_adapter *adapter)
  1361. {
  1362. u16 hw_reg_addr = 0;
  1363. unsigned long *stats_item = NULL;
  1364. u32 data;
  1365. /* update rx status */
  1366. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1367. stats_item = &adapter->hw_stats.rx_ok;
  1368. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1369. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1370. *stats_item += data;
  1371. stats_item++;
  1372. hw_reg_addr += 4;
  1373. }
  1374. /* update tx status */
  1375. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1376. stats_item = &adapter->hw_stats.tx_ok;
  1377. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1378. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1379. *stats_item += data;
  1380. stats_item++;
  1381. hw_reg_addr += 4;
  1382. }
  1383. }
  1384. /*
  1385. * atl1c_get_stats - Get System Network Statistics
  1386. * @netdev: network interface device structure
  1387. *
  1388. * Returns the address of the device statistics structure.
  1389. * The statistics are actually updated from the timer callback.
  1390. */
  1391. static struct net_device_stats *atl1c_get_stats(struct net_device *netdev)
  1392. {
  1393. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1394. struct atl1c_hw_stats *hw_stats = &adapter->hw_stats;
  1395. struct net_device_stats *net_stats = &netdev->stats;
  1396. atl1c_update_hw_stats(adapter);
  1397. net_stats->rx_packets = hw_stats->rx_ok;
  1398. net_stats->tx_packets = hw_stats->tx_ok;
  1399. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  1400. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  1401. net_stats->multicast = hw_stats->rx_mcast;
  1402. net_stats->collisions = hw_stats->tx_1_col +
  1403. hw_stats->tx_2_col * 2 +
  1404. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  1405. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  1406. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  1407. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  1408. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  1409. net_stats->rx_length_errors = hw_stats->rx_len_err;
  1410. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  1411. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  1412. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1413. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1414. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  1415. hw_stats->tx_underrun + hw_stats->tx_trunc;
  1416. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  1417. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  1418. net_stats->tx_window_errors = hw_stats->tx_late_col;
  1419. return net_stats;
  1420. }
  1421. static inline void atl1c_clear_phy_int(struct atl1c_adapter *adapter)
  1422. {
  1423. u16 phy_data;
  1424. spin_lock(&adapter->mdio_lock);
  1425. atl1c_read_phy_reg(&adapter->hw, MII_ISR, &phy_data);
  1426. spin_unlock(&adapter->mdio_lock);
  1427. }
  1428. static bool atl1c_clean_tx_irq(struct atl1c_adapter *adapter,
  1429. enum atl1c_trans_queue type)
  1430. {
  1431. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  1432. &adapter->tpd_ring[type];
  1433. struct atl1c_buffer *buffer_info;
  1434. struct pci_dev *pdev = adapter->pdev;
  1435. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1436. u16 hw_next_to_clean;
  1437. u16 shift;
  1438. u32 data;
  1439. if (type == atl1c_trans_high)
  1440. shift = MB_HTPD_CONS_IDX_SHIFT;
  1441. else
  1442. shift = MB_NTPD_CONS_IDX_SHIFT;
  1443. AT_READ_REG(&adapter->hw, REG_MB_PRIO_CONS_IDX, &data);
  1444. hw_next_to_clean = (data >> shift) & MB_PRIO_PROD_IDX_MASK;
  1445. while (next_to_clean != hw_next_to_clean) {
  1446. buffer_info = &tpd_ring->buffer_info[next_to_clean];
  1447. atl1c_clean_buffer(pdev, buffer_info, 1);
  1448. if (++next_to_clean == tpd_ring->count)
  1449. next_to_clean = 0;
  1450. atomic_set(&tpd_ring->next_to_clean, next_to_clean);
  1451. }
  1452. if (netif_queue_stopped(adapter->netdev) &&
  1453. netif_carrier_ok(adapter->netdev)) {
  1454. netif_wake_queue(adapter->netdev);
  1455. }
  1456. return true;
  1457. }
  1458. /*
  1459. * atl1c_intr - Interrupt Handler
  1460. * @irq: interrupt number
  1461. * @data: pointer to a network interface device structure
  1462. * @pt_regs: CPU registers structure
  1463. */
  1464. static irqreturn_t atl1c_intr(int irq, void *data)
  1465. {
  1466. struct net_device *netdev = data;
  1467. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1468. struct pci_dev *pdev = adapter->pdev;
  1469. struct atl1c_hw *hw = &adapter->hw;
  1470. int max_ints = AT_MAX_INT_WORK;
  1471. int handled = IRQ_NONE;
  1472. u32 status;
  1473. u32 reg_data;
  1474. do {
  1475. AT_READ_REG(hw, REG_ISR, &reg_data);
  1476. status = reg_data & hw->intr_mask;
  1477. if (status == 0 || (status & ISR_DIS_INT) != 0) {
  1478. if (max_ints != AT_MAX_INT_WORK)
  1479. handled = IRQ_HANDLED;
  1480. break;
  1481. }
  1482. /* link event */
  1483. if (status & ISR_GPHY)
  1484. atl1c_clear_phy_int(adapter);
  1485. /* Ack ISR */
  1486. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1487. if (status & ISR_RX_PKT) {
  1488. if (likely(napi_schedule_prep(&adapter->napi))) {
  1489. hw->intr_mask &= ~ISR_RX_PKT;
  1490. AT_WRITE_REG(hw, REG_IMR, hw->intr_mask);
  1491. __napi_schedule(&adapter->napi);
  1492. }
  1493. }
  1494. if (status & ISR_TX_PKT)
  1495. atl1c_clean_tx_irq(adapter, atl1c_trans_normal);
  1496. handled = IRQ_HANDLED;
  1497. /* check if PCIE PHY Link down */
  1498. if (status & ISR_ERROR) {
  1499. if (netif_msg_hw(adapter))
  1500. dev_err(&pdev->dev,
  1501. "atl1c hardware error (status = 0x%x)\n",
  1502. status & ISR_ERROR);
  1503. /* reset MAC */
  1504. set_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event);
  1505. schedule_work(&adapter->common_task);
  1506. return IRQ_HANDLED;
  1507. }
  1508. if (status & ISR_OVER)
  1509. if (netif_msg_intr(adapter))
  1510. dev_warn(&pdev->dev,
  1511. "TX/RX overflow (status = 0x%x)\n",
  1512. status & ISR_OVER);
  1513. /* link event */
  1514. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1515. netdev->stats.tx_carrier_errors++;
  1516. atl1c_link_chg_event(adapter);
  1517. break;
  1518. }
  1519. } while (--max_ints > 0);
  1520. /* re-enable Interrupt*/
  1521. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1522. return handled;
  1523. }
  1524. static inline void atl1c_rx_checksum(struct atl1c_adapter *adapter,
  1525. struct sk_buff *skb, struct atl1c_recv_ret_status *prrs)
  1526. {
  1527. /*
  1528. * The pid field in RRS in not correct sometimes, so we
  1529. * cannot figure out if the packet is fragmented or not,
  1530. * so we tell the KERNEL CHECKSUM_NONE
  1531. */
  1532. skb_checksum_none_assert(skb);
  1533. }
  1534. static int atl1c_alloc_rx_buffer(struct atl1c_adapter *adapter, const int ringid)
  1535. {
  1536. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring[ringid];
  1537. struct pci_dev *pdev = adapter->pdev;
  1538. struct atl1c_buffer *buffer_info, *next_info;
  1539. struct sk_buff *skb;
  1540. void *vir_addr = NULL;
  1541. u16 num_alloc = 0;
  1542. u16 rfd_next_to_use, next_next;
  1543. struct atl1c_rx_free_desc *rfd_desc;
  1544. next_next = rfd_next_to_use = rfd_ring->next_to_use;
  1545. if (++next_next == rfd_ring->count)
  1546. next_next = 0;
  1547. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1548. next_info = &rfd_ring->buffer_info[next_next];
  1549. while (next_info->flags & ATL1C_BUFFER_FREE) {
  1550. rfd_desc = ATL1C_RFD_DESC(rfd_ring, rfd_next_to_use);
  1551. skb = netdev_alloc_skb(adapter->netdev, adapter->rx_buffer_len);
  1552. if (unlikely(!skb)) {
  1553. if (netif_msg_rx_err(adapter))
  1554. dev_warn(&pdev->dev, "alloc rx buffer failed\n");
  1555. break;
  1556. }
  1557. /*
  1558. * Make buffer alignment 2 beyond a 16 byte boundary
  1559. * this will result in a 16 byte aligned IP header after
  1560. * the 14 byte MAC header is removed
  1561. */
  1562. vir_addr = skb->data;
  1563. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1564. buffer_info->skb = skb;
  1565. buffer_info->length = adapter->rx_buffer_len;
  1566. buffer_info->dma = pci_map_single(pdev, vir_addr,
  1567. buffer_info->length,
  1568. PCI_DMA_FROMDEVICE);
  1569. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1570. ATL1C_PCIMAP_FROMDEVICE);
  1571. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1572. rfd_next_to_use = next_next;
  1573. if (++next_next == rfd_ring->count)
  1574. next_next = 0;
  1575. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1576. next_info = &rfd_ring->buffer_info[next_next];
  1577. num_alloc++;
  1578. }
  1579. if (num_alloc) {
  1580. /* TODO: update mailbox here */
  1581. wmb();
  1582. rfd_ring->next_to_use = rfd_next_to_use;
  1583. AT_WRITE_REG(&adapter->hw, atl1c_rfd_prod_idx_regs[ringid],
  1584. rfd_ring->next_to_use & MB_RFDX_PROD_IDX_MASK);
  1585. }
  1586. return num_alloc;
  1587. }
  1588. static void atl1c_clean_rrd(struct atl1c_rrd_ring *rrd_ring,
  1589. struct atl1c_recv_ret_status *rrs, u16 num)
  1590. {
  1591. u16 i;
  1592. /* the relationship between rrd and rfd is one map one */
  1593. for (i = 0; i < num; i++, rrs = ATL1C_RRD_DESC(rrd_ring,
  1594. rrd_ring->next_to_clean)) {
  1595. rrs->word3 &= ~RRS_RXD_UPDATED;
  1596. if (++rrd_ring->next_to_clean == rrd_ring->count)
  1597. rrd_ring->next_to_clean = 0;
  1598. }
  1599. }
  1600. static void atl1c_clean_rfd(struct atl1c_rfd_ring *rfd_ring,
  1601. struct atl1c_recv_ret_status *rrs, u16 num)
  1602. {
  1603. u16 i;
  1604. u16 rfd_index;
  1605. struct atl1c_buffer *buffer_info = rfd_ring->buffer_info;
  1606. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1607. RRS_RX_RFD_INDEX_MASK;
  1608. for (i = 0; i < num; i++) {
  1609. buffer_info[rfd_index].skb = NULL;
  1610. ATL1C_SET_BUFFER_STATE(&buffer_info[rfd_index],
  1611. ATL1C_BUFFER_FREE);
  1612. if (++rfd_index == rfd_ring->count)
  1613. rfd_index = 0;
  1614. }
  1615. rfd_ring->next_to_clean = rfd_index;
  1616. }
  1617. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter, u8 que,
  1618. int *work_done, int work_to_do)
  1619. {
  1620. u16 rfd_num, rfd_index;
  1621. u16 count = 0;
  1622. u16 length;
  1623. struct pci_dev *pdev = adapter->pdev;
  1624. struct net_device *netdev = adapter->netdev;
  1625. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring[que];
  1626. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring[que];
  1627. struct sk_buff *skb;
  1628. struct atl1c_recv_ret_status *rrs;
  1629. struct atl1c_buffer *buffer_info;
  1630. while (1) {
  1631. if (*work_done >= work_to_do)
  1632. break;
  1633. rrs = ATL1C_RRD_DESC(rrd_ring, rrd_ring->next_to_clean);
  1634. if (likely(RRS_RXD_IS_VALID(rrs->word3))) {
  1635. rfd_num = (rrs->word0 >> RRS_RX_RFD_CNT_SHIFT) &
  1636. RRS_RX_RFD_CNT_MASK;
  1637. if (unlikely(rfd_num != 1))
  1638. /* TODO support mul rfd*/
  1639. if (netif_msg_rx_err(adapter))
  1640. dev_warn(&pdev->dev,
  1641. "Multi rfd not support yet!\n");
  1642. goto rrs_checked;
  1643. } else {
  1644. break;
  1645. }
  1646. rrs_checked:
  1647. atl1c_clean_rrd(rrd_ring, rrs, rfd_num);
  1648. if (rrs->word3 & (RRS_RX_ERR_SUM | RRS_802_3_LEN_ERR)) {
  1649. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1650. if (netif_msg_rx_err(adapter))
  1651. dev_warn(&pdev->dev,
  1652. "wrong packet! rrs word3 is %x\n",
  1653. rrs->word3);
  1654. continue;
  1655. }
  1656. length = le16_to_cpu((rrs->word3 >> RRS_PKT_SIZE_SHIFT) &
  1657. RRS_PKT_SIZE_MASK);
  1658. /* Good Receive */
  1659. if (likely(rfd_num == 1)) {
  1660. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1661. RRS_RX_RFD_INDEX_MASK;
  1662. buffer_info = &rfd_ring->buffer_info[rfd_index];
  1663. pci_unmap_single(pdev, buffer_info->dma,
  1664. buffer_info->length, PCI_DMA_FROMDEVICE);
  1665. skb = buffer_info->skb;
  1666. } else {
  1667. /* TODO */
  1668. if (netif_msg_rx_err(adapter))
  1669. dev_warn(&pdev->dev,
  1670. "Multi rfd not support yet!\n");
  1671. break;
  1672. }
  1673. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1674. skb_put(skb, length - ETH_FCS_LEN);
  1675. skb->protocol = eth_type_trans(skb, netdev);
  1676. atl1c_rx_checksum(adapter, skb, rrs);
  1677. if (rrs->word3 & RRS_VLAN_INS) {
  1678. u16 vlan;
  1679. AT_TAG_TO_VLAN(rrs->vlan_tag, vlan);
  1680. vlan = le16_to_cpu(vlan);
  1681. __vlan_hwaccel_put_tag(skb, vlan);
  1682. }
  1683. netif_receive_skb(skb);
  1684. (*work_done)++;
  1685. count++;
  1686. }
  1687. if (count)
  1688. atl1c_alloc_rx_buffer(adapter, que);
  1689. }
  1690. /*
  1691. * atl1c_clean - NAPI Rx polling callback
  1692. * @adapter: board private structure
  1693. */
  1694. static int atl1c_clean(struct napi_struct *napi, int budget)
  1695. {
  1696. struct atl1c_adapter *adapter =
  1697. container_of(napi, struct atl1c_adapter, napi);
  1698. int work_done = 0;
  1699. /* Keep link state information with original netdev */
  1700. if (!netif_carrier_ok(adapter->netdev))
  1701. goto quit_polling;
  1702. /* just enable one RXQ */
  1703. atl1c_clean_rx_irq(adapter, 0, &work_done, budget);
  1704. if (work_done < budget) {
  1705. quit_polling:
  1706. napi_complete(napi);
  1707. adapter->hw.intr_mask |= ISR_RX_PKT;
  1708. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  1709. }
  1710. return work_done;
  1711. }
  1712. #ifdef CONFIG_NET_POLL_CONTROLLER
  1713. /*
  1714. * Polling 'interrupt' - used by things like netconsole to send skbs
  1715. * without having to re-enable interrupts. It's not called while
  1716. * the interrupt routine is executing.
  1717. */
  1718. static void atl1c_netpoll(struct net_device *netdev)
  1719. {
  1720. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1721. disable_irq(adapter->pdev->irq);
  1722. atl1c_intr(adapter->pdev->irq, netdev);
  1723. enable_irq(adapter->pdev->irq);
  1724. }
  1725. #endif
  1726. static inline u16 atl1c_tpd_avail(struct atl1c_adapter *adapter, enum atl1c_trans_queue type)
  1727. {
  1728. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1729. u16 next_to_use = 0;
  1730. u16 next_to_clean = 0;
  1731. next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1732. next_to_use = tpd_ring->next_to_use;
  1733. return (u16)(next_to_clean > next_to_use) ?
  1734. (next_to_clean - next_to_use - 1) :
  1735. (tpd_ring->count + next_to_clean - next_to_use - 1);
  1736. }
  1737. /*
  1738. * get next usable tpd
  1739. * Note: should call atl1c_tdp_avail to make sure
  1740. * there is enough tpd to use
  1741. */
  1742. static struct atl1c_tpd_desc *atl1c_get_tpd(struct atl1c_adapter *adapter,
  1743. enum atl1c_trans_queue type)
  1744. {
  1745. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1746. struct atl1c_tpd_desc *tpd_desc;
  1747. u16 next_to_use = 0;
  1748. next_to_use = tpd_ring->next_to_use;
  1749. if (++tpd_ring->next_to_use == tpd_ring->count)
  1750. tpd_ring->next_to_use = 0;
  1751. tpd_desc = ATL1C_TPD_DESC(tpd_ring, next_to_use);
  1752. memset(tpd_desc, 0, sizeof(struct atl1c_tpd_desc));
  1753. return tpd_desc;
  1754. }
  1755. static struct atl1c_buffer *
  1756. atl1c_get_tx_buffer(struct atl1c_adapter *adapter, struct atl1c_tpd_desc *tpd)
  1757. {
  1758. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  1759. return &tpd_ring->buffer_info[tpd -
  1760. (struct atl1c_tpd_desc *)tpd_ring->desc];
  1761. }
  1762. /* Calculate the transmit packet descript needed*/
  1763. static u16 atl1c_cal_tpd_req(const struct sk_buff *skb)
  1764. {
  1765. u16 tpd_req;
  1766. u16 proto_hdr_len = 0;
  1767. tpd_req = skb_shinfo(skb)->nr_frags + 1;
  1768. if (skb_is_gso(skb)) {
  1769. proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1770. if (proto_hdr_len < skb_headlen(skb))
  1771. tpd_req++;
  1772. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  1773. tpd_req++;
  1774. }
  1775. return tpd_req;
  1776. }
  1777. static int atl1c_tso_csum(struct atl1c_adapter *adapter,
  1778. struct sk_buff *skb,
  1779. struct atl1c_tpd_desc **tpd,
  1780. enum atl1c_trans_queue type)
  1781. {
  1782. struct pci_dev *pdev = adapter->pdev;
  1783. u8 hdr_len;
  1784. u32 real_len;
  1785. unsigned short offload_type;
  1786. int err;
  1787. if (skb_is_gso(skb)) {
  1788. if (skb_header_cloned(skb)) {
  1789. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1790. if (unlikely(err))
  1791. return -1;
  1792. }
  1793. offload_type = skb_shinfo(skb)->gso_type;
  1794. if (offload_type & SKB_GSO_TCPV4) {
  1795. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1796. + ntohs(ip_hdr(skb)->tot_len));
  1797. if (real_len < skb->len)
  1798. pskb_trim(skb, real_len);
  1799. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1800. if (unlikely(skb->len == hdr_len)) {
  1801. /* only xsum need */
  1802. if (netif_msg_tx_queued(adapter))
  1803. dev_warn(&pdev->dev,
  1804. "IPV4 tso with zero data??\n");
  1805. goto check_sum;
  1806. } else {
  1807. ip_hdr(skb)->check = 0;
  1808. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1809. ip_hdr(skb)->saddr,
  1810. ip_hdr(skb)->daddr,
  1811. 0, IPPROTO_TCP, 0);
  1812. (*tpd)->word1 |= 1 << TPD_IPV4_PACKET_SHIFT;
  1813. }
  1814. }
  1815. if (offload_type & SKB_GSO_TCPV6) {
  1816. struct atl1c_tpd_ext_desc *etpd =
  1817. *(struct atl1c_tpd_ext_desc **)(tpd);
  1818. memset(etpd, 0, sizeof(struct atl1c_tpd_ext_desc));
  1819. *tpd = atl1c_get_tpd(adapter, type);
  1820. ipv6_hdr(skb)->payload_len = 0;
  1821. /* check payload == 0 byte ? */
  1822. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1823. if (unlikely(skb->len == hdr_len)) {
  1824. /* only xsum need */
  1825. if (netif_msg_tx_queued(adapter))
  1826. dev_warn(&pdev->dev,
  1827. "IPV6 tso with zero data??\n");
  1828. goto check_sum;
  1829. } else
  1830. tcp_hdr(skb)->check = ~csum_ipv6_magic(
  1831. &ipv6_hdr(skb)->saddr,
  1832. &ipv6_hdr(skb)->daddr,
  1833. 0, IPPROTO_TCP, 0);
  1834. etpd->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1835. etpd->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1836. etpd->pkt_len = cpu_to_le32(skb->len);
  1837. (*tpd)->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1838. }
  1839. (*tpd)->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1840. (*tpd)->word1 |= (skb_transport_offset(skb) & TPD_TCPHDR_OFFSET_MASK) <<
  1841. TPD_TCPHDR_OFFSET_SHIFT;
  1842. (*tpd)->word1 |= (skb_shinfo(skb)->gso_size & TPD_MSS_MASK) <<
  1843. TPD_MSS_SHIFT;
  1844. return 0;
  1845. }
  1846. check_sum:
  1847. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1848. u8 css, cso;
  1849. cso = skb_checksum_start_offset(skb);
  1850. if (unlikely(cso & 0x1)) {
  1851. if (netif_msg_tx_err(adapter))
  1852. dev_err(&adapter->pdev->dev,
  1853. "payload offset should not an event number\n");
  1854. return -1;
  1855. } else {
  1856. css = cso + skb->csum_offset;
  1857. (*tpd)->word1 |= ((cso >> 1) & TPD_PLOADOFFSET_MASK) <<
  1858. TPD_PLOADOFFSET_SHIFT;
  1859. (*tpd)->word1 |= ((css >> 1) & TPD_CCSUM_OFFSET_MASK) <<
  1860. TPD_CCSUM_OFFSET_SHIFT;
  1861. (*tpd)->word1 |= 1 << TPD_CCSUM_EN_SHIFT;
  1862. }
  1863. }
  1864. return 0;
  1865. }
  1866. static void atl1c_tx_map(struct atl1c_adapter *adapter,
  1867. struct sk_buff *skb, struct atl1c_tpd_desc *tpd,
  1868. enum atl1c_trans_queue type)
  1869. {
  1870. struct atl1c_tpd_desc *use_tpd = NULL;
  1871. struct atl1c_buffer *buffer_info = NULL;
  1872. u16 buf_len = skb_headlen(skb);
  1873. u16 map_len = 0;
  1874. u16 mapped_len = 0;
  1875. u16 hdr_len = 0;
  1876. u16 nr_frags;
  1877. u16 f;
  1878. int tso;
  1879. nr_frags = skb_shinfo(skb)->nr_frags;
  1880. tso = (tpd->word1 >> TPD_LSO_EN_SHIFT) & TPD_LSO_EN_MASK;
  1881. if (tso) {
  1882. /* TSO */
  1883. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1884. use_tpd = tpd;
  1885. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1886. buffer_info->length = map_len;
  1887. buffer_info->dma = pci_map_single(adapter->pdev,
  1888. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1889. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1890. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1891. ATL1C_PCIMAP_TODEVICE);
  1892. mapped_len += map_len;
  1893. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1894. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1895. }
  1896. if (mapped_len < buf_len) {
  1897. /* mapped_len == 0, means we should use the first tpd,
  1898. which is given by caller */
  1899. if (mapped_len == 0)
  1900. use_tpd = tpd;
  1901. else {
  1902. use_tpd = atl1c_get_tpd(adapter, type);
  1903. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1904. }
  1905. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1906. buffer_info->length = buf_len - mapped_len;
  1907. buffer_info->dma =
  1908. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1909. buffer_info->length, PCI_DMA_TODEVICE);
  1910. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1911. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1912. ATL1C_PCIMAP_TODEVICE);
  1913. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1914. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1915. }
  1916. for (f = 0; f < nr_frags; f++) {
  1917. struct skb_frag_struct *frag;
  1918. frag = &skb_shinfo(skb)->frags[f];
  1919. use_tpd = atl1c_get_tpd(adapter, type);
  1920. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1921. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1922. buffer_info->length = skb_frag_size(frag);
  1923. buffer_info->dma = skb_frag_dma_map(&adapter->pdev->dev,
  1924. frag, 0,
  1925. buffer_info->length,
  1926. DMA_TO_DEVICE);
  1927. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1928. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_PAGE,
  1929. ATL1C_PCIMAP_TODEVICE);
  1930. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1931. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1932. }
  1933. /* The last tpd */
  1934. use_tpd->word1 |= 1 << TPD_EOP_SHIFT;
  1935. /* The last buffer info contain the skb address,
  1936. so it will be free after unmap */
  1937. buffer_info->skb = skb;
  1938. }
  1939. static void atl1c_tx_queue(struct atl1c_adapter *adapter, struct sk_buff *skb,
  1940. struct atl1c_tpd_desc *tpd, enum atl1c_trans_queue type)
  1941. {
  1942. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1943. u32 prod_data;
  1944. AT_READ_REG(&adapter->hw, REG_MB_PRIO_PROD_IDX, &prod_data);
  1945. switch (type) {
  1946. case atl1c_trans_high:
  1947. prod_data &= 0xFFFF0000;
  1948. prod_data |= tpd_ring->next_to_use & 0xFFFF;
  1949. break;
  1950. case atl1c_trans_normal:
  1951. prod_data &= 0x0000FFFF;
  1952. prod_data |= (tpd_ring->next_to_use & 0xFFFF) << 16;
  1953. break;
  1954. default:
  1955. break;
  1956. }
  1957. wmb();
  1958. AT_WRITE_REG(&adapter->hw, REG_MB_PRIO_PROD_IDX, prod_data);
  1959. }
  1960. static netdev_tx_t atl1c_xmit_frame(struct sk_buff *skb,
  1961. struct net_device *netdev)
  1962. {
  1963. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1964. unsigned long flags;
  1965. u16 tpd_req = 1;
  1966. struct atl1c_tpd_desc *tpd;
  1967. enum atl1c_trans_queue type = atl1c_trans_normal;
  1968. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1969. dev_kfree_skb_any(skb);
  1970. return NETDEV_TX_OK;
  1971. }
  1972. tpd_req = atl1c_cal_tpd_req(skb);
  1973. if (!spin_trylock_irqsave(&adapter->tx_lock, flags)) {
  1974. if (netif_msg_pktdata(adapter))
  1975. dev_info(&adapter->pdev->dev, "tx locked\n");
  1976. return NETDEV_TX_LOCKED;
  1977. }
  1978. if (atl1c_tpd_avail(adapter, type) < tpd_req) {
  1979. /* no enough descriptor, just stop queue */
  1980. netif_stop_queue(netdev);
  1981. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1982. return NETDEV_TX_BUSY;
  1983. }
  1984. tpd = atl1c_get_tpd(adapter, type);
  1985. /* do TSO and check sum */
  1986. if (atl1c_tso_csum(adapter, skb, &tpd, type) != 0) {
  1987. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1988. dev_kfree_skb_any(skb);
  1989. return NETDEV_TX_OK;
  1990. }
  1991. if (unlikely(vlan_tx_tag_present(skb))) {
  1992. u16 vlan = vlan_tx_tag_get(skb);
  1993. __le16 tag;
  1994. vlan = cpu_to_le16(vlan);
  1995. AT_VLAN_TO_TAG(vlan, tag);
  1996. tpd->word1 |= 1 << TPD_INS_VTAG_SHIFT;
  1997. tpd->vlan_tag = tag;
  1998. }
  1999. if (skb_network_offset(skb) != ETH_HLEN)
  2000. tpd->word1 |= 1 << TPD_ETH_TYPE_SHIFT; /* Ethernet frame */
  2001. atl1c_tx_map(adapter, skb, tpd, type);
  2002. atl1c_tx_queue(adapter, skb, tpd, type);
  2003. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  2004. return NETDEV_TX_OK;
  2005. }
  2006. static void atl1c_free_irq(struct atl1c_adapter *adapter)
  2007. {
  2008. struct net_device *netdev = adapter->netdev;
  2009. free_irq(adapter->pdev->irq, netdev);
  2010. if (adapter->have_msi)
  2011. pci_disable_msi(adapter->pdev);
  2012. }
  2013. static int atl1c_request_irq(struct atl1c_adapter *adapter)
  2014. {
  2015. struct pci_dev *pdev = adapter->pdev;
  2016. struct net_device *netdev = adapter->netdev;
  2017. int flags = 0;
  2018. int err = 0;
  2019. adapter->have_msi = true;
  2020. err = pci_enable_msi(adapter->pdev);
  2021. if (err) {
  2022. if (netif_msg_ifup(adapter))
  2023. dev_err(&pdev->dev,
  2024. "Unable to allocate MSI interrupt Error: %d\n",
  2025. err);
  2026. adapter->have_msi = false;
  2027. }
  2028. if (!adapter->have_msi)
  2029. flags |= IRQF_SHARED;
  2030. err = request_irq(adapter->pdev->irq, atl1c_intr, flags,
  2031. netdev->name, netdev);
  2032. if (err) {
  2033. if (netif_msg_ifup(adapter))
  2034. dev_err(&pdev->dev,
  2035. "Unable to allocate interrupt Error: %d\n",
  2036. err);
  2037. if (adapter->have_msi)
  2038. pci_disable_msi(adapter->pdev);
  2039. return err;
  2040. }
  2041. if (netif_msg_ifup(adapter))
  2042. dev_dbg(&pdev->dev, "atl1c_request_irq OK\n");
  2043. return err;
  2044. }
  2045. static int atl1c_up(struct atl1c_adapter *adapter)
  2046. {
  2047. struct net_device *netdev = adapter->netdev;
  2048. int num;
  2049. int err;
  2050. int i;
  2051. netif_carrier_off(netdev);
  2052. atl1c_init_ring_ptrs(adapter);
  2053. atl1c_set_multi(netdev);
  2054. atl1c_restore_vlan(adapter);
  2055. for (i = 0; i < adapter->num_rx_queues; i++) {
  2056. num = atl1c_alloc_rx_buffer(adapter, i);
  2057. if (unlikely(num == 0)) {
  2058. err = -ENOMEM;
  2059. goto err_alloc_rx;
  2060. }
  2061. }
  2062. if (atl1c_configure(adapter)) {
  2063. err = -EIO;
  2064. goto err_up;
  2065. }
  2066. err = atl1c_request_irq(adapter);
  2067. if (unlikely(err))
  2068. goto err_up;
  2069. clear_bit(__AT_DOWN, &adapter->flags);
  2070. napi_enable(&adapter->napi);
  2071. atl1c_irq_enable(adapter);
  2072. atl1c_check_link_status(adapter);
  2073. netif_start_queue(netdev);
  2074. return err;
  2075. err_up:
  2076. err_alloc_rx:
  2077. atl1c_clean_rx_ring(adapter);
  2078. return err;
  2079. }
  2080. static void atl1c_down(struct atl1c_adapter *adapter)
  2081. {
  2082. struct net_device *netdev = adapter->netdev;
  2083. atl1c_del_timer(adapter);
  2084. adapter->work_event = 0; /* clear all event */
  2085. /* signal that we're down so the interrupt handler does not
  2086. * reschedule our watchdog timer */
  2087. set_bit(__AT_DOWN, &adapter->flags);
  2088. netif_carrier_off(netdev);
  2089. napi_disable(&adapter->napi);
  2090. atl1c_irq_disable(adapter);
  2091. atl1c_free_irq(adapter);
  2092. /* reset MAC to disable all RX/TX */
  2093. atl1c_reset_mac(&adapter->hw);
  2094. msleep(1);
  2095. adapter->link_speed = SPEED_0;
  2096. adapter->link_duplex = -1;
  2097. atl1c_clean_tx_ring(adapter, atl1c_trans_normal);
  2098. atl1c_clean_tx_ring(adapter, atl1c_trans_high);
  2099. atl1c_clean_rx_ring(adapter);
  2100. }
  2101. /*
  2102. * atl1c_open - Called when a network interface is made active
  2103. * @netdev: network interface device structure
  2104. *
  2105. * Returns 0 on success, negative value on failure
  2106. *
  2107. * The open entry point is called when a network interface is made
  2108. * active by the system (IFF_UP). At this point all resources needed
  2109. * for transmit and receive operations are allocated, the interrupt
  2110. * handler is registered with the OS, the watchdog timer is started,
  2111. * and the stack is notified that the interface is ready.
  2112. */
  2113. static int atl1c_open(struct net_device *netdev)
  2114. {
  2115. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2116. int err;
  2117. /* disallow open during test */
  2118. if (test_bit(__AT_TESTING, &adapter->flags))
  2119. return -EBUSY;
  2120. /* allocate rx/tx dma buffer & descriptors */
  2121. err = atl1c_setup_ring_resources(adapter);
  2122. if (unlikely(err))
  2123. return err;
  2124. err = atl1c_up(adapter);
  2125. if (unlikely(err))
  2126. goto err_up;
  2127. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  2128. u32 phy_data;
  2129. AT_READ_REG(&adapter->hw, REG_MDIO_CTRL, &phy_data);
  2130. phy_data |= MDIO_AP_EN;
  2131. AT_WRITE_REG(&adapter->hw, REG_MDIO_CTRL, phy_data);
  2132. }
  2133. return 0;
  2134. err_up:
  2135. atl1c_free_irq(adapter);
  2136. atl1c_free_ring_resources(adapter);
  2137. atl1c_reset_mac(&adapter->hw);
  2138. return err;
  2139. }
  2140. /*
  2141. * atl1c_close - Disables a network interface
  2142. * @netdev: network interface device structure
  2143. *
  2144. * Returns 0, this is not allowed to fail
  2145. *
  2146. * The close entry point is called when an interface is de-activated
  2147. * by the OS. The hardware is still under the drivers control, but
  2148. * needs to be disabled. A global MAC reset is issued to stop the
  2149. * hardware, and all transmit and receive resources are freed.
  2150. */
  2151. static int atl1c_close(struct net_device *netdev)
  2152. {
  2153. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2154. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2155. atl1c_down(adapter);
  2156. atl1c_free_ring_resources(adapter);
  2157. return 0;
  2158. }
  2159. static int atl1c_suspend(struct device *dev)
  2160. {
  2161. struct pci_dev *pdev = to_pci_dev(dev);
  2162. struct net_device *netdev = pci_get_drvdata(pdev);
  2163. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2164. struct atl1c_hw *hw = &adapter->hw;
  2165. u32 mac_ctrl_data = 0;
  2166. u32 master_ctrl_data = 0;
  2167. u32 wol_ctrl_data = 0;
  2168. u16 mii_intr_status_data = 0;
  2169. u32 wufc = adapter->wol;
  2170. atl1c_disable_l0s_l1(hw);
  2171. if (netif_running(netdev)) {
  2172. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2173. atl1c_down(adapter);
  2174. }
  2175. netif_device_detach(netdev);
  2176. if (wufc)
  2177. if (atl1c_phy_power_saving(hw) != 0)
  2178. dev_dbg(&pdev->dev, "phy power saving failed");
  2179. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  2180. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  2181. master_ctrl_data &= ~MASTER_CTRL_CLK_SEL_DIS;
  2182. mac_ctrl_data &= ~(MAC_CTRL_PRMLEN_MASK << MAC_CTRL_PRMLEN_SHIFT);
  2183. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  2184. MAC_CTRL_PRMLEN_MASK) <<
  2185. MAC_CTRL_PRMLEN_SHIFT);
  2186. mac_ctrl_data &= ~(MAC_CTRL_SPEED_MASK << MAC_CTRL_SPEED_SHIFT);
  2187. mac_ctrl_data &= ~MAC_CTRL_DUPLX;
  2188. if (wufc) {
  2189. mac_ctrl_data |= MAC_CTRL_RX_EN;
  2190. if (adapter->link_speed == SPEED_1000 ||
  2191. adapter->link_speed == SPEED_0) {
  2192. mac_ctrl_data |= atl1c_mac_speed_1000 <<
  2193. MAC_CTRL_SPEED_SHIFT;
  2194. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2195. } else
  2196. mac_ctrl_data |= atl1c_mac_speed_10_100 <<
  2197. MAC_CTRL_SPEED_SHIFT;
  2198. if (adapter->link_duplex == DUPLEX_FULL)
  2199. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2200. /* turn on magic packet wol */
  2201. if (wufc & AT_WUFC_MAG)
  2202. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  2203. if (wufc & AT_WUFC_LNKC) {
  2204. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  2205. /* only link up can wake up */
  2206. if (atl1c_write_phy_reg(hw, MII_IER, IER_LINK_UP) != 0) {
  2207. dev_dbg(&pdev->dev, "%s: read write phy "
  2208. "register failed.\n",
  2209. atl1c_driver_name);
  2210. }
  2211. }
  2212. /* clear phy interrupt */
  2213. atl1c_read_phy_reg(hw, MII_ISR, &mii_intr_status_data);
  2214. /* Config MAC Ctrl register */
  2215. __atl1c_vlan_mode(netdev->features, &mac_ctrl_data);
  2216. /* magic packet maybe Broadcast&multicast&Unicast frame */
  2217. if (wufc & AT_WUFC_MAG)
  2218. mac_ctrl_data |= MAC_CTRL_BC_EN;
  2219. dev_dbg(&pdev->dev,
  2220. "%s: suspend MAC=0x%x\n",
  2221. atl1c_driver_name, mac_ctrl_data);
  2222. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2223. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  2224. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2225. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT |
  2226. GPHY_CTRL_EXT_RESET);
  2227. } else {
  2228. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_POWER_SAVING);
  2229. master_ctrl_data |= MASTER_CTRL_CLK_SEL_DIS;
  2230. mac_ctrl_data |= atl1c_mac_speed_10_100 << MAC_CTRL_SPEED_SHIFT;
  2231. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2232. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2233. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2234. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  2235. hw->phy_configured = false; /* re-init PHY when resume */
  2236. }
  2237. return 0;
  2238. }
  2239. #ifdef CONFIG_PM_SLEEP
  2240. static int atl1c_resume(struct device *dev)
  2241. {
  2242. struct pci_dev *pdev = to_pci_dev(dev);
  2243. struct net_device *netdev = pci_get_drvdata(pdev);
  2244. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2245. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  2246. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2247. ATL1C_PCIE_PHY_RESET);
  2248. atl1c_phy_reset(&adapter->hw);
  2249. atl1c_reset_mac(&adapter->hw);
  2250. atl1c_phy_init(&adapter->hw);
  2251. #if 0
  2252. AT_READ_REG(&adapter->hw, REG_PM_CTRLSTAT, &pm_data);
  2253. pm_data &= ~PM_CTRLSTAT_PME_EN;
  2254. AT_WRITE_REG(&adapter->hw, REG_PM_CTRLSTAT, pm_data);
  2255. #endif
  2256. netif_device_attach(netdev);
  2257. if (netif_running(netdev))
  2258. atl1c_up(adapter);
  2259. return 0;
  2260. }
  2261. #endif
  2262. static void atl1c_shutdown(struct pci_dev *pdev)
  2263. {
  2264. struct net_device *netdev = pci_get_drvdata(pdev);
  2265. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2266. atl1c_suspend(&pdev->dev);
  2267. pci_wake_from_d3(pdev, adapter->wol);
  2268. pci_set_power_state(pdev, PCI_D3hot);
  2269. }
  2270. static const struct net_device_ops atl1c_netdev_ops = {
  2271. .ndo_open = atl1c_open,
  2272. .ndo_stop = atl1c_close,
  2273. .ndo_validate_addr = eth_validate_addr,
  2274. .ndo_start_xmit = atl1c_xmit_frame,
  2275. .ndo_set_mac_address = atl1c_set_mac_addr,
  2276. .ndo_set_rx_mode = atl1c_set_multi,
  2277. .ndo_change_mtu = atl1c_change_mtu,
  2278. .ndo_fix_features = atl1c_fix_features,
  2279. .ndo_set_features = atl1c_set_features,
  2280. .ndo_do_ioctl = atl1c_ioctl,
  2281. .ndo_tx_timeout = atl1c_tx_timeout,
  2282. .ndo_get_stats = atl1c_get_stats,
  2283. #ifdef CONFIG_NET_POLL_CONTROLLER
  2284. .ndo_poll_controller = atl1c_netpoll,
  2285. #endif
  2286. };
  2287. static int atl1c_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  2288. {
  2289. SET_NETDEV_DEV(netdev, &pdev->dev);
  2290. pci_set_drvdata(pdev, netdev);
  2291. netdev->netdev_ops = &atl1c_netdev_ops;
  2292. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  2293. atl1c_set_ethtool_ops(netdev);
  2294. /* TODO: add when ready */
  2295. netdev->hw_features = NETIF_F_SG |
  2296. NETIF_F_HW_CSUM |
  2297. NETIF_F_HW_VLAN_RX |
  2298. NETIF_F_TSO |
  2299. NETIF_F_TSO6;
  2300. netdev->features = netdev->hw_features |
  2301. NETIF_F_HW_VLAN_TX;
  2302. return 0;
  2303. }
  2304. /*
  2305. * atl1c_probe - Device Initialization Routine
  2306. * @pdev: PCI device information struct
  2307. * @ent: entry in atl1c_pci_tbl
  2308. *
  2309. * Returns 0 on success, negative on failure
  2310. *
  2311. * atl1c_probe initializes an adapter identified by a pci_dev structure.
  2312. * The OS initialization, configuring of the adapter private structure,
  2313. * and a hardware reset occur.
  2314. */
  2315. static int __devinit atl1c_probe(struct pci_dev *pdev,
  2316. const struct pci_device_id *ent)
  2317. {
  2318. struct net_device *netdev;
  2319. struct atl1c_adapter *adapter;
  2320. static int cards_found;
  2321. int err = 0;
  2322. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  2323. err = pci_enable_device_mem(pdev);
  2324. if (err) {
  2325. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2326. return err;
  2327. }
  2328. /*
  2329. * The atl1c chip can DMA to 64-bit addresses, but it uses a single
  2330. * shared register for the high 32 bits, so only a single, aligned,
  2331. * 4 GB physical address range can be used at a time.
  2332. *
  2333. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2334. * worth. It is far easier to limit to 32-bit DMA than update
  2335. * various kernel subsystems to support the mechanics required by a
  2336. * fixed-high-32-bit system.
  2337. */
  2338. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  2339. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  2340. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  2341. goto err_dma;
  2342. }
  2343. err = pci_request_regions(pdev, atl1c_driver_name);
  2344. if (err) {
  2345. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2346. goto err_pci_reg;
  2347. }
  2348. pci_set_master(pdev);
  2349. netdev = alloc_etherdev(sizeof(struct atl1c_adapter));
  2350. if (netdev == NULL) {
  2351. err = -ENOMEM;
  2352. goto err_alloc_etherdev;
  2353. }
  2354. err = atl1c_init_netdev(netdev, pdev);
  2355. if (err) {
  2356. dev_err(&pdev->dev, "init netdevice failed\n");
  2357. goto err_init_netdev;
  2358. }
  2359. adapter = netdev_priv(netdev);
  2360. adapter->bd_number = cards_found;
  2361. adapter->netdev = netdev;
  2362. adapter->pdev = pdev;
  2363. adapter->hw.adapter = adapter;
  2364. adapter->msg_enable = netif_msg_init(-1, atl1c_default_msg);
  2365. adapter->hw.hw_addr = ioremap(pci_resource_start(pdev, 0), pci_resource_len(pdev, 0));
  2366. if (!adapter->hw.hw_addr) {
  2367. err = -EIO;
  2368. dev_err(&pdev->dev, "cannot map device registers\n");
  2369. goto err_ioremap;
  2370. }
  2371. /* init mii data */
  2372. adapter->mii.dev = netdev;
  2373. adapter->mii.mdio_read = atl1c_mdio_read;
  2374. adapter->mii.mdio_write = atl1c_mdio_write;
  2375. adapter->mii.phy_id_mask = 0x1f;
  2376. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  2377. netif_napi_add(netdev, &adapter->napi, atl1c_clean, 64);
  2378. setup_timer(&adapter->phy_config_timer, atl1c_phy_config,
  2379. (unsigned long)adapter);
  2380. /* setup the private structure */
  2381. err = atl1c_sw_init(adapter);
  2382. if (err) {
  2383. dev_err(&pdev->dev, "net device private data init failed\n");
  2384. goto err_sw_init;
  2385. }
  2386. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2387. ATL1C_PCIE_PHY_RESET);
  2388. /* Init GPHY as early as possible due to power saving issue */
  2389. atl1c_phy_reset(&adapter->hw);
  2390. err = atl1c_reset_mac(&adapter->hw);
  2391. if (err) {
  2392. err = -EIO;
  2393. goto err_reset;
  2394. }
  2395. /* reset the controller to
  2396. * put the device in a known good starting state */
  2397. err = atl1c_phy_init(&adapter->hw);
  2398. if (err) {
  2399. err = -EIO;
  2400. goto err_reset;
  2401. }
  2402. if (atl1c_read_mac_addr(&adapter->hw)) {
  2403. /* got a random MAC address, set NET_ADDR_RANDOM to netdev */
  2404. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  2405. }
  2406. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2407. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2408. if (netif_msg_probe(adapter))
  2409. dev_dbg(&pdev->dev, "mac address : %pM\n",
  2410. adapter->hw.mac_addr);
  2411. atl1c_hw_set_mac_addr(&adapter->hw);
  2412. INIT_WORK(&adapter->common_task, atl1c_common_task);
  2413. adapter->work_event = 0;
  2414. err = register_netdev(netdev);
  2415. if (err) {
  2416. dev_err(&pdev->dev, "register netdevice failed\n");
  2417. goto err_register;
  2418. }
  2419. if (netif_msg_probe(adapter))
  2420. dev_info(&pdev->dev, "version %s\n", ATL1C_DRV_VERSION);
  2421. cards_found++;
  2422. return 0;
  2423. err_reset:
  2424. err_register:
  2425. err_sw_init:
  2426. iounmap(adapter->hw.hw_addr);
  2427. err_init_netdev:
  2428. err_ioremap:
  2429. free_netdev(netdev);
  2430. err_alloc_etherdev:
  2431. pci_release_regions(pdev);
  2432. err_pci_reg:
  2433. err_dma:
  2434. pci_disable_device(pdev);
  2435. return err;
  2436. }
  2437. /*
  2438. * atl1c_remove - Device Removal Routine
  2439. * @pdev: PCI device information struct
  2440. *
  2441. * atl1c_remove is called by the PCI subsystem to alert the driver
  2442. * that it should release a PCI device. The could be caused by a
  2443. * Hot-Plug event, or because the driver is going to be removed from
  2444. * memory.
  2445. */
  2446. static void __devexit atl1c_remove(struct pci_dev *pdev)
  2447. {
  2448. struct net_device *netdev = pci_get_drvdata(pdev);
  2449. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2450. unregister_netdev(netdev);
  2451. atl1c_phy_disable(&adapter->hw);
  2452. iounmap(adapter->hw.hw_addr);
  2453. pci_release_regions(pdev);
  2454. pci_disable_device(pdev);
  2455. free_netdev(netdev);
  2456. }
  2457. /*
  2458. * atl1c_io_error_detected - called when PCI error is detected
  2459. * @pdev: Pointer to PCI device
  2460. * @state: The current pci connection state
  2461. *
  2462. * This function is called after a PCI bus error affecting
  2463. * this device has been detected.
  2464. */
  2465. static pci_ers_result_t atl1c_io_error_detected(struct pci_dev *pdev,
  2466. pci_channel_state_t state)
  2467. {
  2468. struct net_device *netdev = pci_get_drvdata(pdev);
  2469. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2470. netif_device_detach(netdev);
  2471. if (state == pci_channel_io_perm_failure)
  2472. return PCI_ERS_RESULT_DISCONNECT;
  2473. if (netif_running(netdev))
  2474. atl1c_down(adapter);
  2475. pci_disable_device(pdev);
  2476. /* Request a slot slot reset. */
  2477. return PCI_ERS_RESULT_NEED_RESET;
  2478. }
  2479. /*
  2480. * atl1c_io_slot_reset - called after the pci bus has been reset.
  2481. * @pdev: Pointer to PCI device
  2482. *
  2483. * Restart the card from scratch, as if from a cold-boot. Implementation
  2484. * resembles the first-half of the e1000_resume routine.
  2485. */
  2486. static pci_ers_result_t atl1c_io_slot_reset(struct pci_dev *pdev)
  2487. {
  2488. struct net_device *netdev = pci_get_drvdata(pdev);
  2489. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2490. if (pci_enable_device(pdev)) {
  2491. if (netif_msg_hw(adapter))
  2492. dev_err(&pdev->dev,
  2493. "Cannot re-enable PCI device after reset\n");
  2494. return PCI_ERS_RESULT_DISCONNECT;
  2495. }
  2496. pci_set_master(pdev);
  2497. pci_enable_wake(pdev, PCI_D3hot, 0);
  2498. pci_enable_wake(pdev, PCI_D3cold, 0);
  2499. atl1c_reset_mac(&adapter->hw);
  2500. return PCI_ERS_RESULT_RECOVERED;
  2501. }
  2502. /*
  2503. * atl1c_io_resume - called when traffic can start flowing again.
  2504. * @pdev: Pointer to PCI device
  2505. *
  2506. * This callback is called when the error recovery driver tells us that
  2507. * its OK to resume normal operation. Implementation resembles the
  2508. * second-half of the atl1c_resume routine.
  2509. */
  2510. static void atl1c_io_resume(struct pci_dev *pdev)
  2511. {
  2512. struct net_device *netdev = pci_get_drvdata(pdev);
  2513. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2514. if (netif_running(netdev)) {
  2515. if (atl1c_up(adapter)) {
  2516. if (netif_msg_hw(adapter))
  2517. dev_err(&pdev->dev,
  2518. "Cannot bring device back up after reset\n");
  2519. return;
  2520. }
  2521. }
  2522. netif_device_attach(netdev);
  2523. }
  2524. static struct pci_error_handlers atl1c_err_handler = {
  2525. .error_detected = atl1c_io_error_detected,
  2526. .slot_reset = atl1c_io_slot_reset,
  2527. .resume = atl1c_io_resume,
  2528. };
  2529. static SIMPLE_DEV_PM_OPS(atl1c_pm_ops, atl1c_suspend, atl1c_resume);
  2530. static struct pci_driver atl1c_driver = {
  2531. .name = atl1c_driver_name,
  2532. .id_table = atl1c_pci_tbl,
  2533. .probe = atl1c_probe,
  2534. .remove = __devexit_p(atl1c_remove),
  2535. .shutdown = atl1c_shutdown,
  2536. .err_handler = &atl1c_err_handler,
  2537. .driver.pm = &atl1c_pm_ops,
  2538. };
  2539. /*
  2540. * atl1c_init_module - Driver Registration Routine
  2541. *
  2542. * atl1c_init_module is the first routine called when the driver is
  2543. * loaded. All it does is register with the PCI subsystem.
  2544. */
  2545. static int __init atl1c_init_module(void)
  2546. {
  2547. return pci_register_driver(&atl1c_driver);
  2548. }
  2549. /*
  2550. * atl1c_exit_module - Driver Exit Cleanup Routine
  2551. *
  2552. * atl1c_exit_module is called just before the driver is removed
  2553. * from memory.
  2554. */
  2555. static void __exit atl1c_exit_module(void)
  2556. {
  2557. pci_unregister_driver(&atl1c_driver);
  2558. }
  2559. module_init(atl1c_init_module);
  2560. module_exit(atl1c_exit_module);