pmac.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076
  1. /*
  2. * linux/drivers/ide/ide-pmac.c
  3. *
  4. * Support for IDE interfaces on PowerMacs.
  5. * These IDE interfaces are memory-mapped and have a DBDMA channel
  6. * for doing DMA.
  7. *
  8. * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. * Some code taken from drivers/ide/ide-dma.c:
  16. *
  17. * Copyright (c) 1995-1998 Mark Lord
  18. *
  19. * TODO: - Use pre-calculated (kauai) timing tables all the time and
  20. * get rid of the "rounded" tables used previously, so we have the
  21. * same table format for all controllers and can then just have one
  22. * big table
  23. *
  24. */
  25. #include <linux/config.h>
  26. #include <linux/types.h>
  27. #include <linux/kernel.h>
  28. #include <linux/sched.h>
  29. #include <linux/init.h>
  30. #include <linux/delay.h>
  31. #include <linux/ide.h>
  32. #include <linux/notifier.h>
  33. #include <linux/reboot.h>
  34. #include <linux/pci.h>
  35. #include <linux/adb.h>
  36. #include <linux/pmu.h>
  37. #include <linux/scatterlist.h>
  38. #include <asm/prom.h>
  39. #include <asm/io.h>
  40. #include <asm/dbdma.h>
  41. #include <asm/ide.h>
  42. #include <asm/pci-bridge.h>
  43. #include <asm/machdep.h>
  44. #include <asm/pmac_feature.h>
  45. #include <asm/sections.h>
  46. #include <asm/irq.h>
  47. #ifndef CONFIG_PPC64
  48. #include <asm/mediabay.h>
  49. #endif
  50. #include "ide-timing.h"
  51. #undef IDE_PMAC_DEBUG
  52. #define DMA_WAIT_TIMEOUT 50
  53. typedef struct pmac_ide_hwif {
  54. unsigned long regbase;
  55. int irq;
  56. int kind;
  57. int aapl_bus_id;
  58. unsigned cable_80 : 1;
  59. unsigned mediabay : 1;
  60. unsigned broken_dma : 1;
  61. unsigned broken_dma_warn : 1;
  62. struct device_node* node;
  63. struct macio_dev *mdev;
  64. u32 timings[4];
  65. volatile u32 __iomem * *kauai_fcr;
  66. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  67. /* Those fields are duplicating what is in hwif. We currently
  68. * can't use the hwif ones because of some assumptions that are
  69. * beeing done by the generic code about the kind of dma controller
  70. * and format of the dma table. This will have to be fixed though.
  71. */
  72. volatile struct dbdma_regs __iomem * dma_regs;
  73. struct dbdma_cmd* dma_table_cpu;
  74. #endif
  75. } pmac_ide_hwif_t;
  76. static pmac_ide_hwif_t pmac_ide[MAX_HWIFS];
  77. static int pmac_ide_count;
  78. enum {
  79. controller_ohare, /* OHare based */
  80. controller_heathrow, /* Heathrow/Paddington */
  81. controller_kl_ata3, /* KeyLargo ATA-3 */
  82. controller_kl_ata4, /* KeyLargo ATA-4 */
  83. controller_un_ata6, /* UniNorth2 ATA-6 */
  84. controller_k2_ata6, /* K2 ATA-6 */
  85. controller_sh_ata6, /* Shasta ATA-6 */
  86. };
  87. static const char* model_name[] = {
  88. "OHare ATA", /* OHare based */
  89. "Heathrow ATA", /* Heathrow/Paddington */
  90. "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
  91. "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
  92. "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
  93. "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
  94. "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
  95. };
  96. /*
  97. * Extra registers, both 32-bit little-endian
  98. */
  99. #define IDE_TIMING_CONFIG 0x200
  100. #define IDE_INTERRUPT 0x300
  101. /* Kauai (U2) ATA has different register setup */
  102. #define IDE_KAUAI_PIO_CONFIG 0x200
  103. #define IDE_KAUAI_ULTRA_CONFIG 0x210
  104. #define IDE_KAUAI_POLL_CONFIG 0x220
  105. /*
  106. * Timing configuration register definitions
  107. */
  108. /* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
  109. #define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
  110. #define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
  111. #define IDE_SYSCLK_NS 30 /* 33Mhz cell */
  112. #define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
  113. /* 133Mhz cell, found in shasta.
  114. * See comments about 100 Mhz Uninorth 2...
  115. * Note that PIO_MASK and MDMA_MASK seem to overlap
  116. */
  117. #define TR_133_PIOREG_PIO_MASK 0xff000fff
  118. #define TR_133_PIOREG_MDMA_MASK 0x00fff800
  119. #define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
  120. #define TR_133_UDMAREG_UDMA_EN 0x00000001
  121. /* 100Mhz cell, found in Uninorth 2. I don't have much infos about
  122. * this one yet, it appears as a pci device (106b/0033) on uninorth
  123. * internal PCI bus and it's clock is controlled like gem or fw. It
  124. * appears to be an evolution of keylargo ATA4 with a timing register
  125. * extended to 2 32bits registers and a similar DBDMA channel. Other
  126. * registers seem to exist but I can't tell much about them.
  127. *
  128. * So far, I'm using pre-calculated tables for this extracted from
  129. * the values used by the MacOS X driver.
  130. *
  131. * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
  132. * register controls the UDMA timings. At least, it seems bit 0
  133. * of this one enables UDMA vs. MDMA, and bits 4..7 are the
  134. * cycle time in units of 10ns. Bits 8..15 are used by I don't
  135. * know their meaning yet
  136. */
  137. #define TR_100_PIOREG_PIO_MASK 0xff000fff
  138. #define TR_100_PIOREG_MDMA_MASK 0x00fff000
  139. #define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
  140. #define TR_100_UDMAREG_UDMA_EN 0x00000001
  141. /* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
  142. * 40 connector cable and to 4 on 80 connector one.
  143. * Clock unit is 15ns (66Mhz)
  144. *
  145. * 3 Values can be programmed:
  146. * - Write data setup, which appears to match the cycle time. They
  147. * also call it DIOW setup.
  148. * - Ready to pause time (from spec)
  149. * - Address setup. That one is weird. I don't see where exactly
  150. * it fits in UDMA cycles, I got it's name from an obscure piece
  151. * of commented out code in Darwin. They leave it to 0, we do as
  152. * well, despite a comment that would lead to think it has a
  153. * min value of 45ns.
  154. * Apple also add 60ns to the write data setup (or cycle time ?) on
  155. * reads.
  156. */
  157. #define TR_66_UDMA_MASK 0xfff00000
  158. #define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
  159. #define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
  160. #define TR_66_UDMA_ADDRSETUP_SHIFT 29
  161. #define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
  162. #define TR_66_UDMA_RDY2PAUS_SHIFT 25
  163. #define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
  164. #define TR_66_UDMA_WRDATASETUP_SHIFT 21
  165. #define TR_66_MDMA_MASK 0x000ffc00
  166. #define TR_66_MDMA_RECOVERY_MASK 0x000f8000
  167. #define TR_66_MDMA_RECOVERY_SHIFT 15
  168. #define TR_66_MDMA_ACCESS_MASK 0x00007c00
  169. #define TR_66_MDMA_ACCESS_SHIFT 10
  170. #define TR_66_PIO_MASK 0x000003ff
  171. #define TR_66_PIO_RECOVERY_MASK 0x000003e0
  172. #define TR_66_PIO_RECOVERY_SHIFT 5
  173. #define TR_66_PIO_ACCESS_MASK 0x0000001f
  174. #define TR_66_PIO_ACCESS_SHIFT 0
  175. /* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
  176. * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
  177. *
  178. * The access time and recovery time can be programmed. Some older
  179. * Darwin code base limit OHare to 150ns cycle time. I decided to do
  180. * the same here fore safety against broken old hardware ;)
  181. * The HalfTick bit, when set, adds half a clock (15ns) to the access
  182. * time and removes one from recovery. It's not supported on KeyLargo
  183. * implementation afaik. The E bit appears to be set for PIO mode 0 and
  184. * is used to reach long timings used in this mode.
  185. */
  186. #define TR_33_MDMA_MASK 0x003ff800
  187. #define TR_33_MDMA_RECOVERY_MASK 0x001f0000
  188. #define TR_33_MDMA_RECOVERY_SHIFT 16
  189. #define TR_33_MDMA_ACCESS_MASK 0x0000f800
  190. #define TR_33_MDMA_ACCESS_SHIFT 11
  191. #define TR_33_MDMA_HALFTICK 0x00200000
  192. #define TR_33_PIO_MASK 0x000007ff
  193. #define TR_33_PIO_E 0x00000400
  194. #define TR_33_PIO_RECOVERY_MASK 0x000003e0
  195. #define TR_33_PIO_RECOVERY_SHIFT 5
  196. #define TR_33_PIO_ACCESS_MASK 0x0000001f
  197. #define TR_33_PIO_ACCESS_SHIFT 0
  198. /*
  199. * Interrupt register definitions
  200. */
  201. #define IDE_INTR_DMA 0x80000000
  202. #define IDE_INTR_DEVICE 0x40000000
  203. /*
  204. * FCR Register on Kauai. Not sure what bit 0x4 is ...
  205. */
  206. #define KAUAI_FCR_UATA_MAGIC 0x00000004
  207. #define KAUAI_FCR_UATA_RESET_N 0x00000002
  208. #define KAUAI_FCR_UATA_ENABLE 0x00000001
  209. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  210. /* Rounded Multiword DMA timings
  211. *
  212. * I gave up finding a generic formula for all controller
  213. * types and instead, built tables based on timing values
  214. * used by Apple in Darwin's implementation.
  215. */
  216. struct mdma_timings_t {
  217. int accessTime;
  218. int recoveryTime;
  219. int cycleTime;
  220. };
  221. struct mdma_timings_t mdma_timings_33[] =
  222. {
  223. { 240, 240, 480 },
  224. { 180, 180, 360 },
  225. { 135, 135, 270 },
  226. { 120, 120, 240 },
  227. { 105, 105, 210 },
  228. { 90, 90, 180 },
  229. { 75, 75, 150 },
  230. { 75, 45, 120 },
  231. { 0, 0, 0 }
  232. };
  233. struct mdma_timings_t mdma_timings_33k[] =
  234. {
  235. { 240, 240, 480 },
  236. { 180, 180, 360 },
  237. { 150, 150, 300 },
  238. { 120, 120, 240 },
  239. { 90, 120, 210 },
  240. { 90, 90, 180 },
  241. { 90, 60, 150 },
  242. { 90, 30, 120 },
  243. { 0, 0, 0 }
  244. };
  245. struct mdma_timings_t mdma_timings_66[] =
  246. {
  247. { 240, 240, 480 },
  248. { 180, 180, 360 },
  249. { 135, 135, 270 },
  250. { 120, 120, 240 },
  251. { 105, 105, 210 },
  252. { 90, 90, 180 },
  253. { 90, 75, 165 },
  254. { 75, 45, 120 },
  255. { 0, 0, 0 }
  256. };
  257. /* KeyLargo ATA-4 Ultra DMA timings (rounded) */
  258. struct {
  259. int addrSetup; /* ??? */
  260. int rdy2pause;
  261. int wrDataSetup;
  262. } kl66_udma_timings[] =
  263. {
  264. { 0, 180, 120 }, /* Mode 0 */
  265. { 0, 150, 90 }, /* 1 */
  266. { 0, 120, 60 }, /* 2 */
  267. { 0, 90, 45 }, /* 3 */
  268. { 0, 90, 30 } /* 4 */
  269. };
  270. /* UniNorth 2 ATA/100 timings */
  271. struct kauai_timing {
  272. int cycle_time;
  273. u32 timing_reg;
  274. };
  275. static struct kauai_timing kauai_pio_timings[] =
  276. {
  277. { 930 , 0x08000fff },
  278. { 600 , 0x08000a92 },
  279. { 383 , 0x0800060f },
  280. { 360 , 0x08000492 },
  281. { 330 , 0x0800048f },
  282. { 300 , 0x080003cf },
  283. { 270 , 0x080003cc },
  284. { 240 , 0x0800038b },
  285. { 239 , 0x0800030c },
  286. { 180 , 0x05000249 },
  287. { 120 , 0x04000148 }
  288. };
  289. static struct kauai_timing kauai_mdma_timings[] =
  290. {
  291. { 1260 , 0x00fff000 },
  292. { 480 , 0x00618000 },
  293. { 360 , 0x00492000 },
  294. { 270 , 0x0038e000 },
  295. { 240 , 0x0030c000 },
  296. { 210 , 0x002cb000 },
  297. { 180 , 0x00249000 },
  298. { 150 , 0x00209000 },
  299. { 120 , 0x00148000 },
  300. { 0 , 0 },
  301. };
  302. static struct kauai_timing kauai_udma_timings[] =
  303. {
  304. { 120 , 0x000070c0 },
  305. { 90 , 0x00005d80 },
  306. { 60 , 0x00004a60 },
  307. { 45 , 0x00003a50 },
  308. { 30 , 0x00002a30 },
  309. { 20 , 0x00002921 },
  310. { 0 , 0 },
  311. };
  312. static struct kauai_timing shasta_pio_timings[] =
  313. {
  314. { 930 , 0x08000fff },
  315. { 600 , 0x0A000c97 },
  316. { 383 , 0x07000712 },
  317. { 360 , 0x040003cd },
  318. { 330 , 0x040003cd },
  319. { 300 , 0x040003cd },
  320. { 270 , 0x040003cd },
  321. { 240 , 0x040003cd },
  322. { 239 , 0x040003cd },
  323. { 180 , 0x0400028b },
  324. { 120 , 0x0400010a }
  325. };
  326. static struct kauai_timing shasta_mdma_timings[] =
  327. {
  328. { 1260 , 0x00fff000 },
  329. { 480 , 0x00820800 },
  330. { 360 , 0x00820800 },
  331. { 270 , 0x00820800 },
  332. { 240 , 0x00820800 },
  333. { 210 , 0x00820800 },
  334. { 180 , 0x00820800 },
  335. { 150 , 0x0028b000 },
  336. { 120 , 0x001ca000 },
  337. { 0 , 0 },
  338. };
  339. static struct kauai_timing shasta_udma133_timings[] =
  340. {
  341. { 120 , 0x00035901, },
  342. { 90 , 0x000348b1, },
  343. { 60 , 0x00033881, },
  344. { 45 , 0x00033861, },
  345. { 30 , 0x00033841, },
  346. { 20 , 0x00033031, },
  347. { 15 , 0x00033021, },
  348. { 0 , 0 },
  349. };
  350. static inline u32
  351. kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
  352. {
  353. int i;
  354. for (i=0; table[i].cycle_time; i++)
  355. if (cycle_time > table[i+1].cycle_time)
  356. return table[i].timing_reg;
  357. return 0;
  358. }
  359. /* allow up to 256 DBDMA commands per xfer */
  360. #define MAX_DCMDS 256
  361. /*
  362. * Wait 1s for disk to answer on IDE bus after a hard reset
  363. * of the device (via GPIO/FCR).
  364. *
  365. * Some devices seem to "pollute" the bus even after dropping
  366. * the BSY bit (typically some combo drives slave on the UDMA
  367. * bus) after a hard reset. Since we hard reset all drives on
  368. * KeyLargo ATA66, we have to keep that delay around. I may end
  369. * up not hard resetting anymore on these and keep the delay only
  370. * for older interfaces instead (we have to reset when coming
  371. * from MacOS...) --BenH.
  372. */
  373. #define IDE_WAKEUP_DELAY (1*HZ)
  374. static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif);
  375. static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
  376. static int pmac_ide_tune_chipset(ide_drive_t *drive, u8 speed);
  377. static void pmac_ide_tuneproc(ide_drive_t *drive, u8 pio);
  378. static void pmac_ide_selectproc(ide_drive_t *drive);
  379. static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
  380. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  381. /*
  382. * N.B. this can't be an initfunc, because the media-bay task can
  383. * call ide_[un]register at any time.
  384. */
  385. void
  386. pmac_ide_init_hwif_ports(hw_regs_t *hw,
  387. unsigned long data_port, unsigned long ctrl_port,
  388. int *irq)
  389. {
  390. int i, ix;
  391. if (data_port == 0)
  392. return;
  393. for (ix = 0; ix < MAX_HWIFS; ++ix)
  394. if (data_port == pmac_ide[ix].regbase)
  395. break;
  396. if (ix >= MAX_HWIFS) {
  397. /* Probably a PCI interface... */
  398. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
  399. hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
  400. hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
  401. return;
  402. }
  403. for (i = 0; i < 8; ++i)
  404. hw->io_ports[i] = data_port + i * 0x10;
  405. hw->io_ports[8] = data_port + 0x160;
  406. if (irq != NULL)
  407. *irq = pmac_ide[ix].irq;
  408. hw->dev = &pmac_ide[ix].mdev->ofdev.dev;
  409. }
  410. #define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x)))
  411. /*
  412. * Apply the timings of the proper unit (master/slave) to the shared
  413. * timing register when selecting that unit. This version is for
  414. * ASICs with a single timing register
  415. */
  416. static void
  417. pmac_ide_selectproc(ide_drive_t *drive)
  418. {
  419. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  420. if (pmif == NULL)
  421. return;
  422. if (drive->select.b.unit & 0x01)
  423. writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  424. else
  425. writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  426. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  427. }
  428. /*
  429. * Apply the timings of the proper unit (master/slave) to the shared
  430. * timing register when selecting that unit. This version is for
  431. * ASICs with a dual timing register (Kauai)
  432. */
  433. static void
  434. pmac_ide_kauai_selectproc(ide_drive_t *drive)
  435. {
  436. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  437. if (pmif == NULL)
  438. return;
  439. if (drive->select.b.unit & 0x01) {
  440. writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  441. writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  442. } else {
  443. writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  444. writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  445. }
  446. (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  447. }
  448. /*
  449. * Force an update of controller timing values for a given drive
  450. */
  451. static void
  452. pmac_ide_do_update_timings(ide_drive_t *drive)
  453. {
  454. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  455. if (pmif == NULL)
  456. return;
  457. if (pmif->kind == controller_sh_ata6 ||
  458. pmif->kind == controller_un_ata6 ||
  459. pmif->kind == controller_k2_ata6)
  460. pmac_ide_kauai_selectproc(drive);
  461. else
  462. pmac_ide_selectproc(drive);
  463. }
  464. static void
  465. pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port)
  466. {
  467. u32 tmp;
  468. writeb(value, (void __iomem *) port);
  469. tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  470. }
  471. /*
  472. * Send the SET_FEATURE IDE command to the drive and update drive->id with
  473. * the new state. We currently don't use the generic routine as it used to
  474. * cause various trouble, especially with older mediabays.
  475. * This code is sometimes triggering a spurrious interrupt though, I need
  476. * to sort that out sooner or later and see if I can finally get the
  477. * common version to work properly in all cases
  478. */
  479. static int
  480. pmac_ide_do_setfeature(ide_drive_t *drive, u8 command)
  481. {
  482. ide_hwif_t *hwif = HWIF(drive);
  483. int result = 1;
  484. disable_irq_nosync(hwif->irq);
  485. udelay(1);
  486. SELECT_DRIVE(drive);
  487. SELECT_MASK(drive, 0);
  488. udelay(1);
  489. /* Get rid of pending error state */
  490. (void) hwif->INB(IDE_STATUS_REG);
  491. /* Timeout bumped for some powerbooks */
  492. if (wait_for_ready(drive, 2000)) {
  493. /* Timeout bumped for some powerbooks */
  494. printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
  495. "before SET_FEATURE!\n", drive->name);
  496. goto out;
  497. }
  498. udelay(10);
  499. hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
  500. hwif->OUTB(command, IDE_NSECTOR_REG);
  501. hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG);
  502. hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG);
  503. udelay(1);
  504. /* Timeout bumped for some powerbooks */
  505. result = wait_for_ready(drive, 2000);
  506. hwif->OUTB(drive->ctl, IDE_CONTROL_REG);
  507. if (result)
  508. printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
  509. "after SET_FEATURE !\n", drive->name);
  510. out:
  511. SELECT_MASK(drive, 0);
  512. if (result == 0) {
  513. drive->id->dma_ultra &= ~0xFF00;
  514. drive->id->dma_mword &= ~0x0F00;
  515. drive->id->dma_1word &= ~0x0F00;
  516. switch(command) {
  517. case XFER_UDMA_7:
  518. drive->id->dma_ultra |= 0x8080; break;
  519. case XFER_UDMA_6:
  520. drive->id->dma_ultra |= 0x4040; break;
  521. case XFER_UDMA_5:
  522. drive->id->dma_ultra |= 0x2020; break;
  523. case XFER_UDMA_4:
  524. drive->id->dma_ultra |= 0x1010; break;
  525. case XFER_UDMA_3:
  526. drive->id->dma_ultra |= 0x0808; break;
  527. case XFER_UDMA_2:
  528. drive->id->dma_ultra |= 0x0404; break;
  529. case XFER_UDMA_1:
  530. drive->id->dma_ultra |= 0x0202; break;
  531. case XFER_UDMA_0:
  532. drive->id->dma_ultra |= 0x0101; break;
  533. case XFER_MW_DMA_2:
  534. drive->id->dma_mword |= 0x0404; break;
  535. case XFER_MW_DMA_1:
  536. drive->id->dma_mword |= 0x0202; break;
  537. case XFER_MW_DMA_0:
  538. drive->id->dma_mword |= 0x0101; break;
  539. case XFER_SW_DMA_2:
  540. drive->id->dma_1word |= 0x0404; break;
  541. case XFER_SW_DMA_1:
  542. drive->id->dma_1word |= 0x0202; break;
  543. case XFER_SW_DMA_0:
  544. drive->id->dma_1word |= 0x0101; break;
  545. default: break;
  546. }
  547. }
  548. enable_irq(hwif->irq);
  549. return result;
  550. }
  551. /*
  552. * Old tuning functions (called on hdparm -p), sets up drive PIO timings
  553. */
  554. static void
  555. pmac_ide_tuneproc(ide_drive_t *drive, u8 pio)
  556. {
  557. ide_pio_data_t d;
  558. u32 *timings;
  559. unsigned accessTicks, recTicks;
  560. unsigned accessTime, recTime;
  561. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  562. if (pmif == NULL)
  563. return;
  564. /* which drive is it ? */
  565. timings = &pmif->timings[drive->select.b.unit & 0x01];
  566. pio = ide_get_best_pio_mode(drive, pio, 4, &d);
  567. switch (pmif->kind) {
  568. case controller_sh_ata6: {
  569. /* 133Mhz cell */
  570. u32 tr = kauai_lookup_timing(shasta_pio_timings, d.cycle_time);
  571. if (tr == 0)
  572. return;
  573. *timings = ((*timings) & ~TR_133_PIOREG_PIO_MASK) | tr;
  574. break;
  575. }
  576. case controller_un_ata6:
  577. case controller_k2_ata6: {
  578. /* 100Mhz cell */
  579. u32 tr = kauai_lookup_timing(kauai_pio_timings, d.cycle_time);
  580. if (tr == 0)
  581. return;
  582. *timings = ((*timings) & ~TR_100_PIOREG_PIO_MASK) | tr;
  583. break;
  584. }
  585. case controller_kl_ata4:
  586. /* 66Mhz cell */
  587. recTime = d.cycle_time - ide_pio_timings[pio].active_time
  588. - ide_pio_timings[pio].setup_time;
  589. recTime = max(recTime, 150U);
  590. accessTime = ide_pio_timings[pio].active_time;
  591. accessTime = max(accessTime, 150U);
  592. accessTicks = SYSCLK_TICKS_66(accessTime);
  593. accessTicks = min(accessTicks, 0x1fU);
  594. recTicks = SYSCLK_TICKS_66(recTime);
  595. recTicks = min(recTicks, 0x1fU);
  596. *timings = ((*timings) & ~TR_66_PIO_MASK) |
  597. (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
  598. (recTicks << TR_66_PIO_RECOVERY_SHIFT);
  599. break;
  600. default: {
  601. /* 33Mhz cell */
  602. int ebit = 0;
  603. recTime = d.cycle_time - ide_pio_timings[pio].active_time
  604. - ide_pio_timings[pio].setup_time;
  605. recTime = max(recTime, 150U);
  606. accessTime = ide_pio_timings[pio].active_time;
  607. accessTime = max(accessTime, 150U);
  608. accessTicks = SYSCLK_TICKS(accessTime);
  609. accessTicks = min(accessTicks, 0x1fU);
  610. accessTicks = max(accessTicks, 4U);
  611. recTicks = SYSCLK_TICKS(recTime);
  612. recTicks = min(recTicks, 0x1fU);
  613. recTicks = max(recTicks, 5U) - 4;
  614. if (recTicks > 9) {
  615. recTicks--; /* guess, but it's only for PIO0, so... */
  616. ebit = 1;
  617. }
  618. *timings = ((*timings) & ~TR_33_PIO_MASK) |
  619. (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
  620. (recTicks << TR_33_PIO_RECOVERY_SHIFT);
  621. if (ebit)
  622. *timings |= TR_33_PIO_E;
  623. break;
  624. }
  625. }
  626. #ifdef IDE_PMAC_DEBUG
  627. printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
  628. drive->name, pio, *timings);
  629. #endif
  630. if (drive->select.all == HWIF(drive)->INB(IDE_SELECT_REG))
  631. pmac_ide_do_update_timings(drive);
  632. }
  633. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  634. /*
  635. * Calculate KeyLargo ATA/66 UDMA timings
  636. */
  637. static int
  638. set_timings_udma_ata4(u32 *timings, u8 speed)
  639. {
  640. unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
  641. if (speed > XFER_UDMA_4)
  642. return 1;
  643. rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
  644. wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
  645. addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
  646. *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
  647. (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
  648. (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
  649. (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
  650. TR_66_UDMA_EN;
  651. #ifdef IDE_PMAC_DEBUG
  652. printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
  653. speed & 0xf, *timings);
  654. #endif
  655. return 0;
  656. }
  657. /*
  658. * Calculate Kauai ATA/100 UDMA timings
  659. */
  660. static int
  661. set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  662. {
  663. struct ide_timing *t = ide_timing_find_mode(speed);
  664. u32 tr;
  665. if (speed > XFER_UDMA_5 || t == NULL)
  666. return 1;
  667. tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
  668. if (tr == 0)
  669. return 1;
  670. *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
  671. *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
  672. return 0;
  673. }
  674. /*
  675. * Calculate Shasta ATA/133 UDMA timings
  676. */
  677. static int
  678. set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  679. {
  680. struct ide_timing *t = ide_timing_find_mode(speed);
  681. u32 tr;
  682. if (speed > XFER_UDMA_6 || t == NULL)
  683. return 1;
  684. tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
  685. if (tr == 0)
  686. return 1;
  687. *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
  688. *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
  689. return 0;
  690. }
  691. /*
  692. * Calculate MDMA timings for all cells
  693. */
  694. static int
  695. set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
  696. u8 speed, int drive_cycle_time)
  697. {
  698. int cycleTime, accessTime = 0, recTime = 0;
  699. unsigned accessTicks, recTicks;
  700. struct mdma_timings_t* tm = NULL;
  701. int i;
  702. /* Get default cycle time for mode */
  703. switch(speed & 0xf) {
  704. case 0: cycleTime = 480; break;
  705. case 1: cycleTime = 150; break;
  706. case 2: cycleTime = 120; break;
  707. default:
  708. return 1;
  709. }
  710. /* Adjust for drive */
  711. if (drive_cycle_time && drive_cycle_time > cycleTime)
  712. cycleTime = drive_cycle_time;
  713. /* OHare limits according to some old Apple sources */
  714. if ((intf_type == controller_ohare) && (cycleTime < 150))
  715. cycleTime = 150;
  716. /* Get the proper timing array for this controller */
  717. switch(intf_type) {
  718. case controller_sh_ata6:
  719. case controller_un_ata6:
  720. case controller_k2_ata6:
  721. break;
  722. case controller_kl_ata4:
  723. tm = mdma_timings_66;
  724. break;
  725. case controller_kl_ata3:
  726. tm = mdma_timings_33k;
  727. break;
  728. default:
  729. tm = mdma_timings_33;
  730. break;
  731. }
  732. if (tm != NULL) {
  733. /* Lookup matching access & recovery times */
  734. i = -1;
  735. for (;;) {
  736. if (tm[i+1].cycleTime < cycleTime)
  737. break;
  738. i++;
  739. }
  740. if (i < 0)
  741. return 1;
  742. cycleTime = tm[i].cycleTime;
  743. accessTime = tm[i].accessTime;
  744. recTime = tm[i].recoveryTime;
  745. #ifdef IDE_PMAC_DEBUG
  746. printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
  747. drive->name, cycleTime, accessTime, recTime);
  748. #endif
  749. }
  750. switch(intf_type) {
  751. case controller_sh_ata6: {
  752. /* 133Mhz cell */
  753. u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
  754. if (tr == 0)
  755. return 1;
  756. *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
  757. *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
  758. }
  759. case controller_un_ata6:
  760. case controller_k2_ata6: {
  761. /* 100Mhz cell */
  762. u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
  763. if (tr == 0)
  764. return 1;
  765. *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
  766. *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
  767. }
  768. break;
  769. case controller_kl_ata4:
  770. /* 66Mhz cell */
  771. accessTicks = SYSCLK_TICKS_66(accessTime);
  772. accessTicks = min(accessTicks, 0x1fU);
  773. accessTicks = max(accessTicks, 0x1U);
  774. recTicks = SYSCLK_TICKS_66(recTime);
  775. recTicks = min(recTicks, 0x1fU);
  776. recTicks = max(recTicks, 0x3U);
  777. /* Clear out mdma bits and disable udma */
  778. *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
  779. (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
  780. (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
  781. break;
  782. case controller_kl_ata3:
  783. /* 33Mhz cell on KeyLargo */
  784. accessTicks = SYSCLK_TICKS(accessTime);
  785. accessTicks = max(accessTicks, 1U);
  786. accessTicks = min(accessTicks, 0x1fU);
  787. accessTime = accessTicks * IDE_SYSCLK_NS;
  788. recTicks = SYSCLK_TICKS(recTime);
  789. recTicks = max(recTicks, 1U);
  790. recTicks = min(recTicks, 0x1fU);
  791. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  792. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  793. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  794. break;
  795. default: {
  796. /* 33Mhz cell on others */
  797. int halfTick = 0;
  798. int origAccessTime = accessTime;
  799. int origRecTime = recTime;
  800. accessTicks = SYSCLK_TICKS(accessTime);
  801. accessTicks = max(accessTicks, 1U);
  802. accessTicks = min(accessTicks, 0x1fU);
  803. accessTime = accessTicks * IDE_SYSCLK_NS;
  804. recTicks = SYSCLK_TICKS(recTime);
  805. recTicks = max(recTicks, 2U) - 1;
  806. recTicks = min(recTicks, 0x1fU);
  807. recTime = (recTicks + 1) * IDE_SYSCLK_NS;
  808. if ((accessTicks > 1) &&
  809. ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
  810. ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
  811. halfTick = 1;
  812. accessTicks--;
  813. }
  814. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  815. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  816. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  817. if (halfTick)
  818. *timings |= TR_33_MDMA_HALFTICK;
  819. }
  820. }
  821. #ifdef IDE_PMAC_DEBUG
  822. printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
  823. drive->name, speed & 0xf, *timings);
  824. #endif
  825. return 0;
  826. }
  827. #endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
  828. /*
  829. * Speedproc. This function is called by the core to set any of the standard
  830. * timing (PIO, MDMA or UDMA) to both the drive and the controller.
  831. * You may notice we don't use this function on normal "dma check" operation,
  832. * our dedicated function is more precise as it uses the drive provided
  833. * cycle time value. We should probably fix this one to deal with that too...
  834. */
  835. static int
  836. pmac_ide_tune_chipset (ide_drive_t *drive, byte speed)
  837. {
  838. int unit = (drive->select.b.unit & 0x01);
  839. int ret = 0;
  840. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  841. u32 *timings, *timings2;
  842. if (pmif == NULL)
  843. return 1;
  844. timings = &pmif->timings[unit];
  845. timings2 = &pmif->timings[unit+2];
  846. switch(speed) {
  847. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  848. case XFER_UDMA_6:
  849. if (pmif->kind != controller_sh_ata6)
  850. return 1;
  851. case XFER_UDMA_5:
  852. if (pmif->kind != controller_un_ata6 &&
  853. pmif->kind != controller_k2_ata6 &&
  854. pmif->kind != controller_sh_ata6)
  855. return 1;
  856. case XFER_UDMA_4:
  857. case XFER_UDMA_3:
  858. if (HWIF(drive)->udma_four == 0)
  859. return 1;
  860. case XFER_UDMA_2:
  861. case XFER_UDMA_1:
  862. case XFER_UDMA_0:
  863. if (pmif->kind == controller_kl_ata4)
  864. ret = set_timings_udma_ata4(timings, speed);
  865. else if (pmif->kind == controller_un_ata6
  866. || pmif->kind == controller_k2_ata6)
  867. ret = set_timings_udma_ata6(timings, timings2, speed);
  868. else if (pmif->kind == controller_sh_ata6)
  869. ret = set_timings_udma_shasta(timings, timings2, speed);
  870. else
  871. ret = 1;
  872. break;
  873. case XFER_MW_DMA_2:
  874. case XFER_MW_DMA_1:
  875. case XFER_MW_DMA_0:
  876. ret = set_timings_mdma(drive, pmif->kind, timings, timings2, speed, 0);
  877. break;
  878. case XFER_SW_DMA_2:
  879. case XFER_SW_DMA_1:
  880. case XFER_SW_DMA_0:
  881. return 1;
  882. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  883. case XFER_PIO_4:
  884. case XFER_PIO_3:
  885. case XFER_PIO_2:
  886. case XFER_PIO_1:
  887. case XFER_PIO_0:
  888. pmac_ide_tuneproc(drive, speed & 0x07);
  889. break;
  890. default:
  891. ret = 1;
  892. }
  893. if (ret)
  894. return ret;
  895. ret = pmac_ide_do_setfeature(drive, speed);
  896. if (ret)
  897. return ret;
  898. pmac_ide_do_update_timings(drive);
  899. drive->current_speed = speed;
  900. return 0;
  901. }
  902. /*
  903. * Blast some well known "safe" values to the timing registers at init or
  904. * wakeup from sleep time, before we do real calculation
  905. */
  906. static void
  907. sanitize_timings(pmac_ide_hwif_t *pmif)
  908. {
  909. unsigned int value, value2 = 0;
  910. switch(pmif->kind) {
  911. case controller_sh_ata6:
  912. value = 0x0a820c97;
  913. value2 = 0x00033031;
  914. break;
  915. case controller_un_ata6:
  916. case controller_k2_ata6:
  917. value = 0x08618a92;
  918. value2 = 0x00002921;
  919. break;
  920. case controller_kl_ata4:
  921. value = 0x0008438c;
  922. break;
  923. case controller_kl_ata3:
  924. value = 0x00084526;
  925. break;
  926. case controller_heathrow:
  927. case controller_ohare:
  928. default:
  929. value = 0x00074526;
  930. break;
  931. }
  932. pmif->timings[0] = pmif->timings[1] = value;
  933. pmif->timings[2] = pmif->timings[3] = value2;
  934. }
  935. unsigned long
  936. pmac_ide_get_base(int index)
  937. {
  938. return pmac_ide[index].regbase;
  939. }
  940. int
  941. pmac_ide_check_base(unsigned long base)
  942. {
  943. int ix;
  944. for (ix = 0; ix < MAX_HWIFS; ++ix)
  945. if (base == pmac_ide[ix].regbase)
  946. return ix;
  947. return -1;
  948. }
  949. int
  950. pmac_ide_get_irq(unsigned long base)
  951. {
  952. int ix;
  953. for (ix = 0; ix < MAX_HWIFS; ++ix)
  954. if (base == pmac_ide[ix].regbase)
  955. return pmac_ide[ix].irq;
  956. return 0;
  957. }
  958. static int ide_majors[] = { 3, 22, 33, 34, 56, 57 };
  959. dev_t __init
  960. pmac_find_ide_boot(char *bootdevice, int n)
  961. {
  962. int i;
  963. /*
  964. * Look through the list of IDE interfaces for this one.
  965. */
  966. for (i = 0; i < pmac_ide_count; ++i) {
  967. char *name;
  968. if (!pmac_ide[i].node || !pmac_ide[i].node->full_name)
  969. continue;
  970. name = pmac_ide[i].node->full_name;
  971. if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) {
  972. /* XXX should cope with the 2nd drive as well... */
  973. return MKDEV(ide_majors[i], 0);
  974. }
  975. }
  976. return 0;
  977. }
  978. /* Suspend call back, should be called after the child devices
  979. * have actually been suspended
  980. */
  981. static int
  982. pmac_ide_do_suspend(ide_hwif_t *hwif)
  983. {
  984. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  985. /* We clear the timings */
  986. pmif->timings[0] = 0;
  987. pmif->timings[1] = 0;
  988. disable_irq(pmif->irq);
  989. /* The media bay will handle itself just fine */
  990. if (pmif->mediabay)
  991. return 0;
  992. /* Kauai has bus control FCRs directly here */
  993. if (pmif->kauai_fcr) {
  994. u32 fcr = readl(pmif->kauai_fcr);
  995. fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
  996. writel(fcr, pmif->kauai_fcr);
  997. }
  998. /* Disable the bus on older machines and the cell on kauai */
  999. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
  1000. 0);
  1001. return 0;
  1002. }
  1003. /* Resume call back, should be called before the child devices
  1004. * are resumed
  1005. */
  1006. static int
  1007. pmac_ide_do_resume(ide_hwif_t *hwif)
  1008. {
  1009. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1010. /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
  1011. if (!pmif->mediabay) {
  1012. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
  1013. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
  1014. msleep(10);
  1015. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
  1016. /* Kauai has it different */
  1017. if (pmif->kauai_fcr) {
  1018. u32 fcr = readl(pmif->kauai_fcr);
  1019. fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
  1020. writel(fcr, pmif->kauai_fcr);
  1021. }
  1022. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  1023. }
  1024. /* Sanitize drive timings */
  1025. sanitize_timings(pmif);
  1026. enable_irq(pmif->irq);
  1027. return 0;
  1028. }
  1029. /*
  1030. * Setup, register & probe an IDE channel driven by this driver, this is
  1031. * called by one of the 2 probe functions (macio or PCI). Note that a channel
  1032. * that ends up beeing free of any device is not kept around by this driver
  1033. * (it is kept in 2.4). This introduce an interface numbering change on some
  1034. * rare machines unfortunately, but it's better this way.
  1035. */
  1036. static int
  1037. pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
  1038. {
  1039. struct device_node *np = pmif->node;
  1040. int *bidp;
  1041. pmif->cable_80 = 0;
  1042. pmif->broken_dma = pmif->broken_dma_warn = 0;
  1043. if (device_is_compatible(np, "shasta-ata"))
  1044. pmif->kind = controller_sh_ata6;
  1045. else if (device_is_compatible(np, "kauai-ata"))
  1046. pmif->kind = controller_un_ata6;
  1047. else if (device_is_compatible(np, "K2-UATA"))
  1048. pmif->kind = controller_k2_ata6;
  1049. else if (device_is_compatible(np, "keylargo-ata")) {
  1050. if (strcmp(np->name, "ata-4") == 0)
  1051. pmif->kind = controller_kl_ata4;
  1052. else
  1053. pmif->kind = controller_kl_ata3;
  1054. } else if (device_is_compatible(np, "heathrow-ata"))
  1055. pmif->kind = controller_heathrow;
  1056. else {
  1057. pmif->kind = controller_ohare;
  1058. pmif->broken_dma = 1;
  1059. }
  1060. bidp = (int *)get_property(np, "AAPL,bus-id", NULL);
  1061. pmif->aapl_bus_id = bidp ? *bidp : 0;
  1062. /* Get cable type from device-tree */
  1063. if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6
  1064. || pmif->kind == controller_k2_ata6
  1065. || pmif->kind == controller_sh_ata6) {
  1066. char* cable = get_property(np, "cable-type", NULL);
  1067. if (cable && !strncmp(cable, "80-", 3))
  1068. pmif->cable_80 = 1;
  1069. }
  1070. /* G5's seem to have incorrect cable type in device-tree. Let's assume
  1071. * they have a 80 conductor cable, this seem to be always the case unless
  1072. * the user mucked around
  1073. */
  1074. if (device_is_compatible(np, "K2-UATA") ||
  1075. device_is_compatible(np, "shasta-ata"))
  1076. pmif->cable_80 = 1;
  1077. /* On Kauai-type controllers, we make sure the FCR is correct */
  1078. if (pmif->kauai_fcr)
  1079. writel(KAUAI_FCR_UATA_MAGIC |
  1080. KAUAI_FCR_UATA_RESET_N |
  1081. KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
  1082. pmif->mediabay = 0;
  1083. /* Make sure we have sane timings */
  1084. sanitize_timings(pmif);
  1085. #ifndef CONFIG_PPC64
  1086. /* XXX FIXME: Media bay stuff need re-organizing */
  1087. if (np->parent && np->parent->name
  1088. && strcasecmp(np->parent->name, "media-bay") == 0) {
  1089. #ifdef CONFIG_PMAC_MEDIABAY
  1090. media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index);
  1091. #endif /* CONFIG_PMAC_MEDIABAY */
  1092. pmif->mediabay = 1;
  1093. if (!bidp)
  1094. pmif->aapl_bus_id = 1;
  1095. } else if (pmif->kind == controller_ohare) {
  1096. /* The code below is having trouble on some ohare machines
  1097. * (timing related ?). Until I can put my hand on one of these
  1098. * units, I keep the old way
  1099. */
  1100. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
  1101. } else
  1102. #endif
  1103. {
  1104. /* This is necessary to enable IDE when net-booting */
  1105. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
  1106. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
  1107. msleep(10);
  1108. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
  1109. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  1110. }
  1111. /* Setup MMIO ops */
  1112. default_hwif_mmiops(hwif);
  1113. hwif->OUTBSYNC = pmac_outbsync;
  1114. /* Tell common code _not_ to mess with resources */
  1115. hwif->mmio = 2;
  1116. hwif->hwif_data = pmif;
  1117. pmac_ide_init_hwif_ports(&hwif->hw, pmif->regbase, 0, &hwif->irq);
  1118. memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports));
  1119. hwif->chipset = ide_pmac;
  1120. hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay;
  1121. hwif->hold = pmif->mediabay;
  1122. hwif->udma_four = pmif->cable_80;
  1123. hwif->drives[0].unmask = 1;
  1124. hwif->drives[1].unmask = 1;
  1125. hwif->tuneproc = pmac_ide_tuneproc;
  1126. if (pmif->kind == controller_un_ata6
  1127. || pmif->kind == controller_k2_ata6
  1128. || pmif->kind == controller_sh_ata6)
  1129. hwif->selectproc = pmac_ide_kauai_selectproc;
  1130. else
  1131. hwif->selectproc = pmac_ide_selectproc;
  1132. hwif->speedproc = pmac_ide_tune_chipset;
  1133. printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n",
  1134. hwif->index, model_name[pmif->kind], pmif->aapl_bus_id,
  1135. pmif->mediabay ? " (mediabay)" : "", hwif->irq);
  1136. #ifdef CONFIG_PMAC_MEDIABAY
  1137. if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0)
  1138. hwif->noprobe = 0;
  1139. #endif /* CONFIG_PMAC_MEDIABAY */
  1140. hwif->sg_max_nents = MAX_DCMDS;
  1141. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1142. /* has a DBDMA controller channel */
  1143. if (pmif->dma_regs)
  1144. pmac_ide_setup_dma(pmif, hwif);
  1145. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1146. /* We probe the hwif now */
  1147. probe_hwif_init(hwif);
  1148. return 0;
  1149. }
  1150. /*
  1151. * Attach to a macio probed interface
  1152. */
  1153. static int __devinit
  1154. pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1155. {
  1156. void __iomem *base;
  1157. unsigned long regbase;
  1158. int irq;
  1159. ide_hwif_t *hwif;
  1160. pmac_ide_hwif_t *pmif;
  1161. int i, rc;
  1162. i = 0;
  1163. while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
  1164. || pmac_ide[i].node != NULL))
  1165. ++i;
  1166. if (i >= MAX_HWIFS) {
  1167. printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n");
  1168. printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name);
  1169. return -ENODEV;
  1170. }
  1171. pmif = &pmac_ide[i];
  1172. hwif = &ide_hwifs[i];
  1173. if (macio_resource_count(mdev) == 0) {
  1174. printk(KERN_WARNING "ide%d: no address for %s\n",
  1175. i, mdev->ofdev.node->full_name);
  1176. return -ENXIO;
  1177. }
  1178. /* Request memory resource for IO ports */
  1179. if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
  1180. printk(KERN_ERR "ide%d: can't request mmio resource !\n", i);
  1181. return -EBUSY;
  1182. }
  1183. /* XXX This is bogus. Should be fixed in the registry by checking
  1184. * the kind of host interrupt controller, a bit like gatwick
  1185. * fixes in irq.c. That works well enough for the single case
  1186. * where that happens though...
  1187. */
  1188. if (macio_irq_count(mdev) == 0) {
  1189. printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n",
  1190. i, mdev->ofdev.node->full_name);
  1191. irq = 13;
  1192. } else
  1193. irq = macio_irq(mdev, 0);
  1194. base = ioremap(macio_resource_start(mdev, 0), 0x400);
  1195. regbase = (unsigned long) base;
  1196. hwif->pci_dev = mdev->bus->pdev;
  1197. hwif->gendev.parent = &mdev->ofdev.dev;
  1198. pmif->mdev = mdev;
  1199. pmif->node = mdev->ofdev.node;
  1200. pmif->regbase = regbase;
  1201. pmif->irq = irq;
  1202. pmif->kauai_fcr = NULL;
  1203. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1204. if (macio_resource_count(mdev) >= 2) {
  1205. if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
  1206. printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i);
  1207. else
  1208. pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
  1209. } else
  1210. pmif->dma_regs = NULL;
  1211. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1212. dev_set_drvdata(&mdev->ofdev.dev, hwif);
  1213. rc = pmac_ide_setup_device(pmif, hwif);
  1214. if (rc != 0) {
  1215. /* The inteface is released to the common IDE layer */
  1216. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1217. iounmap(base);
  1218. if (pmif->dma_regs)
  1219. iounmap(pmif->dma_regs);
  1220. memset(pmif, 0, sizeof(*pmif));
  1221. macio_release_resource(mdev, 0);
  1222. if (pmif->dma_regs)
  1223. macio_release_resource(mdev, 1);
  1224. }
  1225. return rc;
  1226. }
  1227. static int
  1228. pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t state)
  1229. {
  1230. ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1231. int rc = 0;
  1232. if (state.event != mdev->ofdev.dev.power.power_state.event && state.event >= PM_EVENT_SUSPEND) {
  1233. rc = pmac_ide_do_suspend(hwif);
  1234. if (rc == 0)
  1235. mdev->ofdev.dev.power.power_state = state;
  1236. }
  1237. return rc;
  1238. }
  1239. static int
  1240. pmac_ide_macio_resume(struct macio_dev *mdev)
  1241. {
  1242. ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1243. int rc = 0;
  1244. if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
  1245. rc = pmac_ide_do_resume(hwif);
  1246. if (rc == 0)
  1247. mdev->ofdev.dev.power.power_state = PMSG_ON;
  1248. }
  1249. return rc;
  1250. }
  1251. /*
  1252. * Attach to a PCI probed interface
  1253. */
  1254. static int __devinit
  1255. pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
  1256. {
  1257. ide_hwif_t *hwif;
  1258. struct device_node *np;
  1259. pmac_ide_hwif_t *pmif;
  1260. void __iomem *base;
  1261. unsigned long rbase, rlen;
  1262. int i, rc;
  1263. np = pci_device_to_OF_node(pdev);
  1264. if (np == NULL) {
  1265. printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
  1266. return -ENODEV;
  1267. }
  1268. i = 0;
  1269. while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
  1270. || pmac_ide[i].node != NULL))
  1271. ++i;
  1272. if (i >= MAX_HWIFS) {
  1273. printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n");
  1274. printk(KERN_ERR " %s\n", np->full_name);
  1275. return -ENODEV;
  1276. }
  1277. pmif = &pmac_ide[i];
  1278. hwif = &ide_hwifs[i];
  1279. if (pci_enable_device(pdev)) {
  1280. printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n",
  1281. i, np->full_name);
  1282. return -ENXIO;
  1283. }
  1284. pci_set_master(pdev);
  1285. if (pci_request_regions(pdev, "Kauai ATA")) {
  1286. printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n",
  1287. i, np->full_name);
  1288. return -ENXIO;
  1289. }
  1290. hwif->pci_dev = pdev;
  1291. hwif->gendev.parent = &pdev->dev;
  1292. pmif->mdev = NULL;
  1293. pmif->node = np;
  1294. rbase = pci_resource_start(pdev, 0);
  1295. rlen = pci_resource_len(pdev, 0);
  1296. base = ioremap(rbase, rlen);
  1297. pmif->regbase = (unsigned long) base + 0x2000;
  1298. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1299. pmif->dma_regs = base + 0x1000;
  1300. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1301. pmif->kauai_fcr = base;
  1302. pmif->irq = pdev->irq;
  1303. pci_set_drvdata(pdev, hwif);
  1304. rc = pmac_ide_setup_device(pmif, hwif);
  1305. if (rc != 0) {
  1306. /* The inteface is released to the common IDE layer */
  1307. pci_set_drvdata(pdev, NULL);
  1308. iounmap(base);
  1309. memset(pmif, 0, sizeof(*pmif));
  1310. pci_release_regions(pdev);
  1311. }
  1312. return rc;
  1313. }
  1314. static int
  1315. pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1316. {
  1317. ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
  1318. int rc = 0;
  1319. if (state.event != pdev->dev.power.power_state.event && state.event >= 2) {
  1320. rc = pmac_ide_do_suspend(hwif);
  1321. if (rc == 0)
  1322. pdev->dev.power.power_state = state;
  1323. }
  1324. return rc;
  1325. }
  1326. static int
  1327. pmac_ide_pci_resume(struct pci_dev *pdev)
  1328. {
  1329. ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
  1330. int rc = 0;
  1331. if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
  1332. rc = pmac_ide_do_resume(hwif);
  1333. if (rc == 0)
  1334. pdev->dev.power.power_state = PMSG_ON;
  1335. }
  1336. return rc;
  1337. }
  1338. static struct of_device_id pmac_ide_macio_match[] =
  1339. {
  1340. {
  1341. .name = "IDE",
  1342. },
  1343. {
  1344. .name = "ATA",
  1345. },
  1346. {
  1347. .type = "ide",
  1348. },
  1349. {
  1350. .type = "ata",
  1351. },
  1352. {},
  1353. };
  1354. static struct macio_driver pmac_ide_macio_driver =
  1355. {
  1356. .name = "ide-pmac",
  1357. .match_table = pmac_ide_macio_match,
  1358. .probe = pmac_ide_macio_attach,
  1359. .suspend = pmac_ide_macio_suspend,
  1360. .resume = pmac_ide_macio_resume,
  1361. };
  1362. static struct pci_device_id pmac_ide_pci_match[] = {
  1363. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA,
  1364. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1365. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100,
  1366. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1367. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100,
  1368. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1369. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_ATA,
  1370. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1371. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA,
  1372. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1373. };
  1374. static struct pci_driver pmac_ide_pci_driver = {
  1375. .name = "ide-pmac",
  1376. .id_table = pmac_ide_pci_match,
  1377. .probe = pmac_ide_pci_attach,
  1378. .suspend = pmac_ide_pci_suspend,
  1379. .resume = pmac_ide_pci_resume,
  1380. };
  1381. MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
  1382. void __init
  1383. pmac_ide_probe(void)
  1384. {
  1385. if (!machine_is(powermac))
  1386. return;
  1387. #ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
  1388. pci_register_driver(&pmac_ide_pci_driver);
  1389. macio_register_driver(&pmac_ide_macio_driver);
  1390. #else
  1391. macio_register_driver(&pmac_ide_macio_driver);
  1392. pci_register_driver(&pmac_ide_pci_driver);
  1393. #endif
  1394. }
  1395. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1396. /*
  1397. * pmac_ide_build_dmatable builds the DBDMA command list
  1398. * for a transfer and sets the DBDMA channel to point to it.
  1399. */
  1400. static int
  1401. pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
  1402. {
  1403. struct dbdma_cmd *table;
  1404. int i, count = 0;
  1405. ide_hwif_t *hwif = HWIF(drive);
  1406. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1407. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1408. struct scatterlist *sg;
  1409. int wr = (rq_data_dir(rq) == WRITE);
  1410. /* DMA table is already aligned */
  1411. table = (struct dbdma_cmd *) pmif->dma_table_cpu;
  1412. /* Make sure DMA controller is stopped (necessary ?) */
  1413. writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
  1414. while (readl(&dma->status) & RUN)
  1415. udelay(1);
  1416. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  1417. if (!i)
  1418. return 0;
  1419. /* Build DBDMA commands list */
  1420. sg = hwif->sg_table;
  1421. while (i && sg_dma_len(sg)) {
  1422. u32 cur_addr;
  1423. u32 cur_len;
  1424. cur_addr = sg_dma_address(sg);
  1425. cur_len = sg_dma_len(sg);
  1426. if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
  1427. if (pmif->broken_dma_warn == 0) {
  1428. printk(KERN_WARNING "%s: DMA on non aligned address,"
  1429. "switching to PIO on Ohare chipset\n", drive->name);
  1430. pmif->broken_dma_warn = 1;
  1431. }
  1432. goto use_pio_instead;
  1433. }
  1434. while (cur_len) {
  1435. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  1436. if (count++ >= MAX_DCMDS) {
  1437. printk(KERN_WARNING "%s: DMA table too small\n",
  1438. drive->name);
  1439. goto use_pio_instead;
  1440. }
  1441. st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
  1442. st_le16(&table->req_count, tc);
  1443. st_le32(&table->phy_addr, cur_addr);
  1444. table->cmd_dep = 0;
  1445. table->xfer_status = 0;
  1446. table->res_count = 0;
  1447. cur_addr += tc;
  1448. cur_len -= tc;
  1449. ++table;
  1450. }
  1451. sg++;
  1452. i--;
  1453. }
  1454. /* convert the last command to an input/output last command */
  1455. if (count) {
  1456. st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
  1457. /* add the stop command to the end of the list */
  1458. memset(table, 0, sizeof(struct dbdma_cmd));
  1459. st_le16(&table->command, DBDMA_STOP);
  1460. mb();
  1461. writel(hwif->dmatable_dma, &dma->cmdptr);
  1462. return 1;
  1463. }
  1464. printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
  1465. use_pio_instead:
  1466. pci_unmap_sg(hwif->pci_dev,
  1467. hwif->sg_table,
  1468. hwif->sg_nents,
  1469. hwif->sg_dma_direction);
  1470. return 0; /* revert to PIO for this request */
  1471. }
  1472. /* Teardown mappings after DMA has completed. */
  1473. static void
  1474. pmac_ide_destroy_dmatable (ide_drive_t *drive)
  1475. {
  1476. ide_hwif_t *hwif = drive->hwif;
  1477. struct pci_dev *dev = HWIF(drive)->pci_dev;
  1478. struct scatterlist *sg = hwif->sg_table;
  1479. int nents = hwif->sg_nents;
  1480. if (nents) {
  1481. pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction);
  1482. hwif->sg_nents = 0;
  1483. }
  1484. }
  1485. /*
  1486. * Pick up best MDMA timing for the drive and apply it
  1487. */
  1488. static int
  1489. pmac_ide_mdma_enable(ide_drive_t *drive, u16 mode)
  1490. {
  1491. ide_hwif_t *hwif = HWIF(drive);
  1492. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1493. int drive_cycle_time;
  1494. struct hd_driveid *id = drive->id;
  1495. u32 *timings, *timings2;
  1496. u32 timing_local[2];
  1497. int ret;
  1498. /* which drive is it ? */
  1499. timings = &pmif->timings[drive->select.b.unit & 0x01];
  1500. timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
  1501. /* Check if drive provide explicit cycle time */
  1502. if ((id->field_valid & 2) && (id->eide_dma_time))
  1503. drive_cycle_time = id->eide_dma_time;
  1504. else
  1505. drive_cycle_time = 0;
  1506. /* Copy timings to local image */
  1507. timing_local[0] = *timings;
  1508. timing_local[1] = *timings2;
  1509. /* Calculate controller timings */
  1510. ret = set_timings_mdma( drive, pmif->kind,
  1511. &timing_local[0],
  1512. &timing_local[1],
  1513. mode,
  1514. drive_cycle_time);
  1515. if (ret)
  1516. return 0;
  1517. /* Set feature on drive */
  1518. printk(KERN_INFO "%s: Enabling MultiWord DMA %d\n", drive->name, mode & 0xf);
  1519. ret = pmac_ide_do_setfeature(drive, mode);
  1520. if (ret) {
  1521. printk(KERN_WARNING "%s: Failed !\n", drive->name);
  1522. return 0;
  1523. }
  1524. /* Apply timings to controller */
  1525. *timings = timing_local[0];
  1526. *timings2 = timing_local[1];
  1527. /* Set speed info in drive */
  1528. drive->current_speed = mode;
  1529. if (!drive->init_speed)
  1530. drive->init_speed = mode;
  1531. return 1;
  1532. }
  1533. /*
  1534. * Pick up best UDMA timing for the drive and apply it
  1535. */
  1536. static int
  1537. pmac_ide_udma_enable(ide_drive_t *drive, u16 mode)
  1538. {
  1539. ide_hwif_t *hwif = HWIF(drive);
  1540. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1541. u32 *timings, *timings2;
  1542. u32 timing_local[2];
  1543. int ret;
  1544. /* which drive is it ? */
  1545. timings = &pmif->timings[drive->select.b.unit & 0x01];
  1546. timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
  1547. /* Copy timings to local image */
  1548. timing_local[0] = *timings;
  1549. timing_local[1] = *timings2;
  1550. /* Calculate timings for interface */
  1551. if (pmif->kind == controller_un_ata6
  1552. || pmif->kind == controller_k2_ata6)
  1553. ret = set_timings_udma_ata6( &timing_local[0],
  1554. &timing_local[1],
  1555. mode);
  1556. else if (pmif->kind == controller_sh_ata6)
  1557. ret = set_timings_udma_shasta( &timing_local[0],
  1558. &timing_local[1],
  1559. mode);
  1560. else
  1561. ret = set_timings_udma_ata4(&timing_local[0], mode);
  1562. if (ret)
  1563. return 0;
  1564. /* Set feature on drive */
  1565. printk(KERN_INFO "%s: Enabling Ultra DMA %d\n", drive->name, mode & 0x0f);
  1566. ret = pmac_ide_do_setfeature(drive, mode);
  1567. if (ret) {
  1568. printk(KERN_WARNING "%s: Failed !\n", drive->name);
  1569. return 0;
  1570. }
  1571. /* Apply timings to controller */
  1572. *timings = timing_local[0];
  1573. *timings2 = timing_local[1];
  1574. /* Set speed info in drive */
  1575. drive->current_speed = mode;
  1576. if (!drive->init_speed)
  1577. drive->init_speed = mode;
  1578. return 1;
  1579. }
  1580. /*
  1581. * Check what is the best DMA timing setting for the drive and
  1582. * call appropriate functions to apply it.
  1583. */
  1584. static int
  1585. pmac_ide_dma_check(ide_drive_t *drive)
  1586. {
  1587. struct hd_driveid *id = drive->id;
  1588. ide_hwif_t *hwif = HWIF(drive);
  1589. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1590. int enable = 1;
  1591. int map;
  1592. drive->using_dma = 0;
  1593. if (drive->media == ide_floppy)
  1594. enable = 0;
  1595. if (((id->capability & 1) == 0) && !__ide_dma_good_drive(drive))
  1596. enable = 0;
  1597. if (__ide_dma_bad_drive(drive))
  1598. enable = 0;
  1599. if (enable) {
  1600. short mode;
  1601. map = XFER_MWDMA;
  1602. if (pmif->kind == controller_kl_ata4
  1603. || pmif->kind == controller_un_ata6
  1604. || pmif->kind == controller_k2_ata6
  1605. || pmif->kind == controller_sh_ata6) {
  1606. map |= XFER_UDMA;
  1607. if (pmif->cable_80) {
  1608. map |= XFER_UDMA_66;
  1609. if (pmif->kind == controller_un_ata6 ||
  1610. pmif->kind == controller_k2_ata6 ||
  1611. pmif->kind == controller_sh_ata6)
  1612. map |= XFER_UDMA_100;
  1613. if (pmif->kind == controller_sh_ata6)
  1614. map |= XFER_UDMA_133;
  1615. }
  1616. }
  1617. mode = ide_find_best_mode(drive, map);
  1618. if (mode & XFER_UDMA)
  1619. drive->using_dma = pmac_ide_udma_enable(drive, mode);
  1620. else if (mode & XFER_MWDMA)
  1621. drive->using_dma = pmac_ide_mdma_enable(drive, mode);
  1622. hwif->OUTB(0, IDE_CONTROL_REG);
  1623. /* Apply settings to controller */
  1624. pmac_ide_do_update_timings(drive);
  1625. }
  1626. return 0;
  1627. }
  1628. /*
  1629. * Prepare a DMA transfer. We build the DMA table, adjust the timings for
  1630. * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
  1631. */
  1632. static int
  1633. pmac_ide_dma_setup(ide_drive_t *drive)
  1634. {
  1635. ide_hwif_t *hwif = HWIF(drive);
  1636. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1637. struct request *rq = HWGROUP(drive)->rq;
  1638. u8 unit = (drive->select.b.unit & 0x01);
  1639. u8 ata4;
  1640. if (pmif == NULL)
  1641. return 1;
  1642. ata4 = (pmif->kind == controller_kl_ata4);
  1643. if (!pmac_ide_build_dmatable(drive, rq)) {
  1644. ide_map_sg(drive, rq);
  1645. return 1;
  1646. }
  1647. /* Apple adds 60ns to wrDataSetup on reads */
  1648. if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
  1649. writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
  1650. PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1651. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1652. }
  1653. drive->waiting_for_dma = 1;
  1654. return 0;
  1655. }
  1656. static void
  1657. pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  1658. {
  1659. /* issue cmd to drive */
  1660. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
  1661. }
  1662. /*
  1663. * Kick the DMA controller into life after the DMA command has been issued
  1664. * to the drive.
  1665. */
  1666. static void
  1667. pmac_ide_dma_start(ide_drive_t *drive)
  1668. {
  1669. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1670. volatile struct dbdma_regs __iomem *dma;
  1671. dma = pmif->dma_regs;
  1672. writel((RUN << 16) | RUN, &dma->control);
  1673. /* Make sure it gets to the controller right now */
  1674. (void)readl(&dma->control);
  1675. }
  1676. /*
  1677. * After a DMA transfer, make sure the controller is stopped
  1678. */
  1679. static int
  1680. pmac_ide_dma_end (ide_drive_t *drive)
  1681. {
  1682. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1683. volatile struct dbdma_regs __iomem *dma;
  1684. u32 dstat;
  1685. if (pmif == NULL)
  1686. return 0;
  1687. dma = pmif->dma_regs;
  1688. drive->waiting_for_dma = 0;
  1689. dstat = readl(&dma->status);
  1690. writel(((RUN|WAKE|DEAD) << 16), &dma->control);
  1691. pmac_ide_destroy_dmatable(drive);
  1692. /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
  1693. * in theory, but with ATAPI decices doing buffer underruns, that would
  1694. * cause us to disable DMA, which isn't what we want
  1695. */
  1696. return (dstat & (RUN|DEAD)) != RUN;
  1697. }
  1698. /*
  1699. * Check out that the interrupt we got was for us. We can't always know this
  1700. * for sure with those Apple interfaces (well, we could on the recent ones but
  1701. * that's not implemented yet), on the other hand, we don't have shared interrupts
  1702. * so it's not really a problem
  1703. */
  1704. static int
  1705. pmac_ide_dma_test_irq (ide_drive_t *drive)
  1706. {
  1707. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1708. volatile struct dbdma_regs __iomem *dma;
  1709. unsigned long status, timeout;
  1710. if (pmif == NULL)
  1711. return 0;
  1712. dma = pmif->dma_regs;
  1713. /* We have to things to deal with here:
  1714. *
  1715. * - The dbdma won't stop if the command was started
  1716. * but completed with an error without transferring all
  1717. * datas. This happens when bad blocks are met during
  1718. * a multi-block transfer.
  1719. *
  1720. * - The dbdma fifo hasn't yet finished flushing to
  1721. * to system memory when the disk interrupt occurs.
  1722. *
  1723. */
  1724. /* If ACTIVE is cleared, the STOP command have passed and
  1725. * transfer is complete.
  1726. */
  1727. status = readl(&dma->status);
  1728. if (!(status & ACTIVE))
  1729. return 1;
  1730. if (!drive->waiting_for_dma)
  1731. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1732. called while not waiting\n", HWIF(drive)->index);
  1733. /* If dbdma didn't execute the STOP command yet, the
  1734. * active bit is still set. We consider that we aren't
  1735. * sharing interrupts (which is hopefully the case with
  1736. * those controllers) and so we just try to flush the
  1737. * channel for pending data in the fifo
  1738. */
  1739. udelay(1);
  1740. writel((FLUSH << 16) | FLUSH, &dma->control);
  1741. timeout = 0;
  1742. for (;;) {
  1743. udelay(1);
  1744. status = readl(&dma->status);
  1745. if ((status & FLUSH) == 0)
  1746. break;
  1747. if (++timeout > 100) {
  1748. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1749. timeout flushing channel\n", HWIF(drive)->index);
  1750. break;
  1751. }
  1752. }
  1753. return 1;
  1754. }
  1755. static int
  1756. pmac_ide_dma_host_off (ide_drive_t *drive)
  1757. {
  1758. return 0;
  1759. }
  1760. static int
  1761. pmac_ide_dma_host_on (ide_drive_t *drive)
  1762. {
  1763. return 0;
  1764. }
  1765. static int
  1766. pmac_ide_dma_lostirq (ide_drive_t *drive)
  1767. {
  1768. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1769. volatile struct dbdma_regs __iomem *dma;
  1770. unsigned long status;
  1771. if (pmif == NULL)
  1772. return 0;
  1773. dma = pmif->dma_regs;
  1774. status = readl(&dma->status);
  1775. printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
  1776. return 0;
  1777. }
  1778. /*
  1779. * Allocate the data structures needed for using DMA with an interface
  1780. * and fill the proper list of functions pointers
  1781. */
  1782. static void __init
  1783. pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
  1784. {
  1785. /* We won't need pci_dev if we switch to generic consistent
  1786. * DMA routines ...
  1787. */
  1788. if (hwif->pci_dev == NULL)
  1789. return;
  1790. /*
  1791. * Allocate space for the DBDMA commands.
  1792. * The +2 is +1 for the stop command and +1 to allow for
  1793. * aligning the start address to a multiple of 16 bytes.
  1794. */
  1795. pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
  1796. hwif->pci_dev,
  1797. (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
  1798. &hwif->dmatable_dma);
  1799. if (pmif->dma_table_cpu == NULL) {
  1800. printk(KERN_ERR "%s: unable to allocate DMA command list\n",
  1801. hwif->name);
  1802. return;
  1803. }
  1804. hwif->ide_dma_off_quietly = &__ide_dma_off_quietly;
  1805. hwif->ide_dma_on = &__ide_dma_on;
  1806. hwif->ide_dma_check = &pmac_ide_dma_check;
  1807. hwif->dma_setup = &pmac_ide_dma_setup;
  1808. hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd;
  1809. hwif->dma_start = &pmac_ide_dma_start;
  1810. hwif->ide_dma_end = &pmac_ide_dma_end;
  1811. hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq;
  1812. hwif->ide_dma_host_off = &pmac_ide_dma_host_off;
  1813. hwif->ide_dma_host_on = &pmac_ide_dma_host_on;
  1814. hwif->ide_dma_timeout = &__ide_dma_timeout;
  1815. hwif->ide_dma_lostirq = &pmac_ide_dma_lostirq;
  1816. hwif->atapi_dma = 1;
  1817. switch(pmif->kind) {
  1818. case controller_sh_ata6:
  1819. hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07;
  1820. hwif->mwdma_mask = 0x07;
  1821. hwif->swdma_mask = 0x00;
  1822. break;
  1823. case controller_un_ata6:
  1824. case controller_k2_ata6:
  1825. hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07;
  1826. hwif->mwdma_mask = 0x07;
  1827. hwif->swdma_mask = 0x00;
  1828. break;
  1829. case controller_kl_ata4:
  1830. hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07;
  1831. hwif->mwdma_mask = 0x07;
  1832. hwif->swdma_mask = 0x00;
  1833. break;
  1834. default:
  1835. hwif->ultra_mask = 0x00;
  1836. hwif->mwdma_mask = 0x07;
  1837. hwif->swdma_mask = 0x00;
  1838. break;
  1839. }
  1840. }
  1841. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */