wm8994.c 123 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <linux/mfd/wm8994/core.h>
  33. #include <linux/mfd/wm8994/registers.h>
  34. #include <linux/mfd/wm8994/pdata.h>
  35. #include <linux/mfd/wm8994/gpio.h>
  36. #include "wm8994.h"
  37. #include "wm_hubs.h"
  38. #define WM1811_JACKDET_MODE_NONE 0x0000
  39. #define WM1811_JACKDET_MODE_JACK 0x0100
  40. #define WM1811_JACKDET_MODE_MIC 0x0080
  41. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static struct {
  45. unsigned int reg;
  46. unsigned int mask;
  47. } wm8994_vu_bits[] = {
  48. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  50. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  52. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  53. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  54. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  56. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  58. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  60. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  62. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  64. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  66. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  68. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  69. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  70. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  72. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  73. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  74. };
  75. static int wm8994_drc_base[] = {
  76. WM8994_AIF1_DRC1_1,
  77. WM8994_AIF1_DRC2_1,
  78. WM8994_AIF2_DRC_1,
  79. };
  80. static int wm8994_retune_mobile_base[] = {
  81. WM8994_AIF1_DAC1_EQ_GAINS_1,
  82. WM8994_AIF1_DAC2_EQ_GAINS_1,
  83. WM8994_AIF2_EQ_GAINS_1,
  84. };
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. struct wm8994 *control = wm8994->wm8994;
  101. int best, i, sysclk, val;
  102. bool idle;
  103. const struct wm8958_micd_rate *rates;
  104. int num_rates;
  105. idle = !wm8994->jack_mic;
  106. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  107. if (sysclk & WM8994_SYSCLK_SRC)
  108. sysclk = wm8994->aifclk[1];
  109. else
  110. sysclk = wm8994->aifclk[0];
  111. if (control->pdata.micd_rates) {
  112. rates = control->pdata.micd_rates;
  113. num_rates = control->pdata.num_micd_rates;
  114. } else if (wm8994->jackdet) {
  115. rates = jackdet_rates;
  116. num_rates = ARRAY_SIZE(jackdet_rates);
  117. } else {
  118. rates = micdet_rates;
  119. num_rates = ARRAY_SIZE(micdet_rates);
  120. }
  121. best = 0;
  122. for (i = 0; i < num_rates; i++) {
  123. if (rates[i].idle != idle)
  124. continue;
  125. if (abs(rates[i].sysclk - sysclk) <
  126. abs(rates[best].sysclk - sysclk))
  127. best = i;
  128. else if (rates[best].idle != idle)
  129. best = i;
  130. }
  131. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  132. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  133. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  134. rates[best].start, rates[best].rate, sysclk,
  135. idle ? "idle" : "active");
  136. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  137. WM8958_MICD_BIAS_STARTTIME_MASK |
  138. WM8958_MICD_RATE_MASK, val);
  139. }
  140. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  141. {
  142. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  143. int rate;
  144. int reg1 = 0;
  145. int offset;
  146. if (aif)
  147. offset = 4;
  148. else
  149. offset = 0;
  150. switch (wm8994->sysclk[aif]) {
  151. case WM8994_SYSCLK_MCLK1:
  152. rate = wm8994->mclk[0];
  153. break;
  154. case WM8994_SYSCLK_MCLK2:
  155. reg1 |= 0x8;
  156. rate = wm8994->mclk[1];
  157. break;
  158. case WM8994_SYSCLK_FLL1:
  159. reg1 |= 0x10;
  160. rate = wm8994->fll[0].out;
  161. break;
  162. case WM8994_SYSCLK_FLL2:
  163. reg1 |= 0x18;
  164. rate = wm8994->fll[1].out;
  165. break;
  166. default:
  167. return -EINVAL;
  168. }
  169. if (rate >= 13500000) {
  170. rate /= 2;
  171. reg1 |= WM8994_AIF1CLK_DIV;
  172. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  173. aif + 1, rate);
  174. }
  175. wm8994->aifclk[aif] = rate;
  176. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  177. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  178. reg1);
  179. return 0;
  180. }
  181. static int configure_clock(struct snd_soc_codec *codec)
  182. {
  183. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  184. int change, new;
  185. /* Bring up the AIF clocks first */
  186. configure_aif_clock(codec, 0);
  187. configure_aif_clock(codec, 1);
  188. /* Then switch CLK_SYS over to the higher of them; a change
  189. * can only happen as a result of a clocking change which can
  190. * only be made outside of DAPM so we can safely redo the
  191. * clocking.
  192. */
  193. /* If they're equal it doesn't matter which is used */
  194. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  195. wm8958_micd_set_rate(codec);
  196. return 0;
  197. }
  198. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  199. new = WM8994_SYSCLK_SRC;
  200. else
  201. new = 0;
  202. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  203. WM8994_SYSCLK_SRC, new);
  204. if (change)
  205. snd_soc_dapm_sync(&codec->dapm);
  206. wm8958_micd_set_rate(codec);
  207. return 0;
  208. }
  209. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  210. struct snd_soc_dapm_widget *sink)
  211. {
  212. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  213. const char *clk;
  214. /* Check what we're currently using for CLK_SYS */
  215. if (reg & WM8994_SYSCLK_SRC)
  216. clk = "AIF2CLK";
  217. else
  218. clk = "AIF1CLK";
  219. return strcmp(source->name, clk) == 0;
  220. }
  221. static const char *sidetone_hpf_text[] = {
  222. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  223. };
  224. static const struct soc_enum sidetone_hpf =
  225. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  226. static const char *adc_hpf_text[] = {
  227. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  228. };
  229. static const struct soc_enum aif1adc1_hpf =
  230. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  231. static const struct soc_enum aif1adc2_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif2adc_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  235. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  236. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  237. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  238. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  239. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  240. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  241. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  242. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  243. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  244. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  245. .put = wm8994_put_drc_sw, \
  246. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  247. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  248. struct snd_ctl_elem_value *ucontrol)
  249. {
  250. struct soc_mixer_control *mc =
  251. (struct soc_mixer_control *)kcontrol->private_value;
  252. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  253. int mask, ret;
  254. /* Can't enable both ADC and DAC paths simultaneously */
  255. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  256. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  257. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  258. else
  259. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  260. ret = snd_soc_read(codec, mc->reg);
  261. if (ret < 0)
  262. return ret;
  263. if (ret & mask)
  264. return -EINVAL;
  265. return snd_soc_put_volsw(kcontrol, ucontrol);
  266. }
  267. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  268. {
  269. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  270. struct wm8994 *control = wm8994->wm8994;
  271. struct wm8994_pdata *pdata = &control->pdata;
  272. int base = wm8994_drc_base[drc];
  273. int cfg = wm8994->drc_cfg[drc];
  274. int save, i;
  275. /* Save any enables; the configuration should clear them. */
  276. save = snd_soc_read(codec, base);
  277. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  278. WM8994_AIF1ADC1R_DRC_ENA;
  279. for (i = 0; i < WM8994_DRC_REGS; i++)
  280. snd_soc_update_bits(codec, base + i, 0xffff,
  281. pdata->drc_cfgs[cfg].regs[i]);
  282. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  283. WM8994_AIF1ADC1L_DRC_ENA |
  284. WM8994_AIF1ADC1R_DRC_ENA, save);
  285. }
  286. /* Icky as hell but saves code duplication */
  287. static int wm8994_get_drc(const char *name)
  288. {
  289. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  290. return 0;
  291. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  292. return 1;
  293. if (strcmp(name, "AIF2DRC Mode") == 0)
  294. return 2;
  295. return -EINVAL;
  296. }
  297. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  298. struct snd_ctl_elem_value *ucontrol)
  299. {
  300. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  301. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  302. struct wm8994 *control = wm8994->wm8994;
  303. struct wm8994_pdata *pdata = &control->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994 *control = wm8994->wm8994;
  327. struct wm8994_pdata *pdata = &control->pdata;
  328. int base = wm8994_retune_mobile_base[block];
  329. int iface, best, best_val, save, i, cfg;
  330. if (!pdata || !wm8994->num_retune_mobile_texts)
  331. return;
  332. switch (block) {
  333. case 0:
  334. case 1:
  335. iface = 0;
  336. break;
  337. case 2:
  338. iface = 1;
  339. break;
  340. default:
  341. return;
  342. }
  343. /* Find the version of the currently selected configuration
  344. * with the nearest sample rate. */
  345. cfg = wm8994->retune_mobile_cfg[block];
  346. best = 0;
  347. best_val = INT_MAX;
  348. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  349. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  350. wm8994->retune_mobile_texts[cfg]) == 0 &&
  351. abs(pdata->retune_mobile_cfgs[i].rate
  352. - wm8994->dac_rates[iface]) < best_val) {
  353. best = i;
  354. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  355. - wm8994->dac_rates[iface]);
  356. }
  357. }
  358. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  359. block,
  360. pdata->retune_mobile_cfgs[best].name,
  361. pdata->retune_mobile_cfgs[best].rate,
  362. wm8994->dac_rates[iface]);
  363. /* The EQ will be disabled while reconfiguring it, remember the
  364. * current configuration.
  365. */
  366. save = snd_soc_read(codec, base);
  367. save &= WM8994_AIF1DAC1_EQ_ENA;
  368. for (i = 0; i < WM8994_EQ_REGS; i++)
  369. snd_soc_update_bits(codec, base + i, 0xffff,
  370. pdata->retune_mobile_cfgs[best].regs[i]);
  371. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  372. }
  373. /* Icky as hell but saves code duplication */
  374. static int wm8994_get_retune_mobile_block(const char *name)
  375. {
  376. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  377. return 0;
  378. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  379. return 1;
  380. if (strcmp(name, "AIF2 EQ Mode") == 0)
  381. return 2;
  382. return -EINVAL;
  383. }
  384. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol)
  386. {
  387. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  388. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  389. struct wm8994 *control = wm8994->wm8994;
  390. struct wm8994_pdata *pdata = &control->pdata;
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. int value = ucontrol->value.integer.value[0];
  393. if (block < 0)
  394. return block;
  395. if (value >= pdata->num_retune_mobile_cfgs)
  396. return -EINVAL;
  397. wm8994->retune_mobile_cfg[block] = value;
  398. wm8994_set_retune_mobile(codec, block);
  399. return 0;
  400. }
  401. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  402. struct snd_ctl_elem_value *ucontrol)
  403. {
  404. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  405. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  406. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  407. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  408. return 0;
  409. }
  410. static const char *aif_chan_src_text[] = {
  411. "Left", "Right"
  412. };
  413. static const struct soc_enum aif1adcl_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  415. static const struct soc_enum aif1adcr_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcl_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2adcr_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacl_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  423. static const struct soc_enum aif1dacr_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacl_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  427. static const struct soc_enum aif2dacr_src =
  428. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  429. static const char *osr_text[] = {
  430. "Low Power", "High Performance",
  431. };
  432. static const struct soc_enum dac_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  434. static const struct soc_enum adc_osr =
  435. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  436. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  437. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  438. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  439. 1, 119, 0, digital_tlv),
  440. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  441. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  442. 1, 119, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  444. WM8994_AIF2_ADC_RIGHT_VOLUME,
  445. 1, 119, 0, digital_tlv),
  446. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  447. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  448. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  449. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  450. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  451. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  452. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  453. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  454. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  455. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  457. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  459. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  460. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  461. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  462. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  463. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  464. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  465. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  466. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  467. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  468. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  469. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  470. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  471. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  472. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  473. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  474. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 5, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  477. 0, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 5, 12, 0, st_tlv),
  480. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  481. 0, 12, 0, st_tlv),
  482. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  483. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  484. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  485. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  487. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  489. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  490. SOC_ENUM("ADC OSR", adc_osr),
  491. SOC_ENUM("DAC OSR", dac_osr),
  492. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  494. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  495. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  496. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  498. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  499. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  500. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 6, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  503. 2, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 6, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  507. 2, 1, 1, wm_hubs_spkmix_tlv),
  508. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  509. 10, 15, 0, wm8994_3d_tlv),
  510. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  511. 8, 1, 0),
  512. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  513. 10, 15, 0, wm8994_3d_tlv),
  514. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  515. 8, 1, 0),
  516. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  517. 10, 15, 0, wm8994_3d_tlv),
  518. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  519. 8, 1, 0),
  520. };
  521. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  549. eq_tlv),
  550. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  551. eq_tlv),
  552. };
  553. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  554. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  555. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  556. WM8994_AIF1ADC1R_DRC_ENA),
  557. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  558. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  559. WM8994_AIF1ADC2R_DRC_ENA),
  560. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  561. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  562. WM8994_AIF2ADCR_DRC_ENA),
  563. };
  564. static const char *wm8958_ng_text[] = {
  565. "30ms", "125ms", "250ms", "500ms",
  566. };
  567. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  568. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  569. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  570. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  571. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  572. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  573. static const struct soc_enum wm8958_aif2dac_ng_hold =
  574. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  575. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  576. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  577. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  578. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  579. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  580. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  581. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  582. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  583. 7, 1, ng_tlv),
  584. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  585. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  586. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  587. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  588. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  589. 7, 1, ng_tlv),
  590. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  591. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  592. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  593. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  594. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  595. 7, 1, ng_tlv),
  596. };
  597. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  598. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  599. mixin_boost_tlv),
  600. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  601. mixin_boost_tlv),
  602. };
  603. /* We run all mode setting through a function to enforce audio mode */
  604. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  605. {
  606. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  607. if (!wm8994->jackdet || !wm8994->micdet[0].jack)
  608. return;
  609. if (wm8994->active_refcount)
  610. mode = WM1811_JACKDET_MODE_AUDIO;
  611. if (mode == wm8994->jackdet_mode)
  612. return;
  613. wm8994->jackdet_mode = mode;
  614. /* Always use audio mode to detect while the system is active */
  615. if (mode != WM1811_JACKDET_MODE_NONE)
  616. mode = WM1811_JACKDET_MODE_AUDIO;
  617. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  618. WM1811_JACKDET_MODE_MASK, mode);
  619. }
  620. static void active_reference(struct snd_soc_codec *codec)
  621. {
  622. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  623. mutex_lock(&wm8994->accdet_lock);
  624. wm8994->active_refcount++;
  625. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  626. wm8994->active_refcount);
  627. /* If we're using jack detection go into audio mode */
  628. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  629. mutex_unlock(&wm8994->accdet_lock);
  630. }
  631. static void active_dereference(struct snd_soc_codec *codec)
  632. {
  633. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  634. u16 mode;
  635. mutex_lock(&wm8994->accdet_lock);
  636. wm8994->active_refcount--;
  637. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  638. wm8994->active_refcount);
  639. if (wm8994->active_refcount == 0) {
  640. /* Go into appropriate detection only mode */
  641. if (wm8994->jack_mic || wm8994->mic_detecting)
  642. mode = WM1811_JACKDET_MODE_MIC;
  643. else
  644. mode = WM1811_JACKDET_MODE_JACK;
  645. wm1811_jackdet_set_mode(codec, mode);
  646. }
  647. mutex_unlock(&wm8994->accdet_lock);
  648. }
  649. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  650. struct snd_kcontrol *kcontrol, int event)
  651. {
  652. struct snd_soc_codec *codec = w->codec;
  653. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  654. switch (event) {
  655. case SND_SOC_DAPM_PRE_PMU:
  656. return configure_clock(codec);
  657. case SND_SOC_DAPM_POST_PMU:
  658. /*
  659. * JACKDET won't run until we start the clock and it
  660. * only reports deltas, make sure we notify the state
  661. * up the stack on startup. Use a *very* generous
  662. * timeout for paranoia, there's no urgency and we
  663. * don't want false reports.
  664. */
  665. if (wm8994->jackdet && !wm8994->clk_has_run) {
  666. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  667. msecs_to_jiffies(1000));
  668. wm8994->clk_has_run = true;
  669. }
  670. break;
  671. case SND_SOC_DAPM_POST_PMD:
  672. configure_clock(codec);
  673. break;
  674. }
  675. return 0;
  676. }
  677. static void vmid_reference(struct snd_soc_codec *codec)
  678. {
  679. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  680. pm_runtime_get_sync(codec->dev);
  681. wm8994->vmid_refcount++;
  682. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  683. wm8994->vmid_refcount);
  684. if (wm8994->vmid_refcount == 1) {
  685. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  686. WM8994_LINEOUT1_DISCH |
  687. WM8994_LINEOUT2_DISCH, 0);
  688. wm_hubs_vmid_ena(codec);
  689. switch (wm8994->vmid_mode) {
  690. default:
  691. WARN_ON(NULL == "Invalid VMID mode");
  692. case WM8994_VMID_NORMAL:
  693. /* Startup bias, VMID ramp & buffer */
  694. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  695. WM8994_BIAS_SRC |
  696. WM8994_VMID_DISCH |
  697. WM8994_STARTUP_BIAS_ENA |
  698. WM8994_VMID_BUF_ENA |
  699. WM8994_VMID_RAMP_MASK,
  700. WM8994_BIAS_SRC |
  701. WM8994_STARTUP_BIAS_ENA |
  702. WM8994_VMID_BUF_ENA |
  703. (0x2 << WM8994_VMID_RAMP_SHIFT));
  704. /* Main bias enable, VMID=2x40k */
  705. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  706. WM8994_BIAS_ENA |
  707. WM8994_VMID_SEL_MASK,
  708. WM8994_BIAS_ENA | 0x2);
  709. msleep(300);
  710. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  711. WM8994_VMID_RAMP_MASK |
  712. WM8994_BIAS_SRC,
  713. 0);
  714. break;
  715. case WM8994_VMID_FORCE:
  716. /* Startup bias, slow VMID ramp & buffer */
  717. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  718. WM8994_BIAS_SRC |
  719. WM8994_VMID_DISCH |
  720. WM8994_STARTUP_BIAS_ENA |
  721. WM8994_VMID_BUF_ENA |
  722. WM8994_VMID_RAMP_MASK,
  723. WM8994_BIAS_SRC |
  724. WM8994_STARTUP_BIAS_ENA |
  725. WM8994_VMID_BUF_ENA |
  726. (0x2 << WM8994_VMID_RAMP_SHIFT));
  727. /* Main bias enable, VMID=2x40k */
  728. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  729. WM8994_BIAS_ENA |
  730. WM8994_VMID_SEL_MASK,
  731. WM8994_BIAS_ENA | 0x2);
  732. msleep(400);
  733. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  734. WM8994_VMID_RAMP_MASK |
  735. WM8994_BIAS_SRC,
  736. 0);
  737. break;
  738. }
  739. }
  740. }
  741. static void vmid_dereference(struct snd_soc_codec *codec)
  742. {
  743. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  744. wm8994->vmid_refcount--;
  745. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  746. wm8994->vmid_refcount);
  747. if (wm8994->vmid_refcount == 0) {
  748. if (wm8994->hubs.lineout1_se)
  749. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  750. WM8994_LINEOUT1N_ENA |
  751. WM8994_LINEOUT1P_ENA,
  752. WM8994_LINEOUT1N_ENA |
  753. WM8994_LINEOUT1P_ENA);
  754. if (wm8994->hubs.lineout2_se)
  755. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  756. WM8994_LINEOUT2N_ENA |
  757. WM8994_LINEOUT2P_ENA,
  758. WM8994_LINEOUT2N_ENA |
  759. WM8994_LINEOUT2P_ENA);
  760. /* Start discharging VMID */
  761. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  762. WM8994_BIAS_SRC |
  763. WM8994_VMID_DISCH,
  764. WM8994_BIAS_SRC |
  765. WM8994_VMID_DISCH);
  766. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  767. WM8994_VMID_SEL_MASK, 0);
  768. msleep(400);
  769. /* Active discharge */
  770. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  771. WM8994_LINEOUT1_DISCH |
  772. WM8994_LINEOUT2_DISCH,
  773. WM8994_LINEOUT1_DISCH |
  774. WM8994_LINEOUT2_DISCH);
  775. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  776. WM8994_LINEOUT1N_ENA |
  777. WM8994_LINEOUT1P_ENA |
  778. WM8994_LINEOUT2N_ENA |
  779. WM8994_LINEOUT2P_ENA, 0);
  780. /* Switch off startup biases */
  781. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  782. WM8994_BIAS_SRC |
  783. WM8994_STARTUP_BIAS_ENA |
  784. WM8994_VMID_BUF_ENA |
  785. WM8994_VMID_RAMP_MASK, 0);
  786. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  787. WM8994_VMID_SEL_MASK, 0);
  788. }
  789. pm_runtime_put(codec->dev);
  790. }
  791. static int vmid_event(struct snd_soc_dapm_widget *w,
  792. struct snd_kcontrol *kcontrol, int event)
  793. {
  794. struct snd_soc_codec *codec = w->codec;
  795. switch (event) {
  796. case SND_SOC_DAPM_PRE_PMU:
  797. vmid_reference(codec);
  798. break;
  799. case SND_SOC_DAPM_POST_PMD:
  800. vmid_dereference(codec);
  801. break;
  802. }
  803. return 0;
  804. }
  805. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  806. {
  807. int source = 0; /* GCC flow analysis can't track enable */
  808. int reg, reg_r;
  809. /* We also need the same AIF source for L/R and only one path */
  810. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  811. switch (reg) {
  812. case WM8994_AIF2DACL_TO_DAC1L:
  813. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  814. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  815. break;
  816. case WM8994_AIF1DAC2L_TO_DAC1L:
  817. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  818. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  819. break;
  820. case WM8994_AIF1DAC1L_TO_DAC1L:
  821. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  822. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  823. break;
  824. default:
  825. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  826. return false;
  827. }
  828. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  829. if (reg_r != reg) {
  830. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  831. return false;
  832. }
  833. /* Set the source up */
  834. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  835. WM8994_CP_DYN_SRC_SEL_MASK, source);
  836. return true;
  837. }
  838. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  839. struct snd_kcontrol *kcontrol, int event)
  840. {
  841. struct snd_soc_codec *codec = w->codec;
  842. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  843. struct wm8994 *control = codec->control_data;
  844. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  845. int i;
  846. int dac;
  847. int adc;
  848. int val;
  849. switch (control->type) {
  850. case WM8994:
  851. case WM8958:
  852. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  853. break;
  854. default:
  855. break;
  856. }
  857. switch (event) {
  858. case SND_SOC_DAPM_PRE_PMU:
  859. /* Don't enable timeslot 2 if not in use */
  860. if (wm8994->channels[0] <= 2)
  861. mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  862. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  863. if ((val & WM8994_AIF1ADCL_SRC) &&
  864. (val & WM8994_AIF1ADCR_SRC))
  865. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  866. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  867. !(val & WM8994_AIF1ADCR_SRC))
  868. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  869. else
  870. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  871. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  872. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  873. if ((val & WM8994_AIF1DACL_SRC) &&
  874. (val & WM8994_AIF1DACR_SRC))
  875. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  876. else if (!(val & WM8994_AIF1DACL_SRC) &&
  877. !(val & WM8994_AIF1DACR_SRC))
  878. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  879. else
  880. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  881. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  882. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  883. mask, adc);
  884. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  885. mask, dac);
  886. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  887. WM8994_AIF1DSPCLK_ENA |
  888. WM8994_SYSDSPCLK_ENA,
  889. WM8994_AIF1DSPCLK_ENA |
  890. WM8994_SYSDSPCLK_ENA);
  891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  892. WM8994_AIF1ADC1R_ENA |
  893. WM8994_AIF1ADC1L_ENA |
  894. WM8994_AIF1ADC2R_ENA |
  895. WM8994_AIF1ADC2L_ENA);
  896. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  897. WM8994_AIF1DAC1R_ENA |
  898. WM8994_AIF1DAC1L_ENA |
  899. WM8994_AIF1DAC2R_ENA |
  900. WM8994_AIF1DAC2L_ENA);
  901. break;
  902. case SND_SOC_DAPM_POST_PMU:
  903. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  904. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  905. snd_soc_read(codec,
  906. wm8994_vu_bits[i].reg));
  907. break;
  908. case SND_SOC_DAPM_PRE_PMD:
  909. case SND_SOC_DAPM_POST_PMD:
  910. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  911. mask, 0);
  912. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  913. mask, 0);
  914. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  915. if (val & WM8994_AIF2DSPCLK_ENA)
  916. val = WM8994_SYSDSPCLK_ENA;
  917. else
  918. val = 0;
  919. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  920. WM8994_SYSDSPCLK_ENA |
  921. WM8994_AIF1DSPCLK_ENA, val);
  922. break;
  923. }
  924. return 0;
  925. }
  926. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  927. struct snd_kcontrol *kcontrol, int event)
  928. {
  929. struct snd_soc_codec *codec = w->codec;
  930. int i;
  931. int dac;
  932. int adc;
  933. int val;
  934. switch (event) {
  935. case SND_SOC_DAPM_PRE_PMU:
  936. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  937. if ((val & WM8994_AIF2ADCL_SRC) &&
  938. (val & WM8994_AIF2ADCR_SRC))
  939. adc = WM8994_AIF2ADCR_ENA;
  940. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  941. !(val & WM8994_AIF2ADCR_SRC))
  942. adc = WM8994_AIF2ADCL_ENA;
  943. else
  944. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  945. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  946. if ((val & WM8994_AIF2DACL_SRC) &&
  947. (val & WM8994_AIF2DACR_SRC))
  948. dac = WM8994_AIF2DACR_ENA;
  949. else if (!(val & WM8994_AIF2DACL_SRC) &&
  950. !(val & WM8994_AIF2DACR_SRC))
  951. dac = WM8994_AIF2DACL_ENA;
  952. else
  953. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  954. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  955. WM8994_AIF2ADCL_ENA |
  956. WM8994_AIF2ADCR_ENA, adc);
  957. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  958. WM8994_AIF2DACL_ENA |
  959. WM8994_AIF2DACR_ENA, dac);
  960. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  961. WM8994_AIF2DSPCLK_ENA |
  962. WM8994_SYSDSPCLK_ENA,
  963. WM8994_AIF2DSPCLK_ENA |
  964. WM8994_SYSDSPCLK_ENA);
  965. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  966. WM8994_AIF2ADCL_ENA |
  967. WM8994_AIF2ADCR_ENA,
  968. WM8994_AIF2ADCL_ENA |
  969. WM8994_AIF2ADCR_ENA);
  970. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  971. WM8994_AIF2DACL_ENA |
  972. WM8994_AIF2DACR_ENA,
  973. WM8994_AIF2DACL_ENA |
  974. WM8994_AIF2DACR_ENA);
  975. break;
  976. case SND_SOC_DAPM_POST_PMU:
  977. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  978. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  979. snd_soc_read(codec,
  980. wm8994_vu_bits[i].reg));
  981. break;
  982. case SND_SOC_DAPM_PRE_PMD:
  983. case SND_SOC_DAPM_POST_PMD:
  984. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  985. WM8994_AIF2DACL_ENA |
  986. WM8994_AIF2DACR_ENA, 0);
  987. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  988. WM8994_AIF2ADCL_ENA |
  989. WM8994_AIF2ADCR_ENA, 0);
  990. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  991. if (val & WM8994_AIF1DSPCLK_ENA)
  992. val = WM8994_SYSDSPCLK_ENA;
  993. else
  994. val = 0;
  995. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  996. WM8994_SYSDSPCLK_ENA |
  997. WM8994_AIF2DSPCLK_ENA, val);
  998. break;
  999. }
  1000. return 0;
  1001. }
  1002. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  1003. struct snd_kcontrol *kcontrol, int event)
  1004. {
  1005. struct snd_soc_codec *codec = w->codec;
  1006. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1007. switch (event) {
  1008. case SND_SOC_DAPM_PRE_PMU:
  1009. wm8994->aif1clk_enable = 1;
  1010. break;
  1011. case SND_SOC_DAPM_POST_PMD:
  1012. wm8994->aif1clk_disable = 1;
  1013. break;
  1014. }
  1015. return 0;
  1016. }
  1017. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1018. struct snd_kcontrol *kcontrol, int event)
  1019. {
  1020. struct snd_soc_codec *codec = w->codec;
  1021. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1022. switch (event) {
  1023. case SND_SOC_DAPM_PRE_PMU:
  1024. wm8994->aif2clk_enable = 1;
  1025. break;
  1026. case SND_SOC_DAPM_POST_PMD:
  1027. wm8994->aif2clk_disable = 1;
  1028. break;
  1029. }
  1030. return 0;
  1031. }
  1032. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1033. struct snd_kcontrol *kcontrol, int event)
  1034. {
  1035. struct snd_soc_codec *codec = w->codec;
  1036. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1037. switch (event) {
  1038. case SND_SOC_DAPM_PRE_PMU:
  1039. if (wm8994->aif1clk_enable) {
  1040. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1041. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1042. WM8994_AIF1CLK_ENA_MASK,
  1043. WM8994_AIF1CLK_ENA);
  1044. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1045. wm8994->aif1clk_enable = 0;
  1046. }
  1047. if (wm8994->aif2clk_enable) {
  1048. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1049. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1050. WM8994_AIF2CLK_ENA_MASK,
  1051. WM8994_AIF2CLK_ENA);
  1052. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1053. wm8994->aif2clk_enable = 0;
  1054. }
  1055. break;
  1056. }
  1057. /* We may also have postponed startup of DSP, handle that. */
  1058. wm8958_aif_ev(w, kcontrol, event);
  1059. return 0;
  1060. }
  1061. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1062. struct snd_kcontrol *kcontrol, int event)
  1063. {
  1064. struct snd_soc_codec *codec = w->codec;
  1065. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1066. switch (event) {
  1067. case SND_SOC_DAPM_POST_PMD:
  1068. if (wm8994->aif1clk_disable) {
  1069. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1070. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1071. WM8994_AIF1CLK_ENA_MASK, 0);
  1072. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1073. wm8994->aif1clk_disable = 0;
  1074. }
  1075. if (wm8994->aif2clk_disable) {
  1076. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1077. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1078. WM8994_AIF2CLK_ENA_MASK, 0);
  1079. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1080. wm8994->aif2clk_disable = 0;
  1081. }
  1082. break;
  1083. }
  1084. return 0;
  1085. }
  1086. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1087. struct snd_kcontrol *kcontrol, int event)
  1088. {
  1089. late_enable_ev(w, kcontrol, event);
  1090. return 0;
  1091. }
  1092. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1093. struct snd_kcontrol *kcontrol, int event)
  1094. {
  1095. late_enable_ev(w, kcontrol, event);
  1096. return 0;
  1097. }
  1098. static int dac_ev(struct snd_soc_dapm_widget *w,
  1099. struct snd_kcontrol *kcontrol, int event)
  1100. {
  1101. struct snd_soc_codec *codec = w->codec;
  1102. unsigned int mask = 1 << w->shift;
  1103. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1104. mask, mask);
  1105. return 0;
  1106. }
  1107. static const char *adc_mux_text[] = {
  1108. "ADC",
  1109. "DMIC",
  1110. };
  1111. static const struct soc_enum adc_enum =
  1112. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1113. static const struct snd_kcontrol_new adcl_mux =
  1114. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1115. static const struct snd_kcontrol_new adcr_mux =
  1116. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1117. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1118. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1119. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1120. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1121. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1122. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1123. };
  1124. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1125. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1126. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1127. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1128. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1129. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1130. };
  1131. /* Debugging; dump chip status after DAPM transitions */
  1132. static int post_ev(struct snd_soc_dapm_widget *w,
  1133. struct snd_kcontrol *kcontrol, int event)
  1134. {
  1135. struct snd_soc_codec *codec = w->codec;
  1136. dev_dbg(codec->dev, "SRC status: %x\n",
  1137. snd_soc_read(codec,
  1138. WM8994_RATE_STATUS));
  1139. return 0;
  1140. }
  1141. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1142. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1143. 1, 1, 0),
  1144. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1145. 0, 1, 0),
  1146. };
  1147. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1148. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1149. 1, 1, 0),
  1150. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1151. 0, 1, 0),
  1152. };
  1153. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1154. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1155. 1, 1, 0),
  1156. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1157. 0, 1, 0),
  1158. };
  1159. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1160. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1161. 1, 1, 0),
  1162. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1163. 0, 1, 0),
  1164. };
  1165. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1166. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1167. 5, 1, 0),
  1168. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1169. 4, 1, 0),
  1170. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1171. 2, 1, 0),
  1172. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1173. 1, 1, 0),
  1174. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1175. 0, 1, 0),
  1176. };
  1177. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1178. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1179. 5, 1, 0),
  1180. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1181. 4, 1, 0),
  1182. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1183. 2, 1, 0),
  1184. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1185. 1, 1, 0),
  1186. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1187. 0, 1, 0),
  1188. };
  1189. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1190. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1191. .info = snd_soc_info_volsw, \
  1192. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1193. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1194. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1195. struct snd_ctl_elem_value *ucontrol)
  1196. {
  1197. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1198. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1199. struct snd_soc_codec *codec = w->codec;
  1200. int ret;
  1201. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1202. wm_hubs_update_class_w(codec);
  1203. return ret;
  1204. }
  1205. static const struct snd_kcontrol_new dac1l_mix[] = {
  1206. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1207. 5, 1, 0),
  1208. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1209. 4, 1, 0),
  1210. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1211. 2, 1, 0),
  1212. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1213. 1, 1, 0),
  1214. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1215. 0, 1, 0),
  1216. };
  1217. static const struct snd_kcontrol_new dac1r_mix[] = {
  1218. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1219. 5, 1, 0),
  1220. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1221. 4, 1, 0),
  1222. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1223. 2, 1, 0),
  1224. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1225. 1, 1, 0),
  1226. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1227. 0, 1, 0),
  1228. };
  1229. static const char *sidetone_text[] = {
  1230. "ADC/DMIC1", "DMIC2",
  1231. };
  1232. static const struct soc_enum sidetone1_enum =
  1233. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1234. static const struct snd_kcontrol_new sidetone1_mux =
  1235. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1236. static const struct soc_enum sidetone2_enum =
  1237. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1238. static const struct snd_kcontrol_new sidetone2_mux =
  1239. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1240. static const char *aif1dac_text[] = {
  1241. "AIF1DACDAT", "AIF3DACDAT",
  1242. };
  1243. static const struct soc_enum aif1dac_enum =
  1244. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1245. static const struct snd_kcontrol_new aif1dac_mux =
  1246. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1247. static const char *aif2dac_text[] = {
  1248. "AIF2DACDAT", "AIF3DACDAT",
  1249. };
  1250. static const struct soc_enum aif2dac_enum =
  1251. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1252. static const struct snd_kcontrol_new aif2dac_mux =
  1253. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1254. static const char *aif2adc_text[] = {
  1255. "AIF2ADCDAT", "AIF3DACDAT",
  1256. };
  1257. static const struct soc_enum aif2adc_enum =
  1258. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1259. static const struct snd_kcontrol_new aif2adc_mux =
  1260. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1261. static const char *aif3adc_text[] = {
  1262. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1263. };
  1264. static const struct soc_enum wm8994_aif3adc_enum =
  1265. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1266. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1267. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1268. static const struct soc_enum wm8958_aif3adc_enum =
  1269. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1270. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1271. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1272. static const char *mono_pcm_out_text[] = {
  1273. "None", "AIF2ADCL", "AIF2ADCR",
  1274. };
  1275. static const struct soc_enum mono_pcm_out_enum =
  1276. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1277. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1278. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1279. static const char *aif2dac_src_text[] = {
  1280. "AIF2", "AIF3",
  1281. };
  1282. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1283. static const struct soc_enum aif2dacl_src_enum =
  1284. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1285. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1286. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1287. static const struct soc_enum aif2dacr_src_enum =
  1288. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1289. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1290. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1291. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1292. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1293. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1294. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1295. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1296. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1297. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1298. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1299. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1300. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1301. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1302. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1303. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1304. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1305. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1306. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1307. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1308. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1309. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1310. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1311. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1312. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1313. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1314. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1315. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1316. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1317. };
  1318. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1319. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1320. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1321. SND_SOC_DAPM_PRE_PMD),
  1322. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1323. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1324. SND_SOC_DAPM_PRE_PMD),
  1325. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1326. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1327. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1328. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1329. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1330. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1331. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1332. };
  1333. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1334. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1335. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1336. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1337. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1338. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1339. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1340. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1341. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1342. };
  1343. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1344. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1345. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1346. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1347. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1348. };
  1349. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1350. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1351. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1352. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1353. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1354. };
  1355. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1356. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1357. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1358. };
  1359. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1360. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1361. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1362. SND_SOC_DAPM_INPUT("Clock"),
  1363. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1364. SND_SOC_DAPM_PRE_PMU),
  1365. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1366. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1367. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1368. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1369. SND_SOC_DAPM_PRE_PMD),
  1370. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1371. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1372. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1373. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1374. 0, SND_SOC_NOPM, 9, 0),
  1375. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1376. 0, SND_SOC_NOPM, 8, 0),
  1377. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1378. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1379. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1380. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1381. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1382. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1383. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1384. 0, SND_SOC_NOPM, 11, 0),
  1385. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1386. 0, SND_SOC_NOPM, 10, 0),
  1387. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1388. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1389. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1390. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1391. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1392. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1393. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1394. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1395. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1396. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1397. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1398. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1399. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1400. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1401. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1402. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1403. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1404. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1405. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1406. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1407. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1408. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1409. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1410. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1411. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1412. SND_SOC_NOPM, 13, 0),
  1413. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1414. SND_SOC_NOPM, 12, 0),
  1415. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1416. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1417. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1418. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1419. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1420. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1421. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1422. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1423. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1425. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1426. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1427. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1428. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1429. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1430. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1431. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1432. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1433. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1434. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1435. /* Power is done with the muxes since the ADC power also controls the
  1436. * downsampling chain, the chip will automatically manage the analogue
  1437. * specific portions.
  1438. */
  1439. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1440. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1441. SND_SOC_DAPM_POST("Debug log", post_ev),
  1442. };
  1443. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1444. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1445. };
  1446. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1447. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1448. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1449. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1450. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1451. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1452. };
  1453. static const struct snd_soc_dapm_route intercon[] = {
  1454. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1455. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1456. { "DSP1CLK", NULL, "CLK_SYS" },
  1457. { "DSP2CLK", NULL, "CLK_SYS" },
  1458. { "DSPINTCLK", NULL, "CLK_SYS" },
  1459. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1460. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1461. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1462. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1463. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1464. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1465. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1466. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1467. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1468. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1469. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1470. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1471. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1472. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1473. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1474. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1475. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1476. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1477. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1478. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1479. { "AIF2ADCL", NULL, "AIF2CLK" },
  1480. { "AIF2ADCL", NULL, "DSP2CLK" },
  1481. { "AIF2ADCR", NULL, "AIF2CLK" },
  1482. { "AIF2ADCR", NULL, "DSP2CLK" },
  1483. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1484. { "AIF2DACL", NULL, "AIF2CLK" },
  1485. { "AIF2DACL", NULL, "DSP2CLK" },
  1486. { "AIF2DACR", NULL, "AIF2CLK" },
  1487. { "AIF2DACR", NULL, "DSP2CLK" },
  1488. { "AIF2DACR", NULL, "DSPINTCLK" },
  1489. { "DMIC1L", NULL, "DMIC1DAT" },
  1490. { "DMIC1L", NULL, "CLK_SYS" },
  1491. { "DMIC1R", NULL, "DMIC1DAT" },
  1492. { "DMIC1R", NULL, "CLK_SYS" },
  1493. { "DMIC2L", NULL, "DMIC2DAT" },
  1494. { "DMIC2L", NULL, "CLK_SYS" },
  1495. { "DMIC2R", NULL, "DMIC2DAT" },
  1496. { "DMIC2R", NULL, "CLK_SYS" },
  1497. { "ADCL", NULL, "AIF1CLK" },
  1498. { "ADCL", NULL, "DSP1CLK" },
  1499. { "ADCL", NULL, "DSPINTCLK" },
  1500. { "ADCR", NULL, "AIF1CLK" },
  1501. { "ADCR", NULL, "DSP1CLK" },
  1502. { "ADCR", NULL, "DSPINTCLK" },
  1503. { "ADCL Mux", "ADC", "ADCL" },
  1504. { "ADCL Mux", "DMIC", "DMIC1L" },
  1505. { "ADCR Mux", "ADC", "ADCR" },
  1506. { "ADCR Mux", "DMIC", "DMIC1R" },
  1507. { "DAC1L", NULL, "AIF1CLK" },
  1508. { "DAC1L", NULL, "DSP1CLK" },
  1509. { "DAC1L", NULL, "DSPINTCLK" },
  1510. { "DAC1R", NULL, "AIF1CLK" },
  1511. { "DAC1R", NULL, "DSP1CLK" },
  1512. { "DAC1R", NULL, "DSPINTCLK" },
  1513. { "DAC2L", NULL, "AIF2CLK" },
  1514. { "DAC2L", NULL, "DSP2CLK" },
  1515. { "DAC2L", NULL, "DSPINTCLK" },
  1516. { "DAC2R", NULL, "AIF2DACR" },
  1517. { "DAC2R", NULL, "AIF2CLK" },
  1518. { "DAC2R", NULL, "DSP2CLK" },
  1519. { "DAC2R", NULL, "DSPINTCLK" },
  1520. { "TOCLK", NULL, "CLK_SYS" },
  1521. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1522. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1523. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1524. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1525. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1526. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1527. /* AIF1 outputs */
  1528. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1529. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1530. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1531. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1532. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1533. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1534. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1535. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1536. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1537. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1538. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1539. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1540. /* Pin level routing for AIF3 */
  1541. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1542. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1543. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1544. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1545. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1546. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1547. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1548. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1549. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1550. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1551. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1552. /* DAC1 inputs */
  1553. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1554. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1555. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1556. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1557. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1558. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1559. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1560. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1561. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1562. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1563. /* DAC2/AIF2 outputs */
  1564. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1565. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1566. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1567. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1568. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1569. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1570. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1571. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1572. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1573. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1574. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1575. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1576. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1577. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1578. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1579. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1580. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1581. /* AIF3 output */
  1582. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1583. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1584. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1585. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1586. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1587. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1588. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1589. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1590. /* Sidetone */
  1591. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1592. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1593. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1594. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1595. /* Output stages */
  1596. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1597. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1598. { "SPKL", "DAC1 Switch", "DAC1L" },
  1599. { "SPKL", "DAC2 Switch", "DAC2L" },
  1600. { "SPKR", "DAC1 Switch", "DAC1R" },
  1601. { "SPKR", "DAC2 Switch", "DAC2R" },
  1602. { "Left Headphone Mux", "DAC", "DAC1L" },
  1603. { "Right Headphone Mux", "DAC", "DAC1R" },
  1604. };
  1605. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1606. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1607. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1608. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1609. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1610. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1611. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1612. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1613. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1614. };
  1615. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1616. { "DAC1L", NULL, "DAC1L Mixer" },
  1617. { "DAC1R", NULL, "DAC1R Mixer" },
  1618. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1619. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1620. };
  1621. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1622. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1623. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1624. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1625. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1626. { "MICBIAS1", NULL, "CLK_SYS" },
  1627. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1628. { "MICBIAS2", NULL, "CLK_SYS" },
  1629. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1630. };
  1631. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1632. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1633. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1634. { "MICBIAS1", NULL, "VMID" },
  1635. { "MICBIAS2", NULL, "VMID" },
  1636. };
  1637. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1638. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1639. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1640. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1641. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1642. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1643. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1644. { "AIF3DACDAT", NULL, "AIF3" },
  1645. { "AIF3ADCDAT", NULL, "AIF3" },
  1646. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1647. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1648. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1649. };
  1650. /* The size in bits of the FLL divide multiplied by 10
  1651. * to allow rounding later */
  1652. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1653. struct fll_div {
  1654. u16 outdiv;
  1655. u16 n;
  1656. u16 k;
  1657. u16 lambda;
  1658. u16 clk_ref_div;
  1659. u16 fll_fratio;
  1660. };
  1661. static int wm8994_get_fll_config(struct wm8994 *control, struct fll_div *fll,
  1662. int freq_in, int freq_out)
  1663. {
  1664. u64 Kpart;
  1665. unsigned int K, Ndiv, Nmod, gcd_fll;
  1666. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1667. /* Scale the input frequency down to <= 13.5MHz */
  1668. fll->clk_ref_div = 0;
  1669. while (freq_in > 13500000) {
  1670. fll->clk_ref_div++;
  1671. freq_in /= 2;
  1672. if (fll->clk_ref_div > 3)
  1673. return -EINVAL;
  1674. }
  1675. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1676. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1677. fll->outdiv = 3;
  1678. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1679. fll->outdiv++;
  1680. if (fll->outdiv > 63)
  1681. return -EINVAL;
  1682. }
  1683. freq_out *= fll->outdiv + 1;
  1684. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1685. if (freq_in > 1000000) {
  1686. fll->fll_fratio = 0;
  1687. } else if (freq_in > 256000) {
  1688. fll->fll_fratio = 1;
  1689. freq_in *= 2;
  1690. } else if (freq_in > 128000) {
  1691. fll->fll_fratio = 2;
  1692. freq_in *= 4;
  1693. } else if (freq_in > 64000) {
  1694. fll->fll_fratio = 3;
  1695. freq_in *= 8;
  1696. } else {
  1697. fll->fll_fratio = 4;
  1698. freq_in *= 16;
  1699. }
  1700. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1701. /* Now, calculate N.K */
  1702. Ndiv = freq_out / freq_in;
  1703. fll->n = Ndiv;
  1704. Nmod = freq_out % freq_in;
  1705. pr_debug("Nmod=%d\n", Nmod);
  1706. switch (control->type) {
  1707. case WM8994:
  1708. /* Calculate fractional part - scale up so we can round. */
  1709. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1710. do_div(Kpart, freq_in);
  1711. K = Kpart & 0xFFFFFFFF;
  1712. if ((K % 10) >= 5)
  1713. K += 5;
  1714. /* Move down to proper range now rounding is done */
  1715. fll->k = K / 10;
  1716. fll->lambda = 0;
  1717. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1718. break;
  1719. default:
  1720. gcd_fll = gcd(freq_out, freq_in);
  1721. fll->k = (freq_out - (freq_in * fll->n)) / gcd_fll;
  1722. fll->lambda = freq_in / gcd_fll;
  1723. }
  1724. return 0;
  1725. }
  1726. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1727. unsigned int freq_in, unsigned int freq_out)
  1728. {
  1729. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1730. struct wm8994 *control = wm8994->wm8994;
  1731. int reg_offset, ret;
  1732. struct fll_div fll;
  1733. u16 reg, clk1, aif_reg, aif_src;
  1734. unsigned long timeout;
  1735. bool was_enabled;
  1736. switch (id) {
  1737. case WM8994_FLL1:
  1738. reg_offset = 0;
  1739. id = 0;
  1740. aif_src = 0x10;
  1741. break;
  1742. case WM8994_FLL2:
  1743. reg_offset = 0x20;
  1744. id = 1;
  1745. aif_src = 0x18;
  1746. break;
  1747. default:
  1748. return -EINVAL;
  1749. }
  1750. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1751. was_enabled = reg & WM8994_FLL1_ENA;
  1752. switch (src) {
  1753. case 0:
  1754. /* Allow no source specification when stopping */
  1755. if (freq_out)
  1756. return -EINVAL;
  1757. src = wm8994->fll[id].src;
  1758. break;
  1759. case WM8994_FLL_SRC_MCLK1:
  1760. case WM8994_FLL_SRC_MCLK2:
  1761. case WM8994_FLL_SRC_LRCLK:
  1762. case WM8994_FLL_SRC_BCLK:
  1763. break;
  1764. case WM8994_FLL_SRC_INTERNAL:
  1765. freq_in = 12000000;
  1766. freq_out = 12000000;
  1767. break;
  1768. default:
  1769. return -EINVAL;
  1770. }
  1771. /* Are we changing anything? */
  1772. if (wm8994->fll[id].src == src &&
  1773. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1774. return 0;
  1775. /* If we're stopping the FLL redo the old config - no
  1776. * registers will actually be written but we avoid GCC flow
  1777. * analysis bugs spewing warnings.
  1778. */
  1779. if (freq_out)
  1780. ret = wm8994_get_fll_config(control, &fll, freq_in, freq_out);
  1781. else
  1782. ret = wm8994_get_fll_config(control, &fll, wm8994->fll[id].in,
  1783. wm8994->fll[id].out);
  1784. if (ret < 0)
  1785. return ret;
  1786. /* Make sure that we're not providing SYSCLK right now */
  1787. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1788. if (clk1 & WM8994_SYSCLK_SRC)
  1789. aif_reg = WM8994_AIF2_CLOCKING_1;
  1790. else
  1791. aif_reg = WM8994_AIF1_CLOCKING_1;
  1792. reg = snd_soc_read(codec, aif_reg);
  1793. if ((reg & WM8994_AIF1CLK_ENA) &&
  1794. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1795. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1796. id + 1);
  1797. return -EBUSY;
  1798. }
  1799. /* We always need to disable the FLL while reconfiguring */
  1800. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1801. WM8994_FLL1_ENA, 0);
  1802. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1803. freq_in == freq_out && freq_out) {
  1804. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1805. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1806. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1807. goto out;
  1808. }
  1809. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1810. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1811. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1812. WM8994_FLL1_OUTDIV_MASK |
  1813. WM8994_FLL1_FRATIO_MASK, reg);
  1814. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1815. WM8994_FLL1_K_MASK, fll.k);
  1816. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1817. WM8994_FLL1_N_MASK,
  1818. fll.n << WM8994_FLL1_N_SHIFT);
  1819. if (fll.lambda) {
  1820. snd_soc_update_bits(codec, WM8958_FLL1_EFS_1 + reg_offset,
  1821. WM8958_FLL1_LAMBDA_MASK,
  1822. fll.lambda);
  1823. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1824. WM8958_FLL1_EFS_ENA, WM8958_FLL1_EFS_ENA);
  1825. } else {
  1826. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1827. WM8958_FLL1_EFS_ENA, 0);
  1828. }
  1829. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1830. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1831. WM8994_FLL1_REFCLK_DIV_MASK |
  1832. WM8994_FLL1_REFCLK_SRC_MASK,
  1833. ((src == WM8994_FLL_SRC_INTERNAL)
  1834. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1835. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1836. (src - 1));
  1837. /* Clear any pending completion from a previous failure */
  1838. try_wait_for_completion(&wm8994->fll_locked[id]);
  1839. /* Enable (with fractional mode if required) */
  1840. if (freq_out) {
  1841. /* Enable VMID if we need it */
  1842. if (!was_enabled) {
  1843. active_reference(codec);
  1844. switch (control->type) {
  1845. case WM8994:
  1846. vmid_reference(codec);
  1847. break;
  1848. case WM8958:
  1849. if (control->revision < 1)
  1850. vmid_reference(codec);
  1851. break;
  1852. default:
  1853. break;
  1854. }
  1855. }
  1856. reg = WM8994_FLL1_ENA;
  1857. if (fll.k)
  1858. reg |= WM8994_FLL1_FRAC;
  1859. if (src == WM8994_FLL_SRC_INTERNAL)
  1860. reg |= WM8994_FLL1_OSC_ENA;
  1861. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1862. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1863. WM8994_FLL1_FRAC, reg);
  1864. if (wm8994->fll_locked_irq) {
  1865. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1866. msecs_to_jiffies(10));
  1867. if (timeout == 0)
  1868. dev_warn(codec->dev,
  1869. "Timed out waiting for FLL lock\n");
  1870. } else {
  1871. msleep(5);
  1872. }
  1873. } else {
  1874. if (was_enabled) {
  1875. switch (control->type) {
  1876. case WM8994:
  1877. vmid_dereference(codec);
  1878. break;
  1879. case WM8958:
  1880. if (control->revision < 1)
  1881. vmid_dereference(codec);
  1882. break;
  1883. default:
  1884. break;
  1885. }
  1886. active_dereference(codec);
  1887. }
  1888. }
  1889. out:
  1890. wm8994->fll[id].in = freq_in;
  1891. wm8994->fll[id].out = freq_out;
  1892. wm8994->fll[id].src = src;
  1893. configure_clock(codec);
  1894. /*
  1895. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1896. * for detection.
  1897. */
  1898. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1899. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1900. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1901. & WM8994_AIF1CLK_RATE_MASK;
  1902. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1903. & WM8994_AIF1CLK_RATE_MASK;
  1904. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1905. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1906. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1907. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1908. } else if (wm8994->aifdiv[0]) {
  1909. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1910. WM8994_AIF1CLK_RATE_MASK,
  1911. wm8994->aifdiv[0]);
  1912. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1913. WM8994_AIF2CLK_RATE_MASK,
  1914. wm8994->aifdiv[1]);
  1915. wm8994->aifdiv[0] = 0;
  1916. wm8994->aifdiv[1] = 0;
  1917. }
  1918. return 0;
  1919. }
  1920. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1921. {
  1922. struct completion *completion = data;
  1923. complete(completion);
  1924. return IRQ_HANDLED;
  1925. }
  1926. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1927. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1928. unsigned int freq_in, unsigned int freq_out)
  1929. {
  1930. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1931. }
  1932. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1933. int clk_id, unsigned int freq, int dir)
  1934. {
  1935. struct snd_soc_codec *codec = dai->codec;
  1936. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1937. int i;
  1938. switch (dai->id) {
  1939. case 1:
  1940. case 2:
  1941. break;
  1942. default:
  1943. /* AIF3 shares clocking with AIF1/2 */
  1944. return -EINVAL;
  1945. }
  1946. switch (clk_id) {
  1947. case WM8994_SYSCLK_MCLK1:
  1948. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1949. wm8994->mclk[0] = freq;
  1950. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1951. dai->id, freq);
  1952. break;
  1953. case WM8994_SYSCLK_MCLK2:
  1954. /* TODO: Set GPIO AF */
  1955. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1956. wm8994->mclk[1] = freq;
  1957. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1958. dai->id, freq);
  1959. break;
  1960. case WM8994_SYSCLK_FLL1:
  1961. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1962. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1963. break;
  1964. case WM8994_SYSCLK_FLL2:
  1965. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1966. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1967. break;
  1968. case WM8994_SYSCLK_OPCLK:
  1969. /* Special case - a division (times 10) is given and
  1970. * no effect on main clocking.
  1971. */
  1972. if (freq) {
  1973. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1974. if (opclk_divs[i] == freq)
  1975. break;
  1976. if (i == ARRAY_SIZE(opclk_divs))
  1977. return -EINVAL;
  1978. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1979. WM8994_OPCLK_DIV_MASK, i);
  1980. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1981. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1982. } else {
  1983. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1984. WM8994_OPCLK_ENA, 0);
  1985. }
  1986. default:
  1987. return -EINVAL;
  1988. }
  1989. configure_clock(codec);
  1990. /*
  1991. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1992. * for detection.
  1993. */
  1994. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1995. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1996. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1997. & WM8994_AIF1CLK_RATE_MASK;
  1998. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1999. & WM8994_AIF1CLK_RATE_MASK;
  2000. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2001. WM8994_AIF1CLK_RATE_MASK, 0x1);
  2002. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2003. WM8994_AIF2CLK_RATE_MASK, 0x1);
  2004. } else if (wm8994->aifdiv[0]) {
  2005. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2006. WM8994_AIF1CLK_RATE_MASK,
  2007. wm8994->aifdiv[0]);
  2008. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2009. WM8994_AIF2CLK_RATE_MASK,
  2010. wm8994->aifdiv[1]);
  2011. wm8994->aifdiv[0] = 0;
  2012. wm8994->aifdiv[1] = 0;
  2013. }
  2014. return 0;
  2015. }
  2016. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  2017. enum snd_soc_bias_level level)
  2018. {
  2019. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2020. struct wm8994 *control = wm8994->wm8994;
  2021. wm_hubs_set_bias_level(codec, level);
  2022. switch (level) {
  2023. case SND_SOC_BIAS_ON:
  2024. break;
  2025. case SND_SOC_BIAS_PREPARE:
  2026. /* MICBIAS into regulating mode */
  2027. switch (control->type) {
  2028. case WM8958:
  2029. case WM1811:
  2030. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2031. WM8958_MICB1_MODE, 0);
  2032. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2033. WM8958_MICB2_MODE, 0);
  2034. break;
  2035. default:
  2036. break;
  2037. }
  2038. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2039. active_reference(codec);
  2040. break;
  2041. case SND_SOC_BIAS_STANDBY:
  2042. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  2043. switch (control->type) {
  2044. case WM8958:
  2045. if (control->revision == 0) {
  2046. /* Optimise performance for rev A */
  2047. snd_soc_update_bits(codec,
  2048. WM8958_CHARGE_PUMP_2,
  2049. WM8958_CP_DISCH,
  2050. WM8958_CP_DISCH);
  2051. }
  2052. break;
  2053. default:
  2054. break;
  2055. }
  2056. /* Discharge LINEOUT1 & 2 */
  2057. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  2058. WM8994_LINEOUT1_DISCH |
  2059. WM8994_LINEOUT2_DISCH,
  2060. WM8994_LINEOUT1_DISCH |
  2061. WM8994_LINEOUT2_DISCH);
  2062. }
  2063. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2064. active_dereference(codec);
  2065. /* MICBIAS into bypass mode on newer devices */
  2066. switch (control->type) {
  2067. case WM8958:
  2068. case WM1811:
  2069. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2070. WM8958_MICB1_MODE,
  2071. WM8958_MICB1_MODE);
  2072. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2073. WM8958_MICB2_MODE,
  2074. WM8958_MICB2_MODE);
  2075. break;
  2076. default:
  2077. break;
  2078. }
  2079. break;
  2080. case SND_SOC_BIAS_OFF:
  2081. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2082. wm8994->cur_fw = NULL;
  2083. break;
  2084. }
  2085. codec->dapm.bias_level = level;
  2086. return 0;
  2087. }
  2088. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2089. {
  2090. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2091. switch (mode) {
  2092. case WM8994_VMID_NORMAL:
  2093. if (wm8994->hubs.lineout1_se) {
  2094. snd_soc_dapm_disable_pin(&codec->dapm,
  2095. "LINEOUT1N Driver");
  2096. snd_soc_dapm_disable_pin(&codec->dapm,
  2097. "LINEOUT1P Driver");
  2098. }
  2099. if (wm8994->hubs.lineout2_se) {
  2100. snd_soc_dapm_disable_pin(&codec->dapm,
  2101. "LINEOUT2N Driver");
  2102. snd_soc_dapm_disable_pin(&codec->dapm,
  2103. "LINEOUT2P Driver");
  2104. }
  2105. /* Do the sync with the old mode to allow it to clean up */
  2106. snd_soc_dapm_sync(&codec->dapm);
  2107. wm8994->vmid_mode = mode;
  2108. break;
  2109. case WM8994_VMID_FORCE:
  2110. if (wm8994->hubs.lineout1_se) {
  2111. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2112. "LINEOUT1N Driver");
  2113. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2114. "LINEOUT1P Driver");
  2115. }
  2116. if (wm8994->hubs.lineout2_se) {
  2117. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2118. "LINEOUT2N Driver");
  2119. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2120. "LINEOUT2P Driver");
  2121. }
  2122. wm8994->vmid_mode = mode;
  2123. snd_soc_dapm_sync(&codec->dapm);
  2124. break;
  2125. default:
  2126. return -EINVAL;
  2127. }
  2128. return 0;
  2129. }
  2130. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2131. {
  2132. struct snd_soc_codec *codec = dai->codec;
  2133. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2134. struct wm8994 *control = wm8994->wm8994;
  2135. int ms_reg;
  2136. int aif1_reg;
  2137. int dac_reg;
  2138. int adc_reg;
  2139. int ms = 0;
  2140. int aif1 = 0;
  2141. int lrclk = 0;
  2142. switch (dai->id) {
  2143. case 1:
  2144. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2145. aif1_reg = WM8994_AIF1_CONTROL_1;
  2146. dac_reg = WM8994_AIF1DAC_LRCLK;
  2147. adc_reg = WM8994_AIF1ADC_LRCLK;
  2148. break;
  2149. case 2:
  2150. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2151. aif1_reg = WM8994_AIF2_CONTROL_1;
  2152. dac_reg = WM8994_AIF1DAC_LRCLK;
  2153. adc_reg = WM8994_AIF1ADC_LRCLK;
  2154. break;
  2155. default:
  2156. return -EINVAL;
  2157. }
  2158. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2159. case SND_SOC_DAIFMT_CBS_CFS:
  2160. break;
  2161. case SND_SOC_DAIFMT_CBM_CFM:
  2162. ms = WM8994_AIF1_MSTR;
  2163. break;
  2164. default:
  2165. return -EINVAL;
  2166. }
  2167. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2168. case SND_SOC_DAIFMT_DSP_B:
  2169. aif1 |= WM8994_AIF1_LRCLK_INV;
  2170. lrclk |= WM8958_AIF1_LRCLK_INV;
  2171. case SND_SOC_DAIFMT_DSP_A:
  2172. aif1 |= 0x18;
  2173. break;
  2174. case SND_SOC_DAIFMT_I2S:
  2175. aif1 |= 0x10;
  2176. break;
  2177. case SND_SOC_DAIFMT_RIGHT_J:
  2178. break;
  2179. case SND_SOC_DAIFMT_LEFT_J:
  2180. aif1 |= 0x8;
  2181. break;
  2182. default:
  2183. return -EINVAL;
  2184. }
  2185. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2186. case SND_SOC_DAIFMT_DSP_A:
  2187. case SND_SOC_DAIFMT_DSP_B:
  2188. /* frame inversion not valid for DSP modes */
  2189. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2190. case SND_SOC_DAIFMT_NB_NF:
  2191. break;
  2192. case SND_SOC_DAIFMT_IB_NF:
  2193. aif1 |= WM8994_AIF1_BCLK_INV;
  2194. break;
  2195. default:
  2196. return -EINVAL;
  2197. }
  2198. break;
  2199. case SND_SOC_DAIFMT_I2S:
  2200. case SND_SOC_DAIFMT_RIGHT_J:
  2201. case SND_SOC_DAIFMT_LEFT_J:
  2202. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2203. case SND_SOC_DAIFMT_NB_NF:
  2204. break;
  2205. case SND_SOC_DAIFMT_IB_IF:
  2206. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2207. lrclk |= WM8958_AIF1_LRCLK_INV;
  2208. break;
  2209. case SND_SOC_DAIFMT_IB_NF:
  2210. aif1 |= WM8994_AIF1_BCLK_INV;
  2211. break;
  2212. case SND_SOC_DAIFMT_NB_IF:
  2213. aif1 |= WM8994_AIF1_LRCLK_INV;
  2214. lrclk |= WM8958_AIF1_LRCLK_INV;
  2215. break;
  2216. default:
  2217. return -EINVAL;
  2218. }
  2219. break;
  2220. default:
  2221. return -EINVAL;
  2222. }
  2223. /* The AIF2 format configuration needs to be mirrored to AIF3
  2224. * on WM8958 if it's in use so just do it all the time. */
  2225. switch (control->type) {
  2226. case WM1811:
  2227. case WM8958:
  2228. if (dai->id == 2)
  2229. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2230. WM8994_AIF1_LRCLK_INV |
  2231. WM8958_AIF3_FMT_MASK, aif1);
  2232. break;
  2233. default:
  2234. break;
  2235. }
  2236. snd_soc_update_bits(codec, aif1_reg,
  2237. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2238. WM8994_AIF1_FMT_MASK,
  2239. aif1);
  2240. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2241. ms);
  2242. snd_soc_update_bits(codec, dac_reg,
  2243. WM8958_AIF1_LRCLK_INV, lrclk);
  2244. snd_soc_update_bits(codec, adc_reg,
  2245. WM8958_AIF1_LRCLK_INV, lrclk);
  2246. return 0;
  2247. }
  2248. static struct {
  2249. int val, rate;
  2250. } srs[] = {
  2251. { 0, 8000 },
  2252. { 1, 11025 },
  2253. { 2, 12000 },
  2254. { 3, 16000 },
  2255. { 4, 22050 },
  2256. { 5, 24000 },
  2257. { 6, 32000 },
  2258. { 7, 44100 },
  2259. { 8, 48000 },
  2260. { 9, 88200 },
  2261. { 10, 96000 },
  2262. };
  2263. static int fs_ratios[] = {
  2264. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2265. };
  2266. static int bclk_divs[] = {
  2267. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2268. 640, 880, 960, 1280, 1760, 1920
  2269. };
  2270. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2271. struct snd_pcm_hw_params *params,
  2272. struct snd_soc_dai *dai)
  2273. {
  2274. struct snd_soc_codec *codec = dai->codec;
  2275. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2276. struct wm8994 *control = wm8994->wm8994;
  2277. struct wm8994_pdata *pdata = &control->pdata;
  2278. int aif1_reg;
  2279. int aif2_reg;
  2280. int bclk_reg;
  2281. int lrclk_reg;
  2282. int rate_reg;
  2283. int aif1 = 0;
  2284. int aif2 = 0;
  2285. int bclk = 0;
  2286. int lrclk = 0;
  2287. int rate_val = 0;
  2288. int id = dai->id - 1;
  2289. int i, cur_val, best_val, bclk_rate, best;
  2290. switch (dai->id) {
  2291. case 1:
  2292. aif1_reg = WM8994_AIF1_CONTROL_1;
  2293. aif2_reg = WM8994_AIF1_CONTROL_2;
  2294. bclk_reg = WM8994_AIF1_BCLK;
  2295. rate_reg = WM8994_AIF1_RATE;
  2296. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2297. wm8994->lrclk_shared[0]) {
  2298. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2299. } else {
  2300. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2301. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2302. }
  2303. break;
  2304. case 2:
  2305. aif1_reg = WM8994_AIF2_CONTROL_1;
  2306. aif2_reg = WM8994_AIF2_CONTROL_2;
  2307. bclk_reg = WM8994_AIF2_BCLK;
  2308. rate_reg = WM8994_AIF2_RATE;
  2309. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2310. wm8994->lrclk_shared[1]) {
  2311. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2312. } else {
  2313. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2314. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2315. }
  2316. break;
  2317. default:
  2318. return -EINVAL;
  2319. }
  2320. bclk_rate = params_rate(params);
  2321. switch (params_format(params)) {
  2322. case SNDRV_PCM_FORMAT_S16_LE:
  2323. bclk_rate *= 16;
  2324. break;
  2325. case SNDRV_PCM_FORMAT_S20_3LE:
  2326. bclk_rate *= 20;
  2327. aif1 |= 0x20;
  2328. break;
  2329. case SNDRV_PCM_FORMAT_S24_LE:
  2330. bclk_rate *= 24;
  2331. aif1 |= 0x40;
  2332. break;
  2333. case SNDRV_PCM_FORMAT_S32_LE:
  2334. bclk_rate *= 32;
  2335. aif1 |= 0x60;
  2336. break;
  2337. default:
  2338. return -EINVAL;
  2339. }
  2340. wm8994->channels[id] = params_channels(params);
  2341. if (pdata->max_channels_clocked[id] &&
  2342. wm8994->channels[id] > pdata->max_channels_clocked[id]) {
  2343. dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
  2344. pdata->max_channels_clocked[id], wm8994->channels[id]);
  2345. wm8994->channels[id] = pdata->max_channels_clocked[id];
  2346. }
  2347. switch (wm8994->channels[id]) {
  2348. case 1:
  2349. case 2:
  2350. bclk_rate *= 2;
  2351. break;
  2352. default:
  2353. bclk_rate *= 4;
  2354. break;
  2355. }
  2356. /* Try to find an appropriate sample rate; look for an exact match. */
  2357. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2358. if (srs[i].rate == params_rate(params))
  2359. break;
  2360. if (i == ARRAY_SIZE(srs))
  2361. return -EINVAL;
  2362. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2363. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2364. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2365. dai->id, wm8994->aifclk[id], bclk_rate);
  2366. if (wm8994->channels[id] == 1 &&
  2367. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2368. aif2 |= WM8994_AIF1_MONO;
  2369. if (wm8994->aifclk[id] == 0) {
  2370. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2371. return -EINVAL;
  2372. }
  2373. /* AIFCLK/fs ratio; look for a close match in either direction */
  2374. best = 0;
  2375. best_val = abs((fs_ratios[0] * params_rate(params))
  2376. - wm8994->aifclk[id]);
  2377. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2378. cur_val = abs((fs_ratios[i] * params_rate(params))
  2379. - wm8994->aifclk[id]);
  2380. if (cur_val >= best_val)
  2381. continue;
  2382. best = i;
  2383. best_val = cur_val;
  2384. }
  2385. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2386. dai->id, fs_ratios[best]);
  2387. rate_val |= best;
  2388. /* We may not get quite the right frequency if using
  2389. * approximate clocks so look for the closest match that is
  2390. * higher than the target (we need to ensure that there enough
  2391. * BCLKs to clock out the samples).
  2392. */
  2393. best = 0;
  2394. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2395. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2396. if (cur_val < 0) /* BCLK table is sorted */
  2397. break;
  2398. best = i;
  2399. }
  2400. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2401. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2402. bclk_divs[best], bclk_rate);
  2403. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2404. lrclk = bclk_rate / params_rate(params);
  2405. if (!lrclk) {
  2406. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2407. bclk_rate);
  2408. return -EINVAL;
  2409. }
  2410. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2411. lrclk, bclk_rate / lrclk);
  2412. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2413. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2414. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2415. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2416. lrclk);
  2417. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2418. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2419. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2420. switch (dai->id) {
  2421. case 1:
  2422. wm8994->dac_rates[0] = params_rate(params);
  2423. wm8994_set_retune_mobile(codec, 0);
  2424. wm8994_set_retune_mobile(codec, 1);
  2425. break;
  2426. case 2:
  2427. wm8994->dac_rates[1] = params_rate(params);
  2428. wm8994_set_retune_mobile(codec, 2);
  2429. break;
  2430. }
  2431. }
  2432. return 0;
  2433. }
  2434. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2435. struct snd_pcm_hw_params *params,
  2436. struct snd_soc_dai *dai)
  2437. {
  2438. struct snd_soc_codec *codec = dai->codec;
  2439. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2440. struct wm8994 *control = wm8994->wm8994;
  2441. int aif1_reg;
  2442. int aif1 = 0;
  2443. switch (dai->id) {
  2444. case 3:
  2445. switch (control->type) {
  2446. case WM1811:
  2447. case WM8958:
  2448. aif1_reg = WM8958_AIF3_CONTROL_1;
  2449. break;
  2450. default:
  2451. return 0;
  2452. }
  2453. break;
  2454. default:
  2455. return 0;
  2456. }
  2457. switch (params_format(params)) {
  2458. case SNDRV_PCM_FORMAT_S16_LE:
  2459. break;
  2460. case SNDRV_PCM_FORMAT_S20_3LE:
  2461. aif1 |= 0x20;
  2462. break;
  2463. case SNDRV_PCM_FORMAT_S24_LE:
  2464. aif1 |= 0x40;
  2465. break;
  2466. case SNDRV_PCM_FORMAT_S32_LE:
  2467. aif1 |= 0x60;
  2468. break;
  2469. default:
  2470. return -EINVAL;
  2471. }
  2472. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2473. }
  2474. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2475. {
  2476. struct snd_soc_codec *codec = codec_dai->codec;
  2477. int mute_reg;
  2478. int reg;
  2479. switch (codec_dai->id) {
  2480. case 1:
  2481. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2482. break;
  2483. case 2:
  2484. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2485. break;
  2486. default:
  2487. return -EINVAL;
  2488. }
  2489. if (mute)
  2490. reg = WM8994_AIF1DAC1_MUTE;
  2491. else
  2492. reg = 0;
  2493. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2494. return 0;
  2495. }
  2496. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2497. {
  2498. struct snd_soc_codec *codec = codec_dai->codec;
  2499. int reg, val, mask;
  2500. switch (codec_dai->id) {
  2501. case 1:
  2502. reg = WM8994_AIF1_MASTER_SLAVE;
  2503. mask = WM8994_AIF1_TRI;
  2504. break;
  2505. case 2:
  2506. reg = WM8994_AIF2_MASTER_SLAVE;
  2507. mask = WM8994_AIF2_TRI;
  2508. break;
  2509. default:
  2510. return -EINVAL;
  2511. }
  2512. if (tristate)
  2513. val = mask;
  2514. else
  2515. val = 0;
  2516. return snd_soc_update_bits(codec, reg, mask, val);
  2517. }
  2518. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2519. {
  2520. struct snd_soc_codec *codec = dai->codec;
  2521. /* Disable the pulls on the AIF if we're using it to save power. */
  2522. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2523. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2524. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2525. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2526. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2527. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2528. return 0;
  2529. }
  2530. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2531. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2532. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2533. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2534. .set_sysclk = wm8994_set_dai_sysclk,
  2535. .set_fmt = wm8994_set_dai_fmt,
  2536. .hw_params = wm8994_hw_params,
  2537. .digital_mute = wm8994_aif_mute,
  2538. .set_pll = wm8994_set_fll,
  2539. .set_tristate = wm8994_set_tristate,
  2540. };
  2541. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2542. .set_sysclk = wm8994_set_dai_sysclk,
  2543. .set_fmt = wm8994_set_dai_fmt,
  2544. .hw_params = wm8994_hw_params,
  2545. .digital_mute = wm8994_aif_mute,
  2546. .set_pll = wm8994_set_fll,
  2547. .set_tristate = wm8994_set_tristate,
  2548. };
  2549. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2550. .hw_params = wm8994_aif3_hw_params,
  2551. };
  2552. static struct snd_soc_dai_driver wm8994_dai[] = {
  2553. {
  2554. .name = "wm8994-aif1",
  2555. .id = 1,
  2556. .playback = {
  2557. .stream_name = "AIF1 Playback",
  2558. .channels_min = 1,
  2559. .channels_max = 2,
  2560. .rates = WM8994_RATES,
  2561. .formats = WM8994_FORMATS,
  2562. .sig_bits = 24,
  2563. },
  2564. .capture = {
  2565. .stream_name = "AIF1 Capture",
  2566. .channels_min = 1,
  2567. .channels_max = 2,
  2568. .rates = WM8994_RATES,
  2569. .formats = WM8994_FORMATS,
  2570. .sig_bits = 24,
  2571. },
  2572. .ops = &wm8994_aif1_dai_ops,
  2573. },
  2574. {
  2575. .name = "wm8994-aif2",
  2576. .id = 2,
  2577. .playback = {
  2578. .stream_name = "AIF2 Playback",
  2579. .channels_min = 1,
  2580. .channels_max = 2,
  2581. .rates = WM8994_RATES,
  2582. .formats = WM8994_FORMATS,
  2583. .sig_bits = 24,
  2584. },
  2585. .capture = {
  2586. .stream_name = "AIF2 Capture",
  2587. .channels_min = 1,
  2588. .channels_max = 2,
  2589. .rates = WM8994_RATES,
  2590. .formats = WM8994_FORMATS,
  2591. .sig_bits = 24,
  2592. },
  2593. .probe = wm8994_aif2_probe,
  2594. .ops = &wm8994_aif2_dai_ops,
  2595. },
  2596. {
  2597. .name = "wm8994-aif3",
  2598. .id = 3,
  2599. .playback = {
  2600. .stream_name = "AIF3 Playback",
  2601. .channels_min = 1,
  2602. .channels_max = 2,
  2603. .rates = WM8994_RATES,
  2604. .formats = WM8994_FORMATS,
  2605. .sig_bits = 24,
  2606. },
  2607. .capture = {
  2608. .stream_name = "AIF3 Capture",
  2609. .channels_min = 1,
  2610. .channels_max = 2,
  2611. .rates = WM8994_RATES,
  2612. .formats = WM8994_FORMATS,
  2613. .sig_bits = 24,
  2614. },
  2615. .ops = &wm8994_aif3_dai_ops,
  2616. }
  2617. };
  2618. #ifdef CONFIG_PM
  2619. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2620. {
  2621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2622. int i, ret;
  2623. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2624. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2625. sizeof(struct wm8994_fll_config));
  2626. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2627. if (ret < 0)
  2628. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2629. i + 1, ret);
  2630. }
  2631. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2632. return 0;
  2633. }
  2634. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2635. {
  2636. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2637. struct wm8994 *control = wm8994->wm8994;
  2638. int i, ret;
  2639. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2640. if (!wm8994->fll_suspend[i].out)
  2641. continue;
  2642. ret = _wm8994_set_fll(codec, i + 1,
  2643. wm8994->fll_suspend[i].src,
  2644. wm8994->fll_suspend[i].in,
  2645. wm8994->fll_suspend[i].out);
  2646. if (ret < 0)
  2647. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2648. i + 1, ret);
  2649. }
  2650. return 0;
  2651. }
  2652. #else
  2653. #define wm8994_codec_suspend NULL
  2654. #define wm8994_codec_resume NULL
  2655. #endif
  2656. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2657. {
  2658. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2659. struct wm8994 *control = wm8994->wm8994;
  2660. struct wm8994_pdata *pdata = &control->pdata;
  2661. struct snd_kcontrol_new controls[] = {
  2662. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2663. wm8994->retune_mobile_enum,
  2664. wm8994_get_retune_mobile_enum,
  2665. wm8994_put_retune_mobile_enum),
  2666. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2667. wm8994->retune_mobile_enum,
  2668. wm8994_get_retune_mobile_enum,
  2669. wm8994_put_retune_mobile_enum),
  2670. SOC_ENUM_EXT("AIF2 EQ Mode",
  2671. wm8994->retune_mobile_enum,
  2672. wm8994_get_retune_mobile_enum,
  2673. wm8994_put_retune_mobile_enum),
  2674. };
  2675. int ret, i, j;
  2676. const char **t;
  2677. /* We need an array of texts for the enum API but the number
  2678. * of texts is likely to be less than the number of
  2679. * configurations due to the sample rate dependency of the
  2680. * configurations. */
  2681. wm8994->num_retune_mobile_texts = 0;
  2682. wm8994->retune_mobile_texts = NULL;
  2683. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2684. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2685. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2686. wm8994->retune_mobile_texts[j]) == 0)
  2687. break;
  2688. }
  2689. if (j != wm8994->num_retune_mobile_texts)
  2690. continue;
  2691. /* Expand the array... */
  2692. t = krealloc(wm8994->retune_mobile_texts,
  2693. sizeof(char *) *
  2694. (wm8994->num_retune_mobile_texts + 1),
  2695. GFP_KERNEL);
  2696. if (t == NULL)
  2697. continue;
  2698. /* ...store the new entry... */
  2699. t[wm8994->num_retune_mobile_texts] =
  2700. pdata->retune_mobile_cfgs[i].name;
  2701. /* ...and remember the new version. */
  2702. wm8994->num_retune_mobile_texts++;
  2703. wm8994->retune_mobile_texts = t;
  2704. }
  2705. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2706. wm8994->num_retune_mobile_texts);
  2707. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2708. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2709. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2710. ARRAY_SIZE(controls));
  2711. if (ret != 0)
  2712. dev_err(wm8994->hubs.codec->dev,
  2713. "Failed to add ReTune Mobile controls: %d\n", ret);
  2714. }
  2715. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2716. {
  2717. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2718. struct wm8994 *control = wm8994->wm8994;
  2719. struct wm8994_pdata *pdata = &control->pdata;
  2720. int ret, i;
  2721. if (!pdata)
  2722. return;
  2723. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2724. pdata->lineout2_diff,
  2725. pdata->lineout1fb,
  2726. pdata->lineout2fb,
  2727. pdata->jd_scthr,
  2728. pdata->jd_thr,
  2729. pdata->micb1_delay,
  2730. pdata->micb2_delay,
  2731. pdata->micbias1_lvl,
  2732. pdata->micbias2_lvl);
  2733. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2734. if (pdata->num_drc_cfgs) {
  2735. struct snd_kcontrol_new controls[] = {
  2736. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2737. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2738. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2739. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2740. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2741. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2742. };
  2743. /* We need an array of texts for the enum API */
  2744. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2745. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2746. if (!wm8994->drc_texts) {
  2747. dev_err(wm8994->hubs.codec->dev,
  2748. "Failed to allocate %d DRC config texts\n",
  2749. pdata->num_drc_cfgs);
  2750. return;
  2751. }
  2752. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2753. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2754. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2755. wm8994->drc_enum.texts = wm8994->drc_texts;
  2756. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2757. ARRAY_SIZE(controls));
  2758. for (i = 0; i < WM8994_NUM_DRC; i++)
  2759. wm8994_set_drc(codec, i);
  2760. } else {
  2761. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2762. wm8994_drc_controls,
  2763. ARRAY_SIZE(wm8994_drc_controls));
  2764. }
  2765. if (ret != 0)
  2766. dev_err(wm8994->hubs.codec->dev,
  2767. "Failed to add DRC mode controls: %d\n", ret);
  2768. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2769. pdata->num_retune_mobile_cfgs);
  2770. if (pdata->num_retune_mobile_cfgs)
  2771. wm8994_handle_retune_mobile_pdata(wm8994);
  2772. else
  2773. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2774. ARRAY_SIZE(wm8994_eq_controls));
  2775. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2776. if (pdata->micbias[i]) {
  2777. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2778. pdata->micbias[i] & 0xffff);
  2779. }
  2780. }
  2781. }
  2782. /**
  2783. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2784. *
  2785. * @codec: WM8994 codec
  2786. * @jack: jack to report detection events on
  2787. * @micbias: microphone bias to detect on
  2788. *
  2789. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2790. * being used to bring out signals to the processor then only platform
  2791. * data configuration is needed for WM8994 and processor GPIOs should
  2792. * be configured using snd_soc_jack_add_gpios() instead.
  2793. *
  2794. * Configuration of detection levels is available via the micbias1_lvl
  2795. * and micbias2_lvl platform data members.
  2796. */
  2797. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2798. int micbias)
  2799. {
  2800. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2801. struct wm8994_micdet *micdet;
  2802. struct wm8994 *control = wm8994->wm8994;
  2803. int reg, ret;
  2804. if (control->type != WM8994) {
  2805. dev_warn(codec->dev, "Not a WM8994\n");
  2806. return -EINVAL;
  2807. }
  2808. switch (micbias) {
  2809. case 1:
  2810. micdet = &wm8994->micdet[0];
  2811. if (jack)
  2812. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2813. "MICBIAS1");
  2814. else
  2815. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2816. "MICBIAS1");
  2817. break;
  2818. case 2:
  2819. micdet = &wm8994->micdet[1];
  2820. if (jack)
  2821. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2822. "MICBIAS1");
  2823. else
  2824. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2825. "MICBIAS1");
  2826. break;
  2827. default:
  2828. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2829. return -EINVAL;
  2830. }
  2831. if (ret != 0)
  2832. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2833. micbias, ret);
  2834. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2835. micbias, jack);
  2836. /* Store the configuration */
  2837. micdet->jack = jack;
  2838. micdet->detecting = true;
  2839. /* If either of the jacks is set up then enable detection */
  2840. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2841. reg = WM8994_MICD_ENA;
  2842. else
  2843. reg = 0;
  2844. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2845. /* enable MICDET and MICSHRT deboune */
  2846. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2847. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2848. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2849. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2850. snd_soc_dapm_sync(&codec->dapm);
  2851. return 0;
  2852. }
  2853. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2854. static void wm8994_mic_work(struct work_struct *work)
  2855. {
  2856. struct wm8994_priv *priv = container_of(work,
  2857. struct wm8994_priv,
  2858. mic_work.work);
  2859. struct regmap *regmap = priv->wm8994->regmap;
  2860. struct device *dev = priv->wm8994->dev;
  2861. unsigned int reg;
  2862. int ret;
  2863. int report;
  2864. pm_runtime_get_sync(dev);
  2865. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2866. if (ret < 0) {
  2867. dev_err(dev, "Failed to read microphone status: %d\n",
  2868. ret);
  2869. pm_runtime_put(dev);
  2870. return;
  2871. }
  2872. dev_dbg(dev, "Microphone status: %x\n", reg);
  2873. report = 0;
  2874. if (reg & WM8994_MIC1_DET_STS) {
  2875. if (priv->micdet[0].detecting)
  2876. report = SND_JACK_HEADSET;
  2877. }
  2878. if (reg & WM8994_MIC1_SHRT_STS) {
  2879. if (priv->micdet[0].detecting)
  2880. report = SND_JACK_HEADPHONE;
  2881. else
  2882. report |= SND_JACK_BTN_0;
  2883. }
  2884. if (report)
  2885. priv->micdet[0].detecting = false;
  2886. else
  2887. priv->micdet[0].detecting = true;
  2888. snd_soc_jack_report(priv->micdet[0].jack, report,
  2889. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2890. report = 0;
  2891. if (reg & WM8994_MIC2_DET_STS) {
  2892. if (priv->micdet[1].detecting)
  2893. report = SND_JACK_HEADSET;
  2894. }
  2895. if (reg & WM8994_MIC2_SHRT_STS) {
  2896. if (priv->micdet[1].detecting)
  2897. report = SND_JACK_HEADPHONE;
  2898. else
  2899. report |= SND_JACK_BTN_0;
  2900. }
  2901. if (report)
  2902. priv->micdet[1].detecting = false;
  2903. else
  2904. priv->micdet[1].detecting = true;
  2905. snd_soc_jack_report(priv->micdet[1].jack, report,
  2906. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2907. pm_runtime_put(dev);
  2908. }
  2909. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2910. {
  2911. struct wm8994_priv *priv = data;
  2912. struct snd_soc_codec *codec = priv->hubs.codec;
  2913. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2914. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2915. #endif
  2916. pm_wakeup_event(codec->dev, 300);
  2917. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2918. return IRQ_HANDLED;
  2919. }
  2920. static void wm1811_micd_stop(struct snd_soc_codec *codec)
  2921. {
  2922. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2923. if (!wm8994->jackdet)
  2924. return;
  2925. mutex_lock(&wm8994->accdet_lock);
  2926. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
  2927. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2928. mutex_unlock(&wm8994->accdet_lock);
  2929. if (wm8994->wm8994->pdata.jd_ext_cap)
  2930. snd_soc_dapm_disable_pin(&codec->dapm,
  2931. "MICBIAS2");
  2932. }
  2933. static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
  2934. {
  2935. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2936. int report;
  2937. report = 0;
  2938. if (status & 0x4)
  2939. report |= SND_JACK_BTN_0;
  2940. if (status & 0x8)
  2941. report |= SND_JACK_BTN_1;
  2942. if (status & 0x10)
  2943. report |= SND_JACK_BTN_2;
  2944. if (status & 0x20)
  2945. report |= SND_JACK_BTN_3;
  2946. if (status & 0x40)
  2947. report |= SND_JACK_BTN_4;
  2948. if (status & 0x80)
  2949. report |= SND_JACK_BTN_5;
  2950. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2951. wm8994->btn_mask);
  2952. }
  2953. static void wm8958_open_circuit_work(struct work_struct *work)
  2954. {
  2955. struct wm8994_priv *wm8994 = container_of(work,
  2956. struct wm8994_priv,
  2957. open_circuit_work.work);
  2958. struct device *dev = wm8994->wm8994->dev;
  2959. wm1811_micd_stop(wm8994->hubs.codec);
  2960. mutex_lock(&wm8994->accdet_lock);
  2961. dev_dbg(dev, "Reporting open circuit\n");
  2962. wm8994->jack_mic = false;
  2963. wm8994->mic_detecting = true;
  2964. wm8958_micd_set_rate(wm8994->hubs.codec);
  2965. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2966. wm8994->btn_mask |
  2967. SND_JACK_HEADSET);
  2968. mutex_unlock(&wm8994->accdet_lock);
  2969. }
  2970. static void wm8958_mic_id(void *data, u16 status)
  2971. {
  2972. struct snd_soc_codec *codec = data;
  2973. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2974. /* Either nothing present or just starting detection */
  2975. if (!(status & WM8958_MICD_STS)) {
  2976. /* If nothing present then clear our statuses */
  2977. dev_dbg(codec->dev, "Detected open circuit\n");
  2978. schedule_delayed_work(&wm8994->open_circuit_work,
  2979. msecs_to_jiffies(2500));
  2980. return;
  2981. }
  2982. /* If the measurement is showing a high impedence we've got a
  2983. * microphone.
  2984. */
  2985. if (status & 0x600) {
  2986. dev_dbg(codec->dev, "Detected microphone\n");
  2987. wm8994->mic_detecting = false;
  2988. wm8994->jack_mic = true;
  2989. wm8958_micd_set_rate(codec);
  2990. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2991. SND_JACK_HEADSET);
  2992. }
  2993. if (status & 0xfc) {
  2994. dev_dbg(codec->dev, "Detected headphone\n");
  2995. wm8994->mic_detecting = false;
  2996. wm8958_micd_set_rate(codec);
  2997. /* If we have jackdet that will detect removal */
  2998. wm1811_micd_stop(codec);
  2999. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  3000. SND_JACK_HEADSET);
  3001. }
  3002. }
  3003. /* Deferred mic detection to allow for extra settling time */
  3004. static void wm1811_mic_work(struct work_struct *work)
  3005. {
  3006. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  3007. mic_work.work);
  3008. struct wm8994 *control = wm8994->wm8994;
  3009. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3010. pm_runtime_get_sync(codec->dev);
  3011. /* If required for an external cap force MICBIAS on */
  3012. if (control->pdata.jd_ext_cap) {
  3013. snd_soc_dapm_force_enable_pin(&codec->dapm,
  3014. "MICBIAS2");
  3015. snd_soc_dapm_sync(&codec->dapm);
  3016. }
  3017. mutex_lock(&wm8994->accdet_lock);
  3018. dev_dbg(codec->dev, "Starting mic detection\n");
  3019. /* Use a user-supplied callback if we have one */
  3020. if (wm8994->micd_cb) {
  3021. wm8994->micd_cb(wm8994->micd_cb_data);
  3022. } else {
  3023. /*
  3024. * Start off measument of microphone impedence to find out
  3025. * what's actually there.
  3026. */
  3027. wm8994->mic_detecting = true;
  3028. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  3029. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3030. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3031. }
  3032. mutex_unlock(&wm8994->accdet_lock);
  3033. pm_runtime_put(codec->dev);
  3034. }
  3035. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  3036. {
  3037. struct wm8994_priv *wm8994 = data;
  3038. struct wm8994 *control = wm8994->wm8994;
  3039. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3040. int reg, delay;
  3041. bool present;
  3042. pm_runtime_get_sync(codec->dev);
  3043. mutex_lock(&wm8994->accdet_lock);
  3044. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3045. if (reg < 0) {
  3046. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  3047. mutex_unlock(&wm8994->accdet_lock);
  3048. pm_runtime_put(codec->dev);
  3049. return IRQ_NONE;
  3050. }
  3051. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  3052. present = reg & WM1811_JACKDET_LVL;
  3053. if (present) {
  3054. dev_dbg(codec->dev, "Jack detected\n");
  3055. wm8958_micd_set_rate(codec);
  3056. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3057. WM8958_MICB2_DISCH, 0);
  3058. /* Disable debounce while inserted */
  3059. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3060. WM1811_JACKDET_DB, 0);
  3061. delay = control->pdata.micdet_delay;
  3062. schedule_delayed_work(&wm8994->mic_work,
  3063. msecs_to_jiffies(delay));
  3064. } else {
  3065. dev_dbg(codec->dev, "Jack not detected\n");
  3066. cancel_delayed_work_sync(&wm8994->mic_work);
  3067. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3068. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  3069. /* Enable debounce while removed */
  3070. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3071. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  3072. wm8994->mic_detecting = false;
  3073. wm8994->jack_mic = false;
  3074. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3075. WM8958_MICD_ENA, 0);
  3076. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  3077. }
  3078. mutex_unlock(&wm8994->accdet_lock);
  3079. /* Turn off MICBIAS if it was on for an external cap */
  3080. if (control->pdata.jd_ext_cap && !present)
  3081. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  3082. if (present)
  3083. snd_soc_jack_report(wm8994->micdet[0].jack,
  3084. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  3085. else
  3086. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3087. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3088. wm8994->btn_mask);
  3089. /* Since we only report deltas force an update, ensures we
  3090. * avoid bootstrapping issues with the core. */
  3091. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  3092. pm_runtime_put(codec->dev);
  3093. return IRQ_HANDLED;
  3094. }
  3095. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  3096. {
  3097. struct wm8994_priv *wm8994 = container_of(work,
  3098. struct wm8994_priv,
  3099. jackdet_bootstrap.work);
  3100. wm1811_jackdet_irq(0, wm8994);
  3101. }
  3102. /**
  3103. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3104. *
  3105. * @codec: WM8958 codec
  3106. * @jack: jack to report detection events on
  3107. *
  3108. * Enable microphone detection functionality for the WM8958. By
  3109. * default simple detection which supports the detection of up to 6
  3110. * buttons plus video and microphone functionality is supported.
  3111. *
  3112. * The WM8958 has an advanced jack detection facility which is able to
  3113. * support complex accessory detection, especially when used in
  3114. * conjunction with external circuitry. In order to provide maximum
  3115. * flexiblity a callback is provided which allows a completely custom
  3116. * detection algorithm.
  3117. */
  3118. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3119. wm1811_micdet_cb det_cb, void *det_cb_data,
  3120. wm1811_mic_id_cb id_cb, void *id_cb_data)
  3121. {
  3122. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3123. struct wm8994 *control = wm8994->wm8994;
  3124. u16 micd_lvl_sel;
  3125. switch (control->type) {
  3126. case WM1811:
  3127. case WM8958:
  3128. break;
  3129. default:
  3130. return -EINVAL;
  3131. }
  3132. if (jack) {
  3133. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3134. snd_soc_dapm_sync(&codec->dapm);
  3135. wm8994->micdet[0].jack = jack;
  3136. if (det_cb) {
  3137. wm8994->micd_cb = det_cb;
  3138. wm8994->micd_cb_data = det_cb_data;
  3139. } else {
  3140. wm8994->mic_detecting = true;
  3141. wm8994->jack_mic = false;
  3142. }
  3143. if (id_cb) {
  3144. wm8994->mic_id_cb = id_cb;
  3145. wm8994->mic_id_cb_data = id_cb_data;
  3146. } else {
  3147. wm8994->mic_id_cb = wm8958_mic_id;
  3148. wm8994->mic_id_cb_data = codec;
  3149. }
  3150. wm8958_micd_set_rate(codec);
  3151. /* Detect microphones and short circuits by default */
  3152. if (control->pdata.micd_lvl_sel)
  3153. micd_lvl_sel = control->pdata.micd_lvl_sel;
  3154. else
  3155. micd_lvl_sel = 0x41;
  3156. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3157. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3158. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3159. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3160. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3161. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3162. /*
  3163. * If we can use jack detection start off with that,
  3164. * otherwise jump straight to microphone detection.
  3165. */
  3166. if (wm8994->jackdet) {
  3167. /* Disable debounce for the initial detect */
  3168. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3169. WM1811_JACKDET_DB, 0);
  3170. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3171. WM8958_MICB2_DISCH,
  3172. WM8958_MICB2_DISCH);
  3173. snd_soc_update_bits(codec, WM8994_LDO_1,
  3174. WM8994_LDO1_DISCH, 0);
  3175. wm1811_jackdet_set_mode(codec,
  3176. WM1811_JACKDET_MODE_JACK);
  3177. } else {
  3178. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3179. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3180. }
  3181. } else {
  3182. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3183. WM8958_MICD_ENA, 0);
  3184. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3185. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3186. snd_soc_dapm_sync(&codec->dapm);
  3187. }
  3188. return 0;
  3189. }
  3190. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3191. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3192. {
  3193. struct wm8994_priv *wm8994 = data;
  3194. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3195. int reg, count, ret;
  3196. /*
  3197. * Jack detection may have detected a removal simulataneously
  3198. * with an update of the MICDET status; if so it will have
  3199. * stopped detection and we can ignore this interrupt.
  3200. */
  3201. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3202. return IRQ_HANDLED;
  3203. cancel_delayed_work_sync(&wm8994->open_circuit_work);
  3204. pm_runtime_get_sync(codec->dev);
  3205. /* We may occasionally read a detection without an impedence
  3206. * range being provided - if that happens loop again.
  3207. */
  3208. count = 10;
  3209. do {
  3210. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3211. if (reg < 0) {
  3212. dev_err(codec->dev,
  3213. "Failed to read mic detect status: %d\n",
  3214. reg);
  3215. pm_runtime_put(codec->dev);
  3216. return IRQ_NONE;
  3217. }
  3218. if (!(reg & WM8958_MICD_VALID)) {
  3219. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3220. goto out;
  3221. }
  3222. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3223. break;
  3224. msleep(1);
  3225. } while (count--);
  3226. if (count == 0)
  3227. dev_warn(codec->dev, "No impedance range reported for jack\n");
  3228. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3229. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3230. #endif
  3231. /* Avoid a transient report when the accessory is being removed */
  3232. if (wm8994->jackdet) {
  3233. ret = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3234. if (ret < 0) {
  3235. dev_err(codec->dev, "Failed to read jack status: %d\n",
  3236. ret);
  3237. } else if (!(ret & WM1811_JACKDET_LVL)) {
  3238. dev_dbg(codec->dev, "Ignoring removed jack\n");
  3239. return IRQ_HANDLED;
  3240. }
  3241. }
  3242. if (wm8994->mic_detecting)
  3243. wm8994->mic_id_cb(wm8994->mic_id_cb_data, reg);
  3244. else
  3245. wm8958_button_det(codec, reg);
  3246. out:
  3247. pm_runtime_put(codec->dev);
  3248. return IRQ_HANDLED;
  3249. }
  3250. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3251. {
  3252. struct snd_soc_codec *codec = data;
  3253. dev_err(codec->dev, "FIFO error\n");
  3254. return IRQ_HANDLED;
  3255. }
  3256. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3257. {
  3258. struct snd_soc_codec *codec = data;
  3259. dev_err(codec->dev, "Thermal warning\n");
  3260. return IRQ_HANDLED;
  3261. }
  3262. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3263. {
  3264. struct snd_soc_codec *codec = data;
  3265. dev_crit(codec->dev, "Thermal shutdown\n");
  3266. return IRQ_HANDLED;
  3267. }
  3268. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3269. {
  3270. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3272. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3273. unsigned int reg;
  3274. int ret, i;
  3275. wm8994->hubs.codec = codec;
  3276. codec->control_data = control->regmap;
  3277. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3278. mutex_init(&wm8994->accdet_lock);
  3279. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3280. wm1811_jackdet_bootstrap);
  3281. INIT_DELAYED_WORK(&wm8994->open_circuit_work,
  3282. wm8958_open_circuit_work);
  3283. switch (control->type) {
  3284. case WM8994:
  3285. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3286. break;
  3287. case WM1811:
  3288. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3289. break;
  3290. default:
  3291. break;
  3292. }
  3293. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3294. init_completion(&wm8994->fll_locked[i]);
  3295. wm8994->micdet_irq = control->pdata.micdet_irq;
  3296. pm_runtime_enable(codec->dev);
  3297. pm_runtime_idle(codec->dev);
  3298. /* By default use idle_bias_off, will override for WM8994 */
  3299. codec->dapm.idle_bias_off = 1;
  3300. /* Set revision-specific configuration */
  3301. switch (control->type) {
  3302. case WM8994:
  3303. /* Single ended line outputs should have VMID on. */
  3304. if (!control->pdata.lineout1_diff ||
  3305. !control->pdata.lineout2_diff)
  3306. codec->dapm.idle_bias_off = 0;
  3307. switch (control->revision) {
  3308. case 2:
  3309. case 3:
  3310. wm8994->hubs.dcs_codes_l = -5;
  3311. wm8994->hubs.dcs_codes_r = -5;
  3312. wm8994->hubs.hp_startup_mode = 1;
  3313. wm8994->hubs.dcs_readback_mode = 1;
  3314. wm8994->hubs.series_startup = 1;
  3315. break;
  3316. default:
  3317. wm8994->hubs.dcs_readback_mode = 2;
  3318. break;
  3319. }
  3320. break;
  3321. case WM8958:
  3322. wm8994->hubs.dcs_readback_mode = 1;
  3323. wm8994->hubs.hp_startup_mode = 1;
  3324. switch (control->revision) {
  3325. case 0:
  3326. break;
  3327. default:
  3328. wm8994->fll_byp = true;
  3329. break;
  3330. }
  3331. break;
  3332. case WM1811:
  3333. wm8994->hubs.dcs_readback_mode = 2;
  3334. wm8994->hubs.no_series_update = 1;
  3335. wm8994->hubs.hp_startup_mode = 1;
  3336. wm8994->hubs.no_cache_dac_hp_direct = true;
  3337. wm8994->fll_byp = true;
  3338. wm8994->hubs.dcs_codes_l = -9;
  3339. wm8994->hubs.dcs_codes_r = -7;
  3340. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3341. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3342. break;
  3343. default:
  3344. break;
  3345. }
  3346. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3347. wm8994_fifo_error, "FIFO error", codec);
  3348. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3349. wm8994_temp_warn, "Thermal warning", codec);
  3350. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3351. wm8994_temp_shut, "Thermal shutdown", codec);
  3352. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3353. wm_hubs_dcs_done, "DC servo done",
  3354. &wm8994->hubs);
  3355. if (ret == 0)
  3356. wm8994->hubs.dcs_done_irq = true;
  3357. switch (control->type) {
  3358. case WM8994:
  3359. if (wm8994->micdet_irq) {
  3360. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3361. wm8994_mic_irq,
  3362. IRQF_TRIGGER_RISING,
  3363. "Mic1 detect",
  3364. wm8994);
  3365. if (ret != 0)
  3366. dev_warn(codec->dev,
  3367. "Failed to request Mic1 detect IRQ: %d\n",
  3368. ret);
  3369. }
  3370. ret = wm8994_request_irq(wm8994->wm8994,
  3371. WM8994_IRQ_MIC1_SHRT,
  3372. wm8994_mic_irq, "Mic 1 short",
  3373. wm8994);
  3374. if (ret != 0)
  3375. dev_warn(codec->dev,
  3376. "Failed to request Mic1 short IRQ: %d\n",
  3377. ret);
  3378. ret = wm8994_request_irq(wm8994->wm8994,
  3379. WM8994_IRQ_MIC2_DET,
  3380. wm8994_mic_irq, "Mic 2 detect",
  3381. wm8994);
  3382. if (ret != 0)
  3383. dev_warn(codec->dev,
  3384. "Failed to request Mic2 detect IRQ: %d\n",
  3385. ret);
  3386. ret = wm8994_request_irq(wm8994->wm8994,
  3387. WM8994_IRQ_MIC2_SHRT,
  3388. wm8994_mic_irq, "Mic 2 short",
  3389. wm8994);
  3390. if (ret != 0)
  3391. dev_warn(codec->dev,
  3392. "Failed to request Mic2 short IRQ: %d\n",
  3393. ret);
  3394. break;
  3395. case WM8958:
  3396. case WM1811:
  3397. if (wm8994->micdet_irq) {
  3398. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3399. wm8958_mic_irq,
  3400. IRQF_TRIGGER_RISING,
  3401. "Mic detect",
  3402. wm8994);
  3403. if (ret != 0)
  3404. dev_warn(codec->dev,
  3405. "Failed to request Mic detect IRQ: %d\n",
  3406. ret);
  3407. } else {
  3408. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3409. wm8958_mic_irq, "Mic detect",
  3410. wm8994);
  3411. }
  3412. }
  3413. switch (control->type) {
  3414. case WM1811:
  3415. if (control->cust_id > 1 || control->revision > 1) {
  3416. ret = wm8994_request_irq(wm8994->wm8994,
  3417. WM8994_IRQ_GPIO(6),
  3418. wm1811_jackdet_irq, "JACKDET",
  3419. wm8994);
  3420. if (ret == 0)
  3421. wm8994->jackdet = true;
  3422. }
  3423. break;
  3424. default:
  3425. break;
  3426. }
  3427. wm8994->fll_locked_irq = true;
  3428. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3429. ret = wm8994_request_irq(wm8994->wm8994,
  3430. WM8994_IRQ_FLL1_LOCK + i,
  3431. wm8994_fll_locked_irq, "FLL lock",
  3432. &wm8994->fll_locked[i]);
  3433. if (ret != 0)
  3434. wm8994->fll_locked_irq = false;
  3435. }
  3436. /* Make sure we can read from the GPIOs if they're inputs */
  3437. pm_runtime_get_sync(codec->dev);
  3438. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3439. * configured on init - if a system wants to do this dynamically
  3440. * at runtime we can deal with that then.
  3441. */
  3442. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3443. if (ret < 0) {
  3444. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3445. goto err_irq;
  3446. }
  3447. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3448. wm8994->lrclk_shared[0] = 1;
  3449. wm8994_dai[0].symmetric_rates = 1;
  3450. } else {
  3451. wm8994->lrclk_shared[0] = 0;
  3452. }
  3453. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3454. if (ret < 0) {
  3455. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3456. goto err_irq;
  3457. }
  3458. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3459. wm8994->lrclk_shared[1] = 1;
  3460. wm8994_dai[1].symmetric_rates = 1;
  3461. } else {
  3462. wm8994->lrclk_shared[1] = 0;
  3463. }
  3464. pm_runtime_put(codec->dev);
  3465. /* Latch volume update bits */
  3466. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3467. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3468. wm8994_vu_bits[i].mask,
  3469. wm8994_vu_bits[i].mask);
  3470. /* Set the low bit of the 3D stereo depth so TLV matches */
  3471. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3472. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3473. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3474. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3475. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3476. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3477. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3478. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3479. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3480. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3481. * use this; it only affects behaviour on idle TDM clock
  3482. * cycles. */
  3483. switch (control->type) {
  3484. case WM8994:
  3485. case WM8958:
  3486. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3487. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3488. break;
  3489. default:
  3490. break;
  3491. }
  3492. /* Put MICBIAS into bypass mode by default on newer devices */
  3493. switch (control->type) {
  3494. case WM8958:
  3495. case WM1811:
  3496. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3497. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3498. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3499. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3500. break;
  3501. default:
  3502. break;
  3503. }
  3504. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3505. wm_hubs_update_class_w(codec);
  3506. wm8994_handle_pdata(wm8994);
  3507. wm_hubs_add_analogue_controls(codec);
  3508. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3509. ARRAY_SIZE(wm8994_snd_controls));
  3510. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3511. ARRAY_SIZE(wm8994_dapm_widgets));
  3512. switch (control->type) {
  3513. case WM8994:
  3514. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3515. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3516. if (control->revision < 4) {
  3517. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3518. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3519. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3520. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3521. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3522. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3523. } else {
  3524. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3525. ARRAY_SIZE(wm8994_lateclk_widgets));
  3526. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3527. ARRAY_SIZE(wm8994_adc_widgets));
  3528. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3529. ARRAY_SIZE(wm8994_dac_widgets));
  3530. }
  3531. break;
  3532. case WM8958:
  3533. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3534. ARRAY_SIZE(wm8958_snd_controls));
  3535. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3536. ARRAY_SIZE(wm8958_dapm_widgets));
  3537. if (control->revision < 1) {
  3538. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3539. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3540. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3541. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3542. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3543. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3544. } else {
  3545. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3546. ARRAY_SIZE(wm8994_lateclk_widgets));
  3547. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3548. ARRAY_SIZE(wm8994_adc_widgets));
  3549. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3550. ARRAY_SIZE(wm8994_dac_widgets));
  3551. }
  3552. break;
  3553. case WM1811:
  3554. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3555. ARRAY_SIZE(wm8958_snd_controls));
  3556. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3557. ARRAY_SIZE(wm8958_dapm_widgets));
  3558. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3559. ARRAY_SIZE(wm8994_lateclk_widgets));
  3560. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3561. ARRAY_SIZE(wm8994_adc_widgets));
  3562. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3563. ARRAY_SIZE(wm8994_dac_widgets));
  3564. break;
  3565. }
  3566. wm_hubs_add_analogue_routes(codec, 0, 0);
  3567. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3568. switch (control->type) {
  3569. case WM8994:
  3570. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3571. ARRAY_SIZE(wm8994_intercon));
  3572. if (control->revision < 4) {
  3573. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3574. ARRAY_SIZE(wm8994_revd_intercon));
  3575. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3576. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3577. } else {
  3578. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3579. ARRAY_SIZE(wm8994_lateclk_intercon));
  3580. }
  3581. break;
  3582. case WM8958:
  3583. if (control->revision < 1) {
  3584. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3585. ARRAY_SIZE(wm8994_intercon));
  3586. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3587. ARRAY_SIZE(wm8994_revd_intercon));
  3588. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3589. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3590. } else {
  3591. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3592. ARRAY_SIZE(wm8994_lateclk_intercon));
  3593. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3594. ARRAY_SIZE(wm8958_intercon));
  3595. }
  3596. wm8958_dsp2_init(codec);
  3597. break;
  3598. case WM1811:
  3599. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3600. ARRAY_SIZE(wm8994_lateclk_intercon));
  3601. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3602. ARRAY_SIZE(wm8958_intercon));
  3603. break;
  3604. }
  3605. return 0;
  3606. err_irq:
  3607. if (wm8994->jackdet)
  3608. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3609. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3610. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3611. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3612. if (wm8994->micdet_irq)
  3613. free_irq(wm8994->micdet_irq, wm8994);
  3614. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3615. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3616. &wm8994->fll_locked[i]);
  3617. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3618. &wm8994->hubs);
  3619. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3620. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3621. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3622. return ret;
  3623. }
  3624. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3625. {
  3626. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3627. struct wm8994 *control = wm8994->wm8994;
  3628. int i;
  3629. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3630. pm_runtime_disable(codec->dev);
  3631. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3632. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3633. &wm8994->fll_locked[i]);
  3634. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3635. &wm8994->hubs);
  3636. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3637. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3638. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3639. if (wm8994->jackdet)
  3640. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3641. switch (control->type) {
  3642. case WM8994:
  3643. if (wm8994->micdet_irq)
  3644. free_irq(wm8994->micdet_irq, wm8994);
  3645. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3646. wm8994);
  3647. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3648. wm8994);
  3649. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3650. wm8994);
  3651. break;
  3652. case WM1811:
  3653. case WM8958:
  3654. if (wm8994->micdet_irq)
  3655. free_irq(wm8994->micdet_irq, wm8994);
  3656. break;
  3657. }
  3658. release_firmware(wm8994->mbc);
  3659. release_firmware(wm8994->mbc_vss);
  3660. release_firmware(wm8994->enh_eq);
  3661. kfree(wm8994->retune_mobile_texts);
  3662. return 0;
  3663. }
  3664. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3665. .probe = wm8994_codec_probe,
  3666. .remove = wm8994_codec_remove,
  3667. .suspend = wm8994_codec_suspend,
  3668. .resume = wm8994_codec_resume,
  3669. .set_bias_level = wm8994_set_bias_level,
  3670. };
  3671. static int wm8994_probe(struct platform_device *pdev)
  3672. {
  3673. struct wm8994_priv *wm8994;
  3674. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3675. GFP_KERNEL);
  3676. if (wm8994 == NULL)
  3677. return -ENOMEM;
  3678. platform_set_drvdata(pdev, wm8994);
  3679. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3680. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3681. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3682. }
  3683. static int wm8994_remove(struct platform_device *pdev)
  3684. {
  3685. snd_soc_unregister_codec(&pdev->dev);
  3686. return 0;
  3687. }
  3688. #ifdef CONFIG_PM_SLEEP
  3689. static int wm8994_suspend(struct device *dev)
  3690. {
  3691. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3692. /* Drop down to power saving mode when system is suspended */
  3693. if (wm8994->jackdet && !wm8994->active_refcount)
  3694. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3695. WM1811_JACKDET_MODE_MASK,
  3696. wm8994->jackdet_mode);
  3697. return 0;
  3698. }
  3699. static int wm8994_resume(struct device *dev)
  3700. {
  3701. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3702. if (wm8994->jackdet && wm8994->jackdet_mode)
  3703. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3704. WM1811_JACKDET_MODE_MASK,
  3705. WM1811_JACKDET_MODE_AUDIO);
  3706. return 0;
  3707. }
  3708. #endif
  3709. static const struct dev_pm_ops wm8994_pm_ops = {
  3710. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3711. };
  3712. static struct platform_driver wm8994_codec_driver = {
  3713. .driver = {
  3714. .name = "wm8994-codec",
  3715. .owner = THIS_MODULE,
  3716. .pm = &wm8994_pm_ops,
  3717. },
  3718. .probe = wm8994_probe,
  3719. .remove = wm8994_remove,
  3720. };
  3721. module_platform_driver(wm8994_codec_driver);
  3722. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3723. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3724. MODULE_LICENSE("GPL");
  3725. MODULE_ALIAS("platform:wm8994-codec");