pm8001_init.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include "pm8001_sas.h"
  41. #include "pm8001_chips.h"
  42. static struct scsi_transport_template *pm8001_stt;
  43. static const struct pm8001_chip_info pm8001_chips[] = {
  44. [chip_8001] = { 8, &pm8001_8001_dispatch,},
  45. };
  46. static int pm8001_id;
  47. LIST_HEAD(hba_list);
  48. /**
  49. * The main structure which LLDD must register for scsi core.
  50. */
  51. static struct scsi_host_template pm8001_sht = {
  52. .module = THIS_MODULE,
  53. .name = DRV_NAME,
  54. .queuecommand = sas_queuecommand,
  55. .target_alloc = sas_target_alloc,
  56. .slave_configure = pm8001_slave_configure,
  57. .slave_destroy = sas_slave_destroy,
  58. .scan_finished = pm8001_scan_finished,
  59. .scan_start = pm8001_scan_start,
  60. .change_queue_depth = sas_change_queue_depth,
  61. .change_queue_type = sas_change_queue_type,
  62. .bios_param = sas_bios_param,
  63. .can_queue = 1,
  64. .cmd_per_lun = 1,
  65. .this_id = -1,
  66. .sg_tablesize = SG_ALL,
  67. .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
  68. .use_clustering = ENABLE_CLUSTERING,
  69. .eh_device_reset_handler = sas_eh_device_reset_handler,
  70. .eh_bus_reset_handler = sas_eh_bus_reset_handler,
  71. .slave_alloc = pm8001_slave_alloc,
  72. .target_destroy = sas_target_destroy,
  73. .ioctl = sas_ioctl,
  74. .shost_attrs = pm8001_host_attrs,
  75. };
  76. /**
  77. * Sas layer call this function to execute specific task.
  78. */
  79. static struct sas_domain_function_template pm8001_transport_ops = {
  80. .lldd_dev_found = pm8001_dev_found,
  81. .lldd_dev_gone = pm8001_dev_gone,
  82. .lldd_execute_task = pm8001_queue_command,
  83. .lldd_control_phy = pm8001_phy_control,
  84. .lldd_abort_task = pm8001_abort_task,
  85. .lldd_abort_task_set = pm8001_abort_task_set,
  86. .lldd_clear_aca = pm8001_clear_aca,
  87. .lldd_clear_task_set = pm8001_clear_task_set,
  88. .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
  89. .lldd_lu_reset = pm8001_lu_reset,
  90. .lldd_query_task = pm8001_query_task,
  91. };
  92. /**
  93. *pm8001_phy_init - initiate our adapter phys
  94. *@pm8001_ha: our hba structure.
  95. *@phy_id: phy id.
  96. */
  97. static void __devinit pm8001_phy_init(struct pm8001_hba_info *pm8001_ha,
  98. int phy_id)
  99. {
  100. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  101. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  102. phy->phy_state = 0;
  103. phy->pm8001_ha = pm8001_ha;
  104. sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
  105. sas_phy->class = SAS;
  106. sas_phy->iproto = SAS_PROTOCOL_ALL;
  107. sas_phy->tproto = 0;
  108. sas_phy->type = PHY_TYPE_PHYSICAL;
  109. sas_phy->role = PHY_ROLE_INITIATOR;
  110. sas_phy->oob_mode = OOB_NOT_CONNECTED;
  111. sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
  112. sas_phy->id = phy_id;
  113. sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
  114. sas_phy->frame_rcvd = &phy->frame_rcvd[0];
  115. sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
  116. sas_phy->lldd_phy = phy;
  117. }
  118. /**
  119. *pm8001_free - free hba
  120. *@pm8001_ha: our hba structure.
  121. *
  122. */
  123. static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
  124. {
  125. int i;
  126. struct pm8001_wq *wq;
  127. if (!pm8001_ha)
  128. return;
  129. for (i = 0; i < USI_MAX_MEMCNT; i++) {
  130. if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
  131. pci_free_consistent(pm8001_ha->pdev,
  132. pm8001_ha->memoryMap.region[i].element_size,
  133. pm8001_ha->memoryMap.region[i].virt_ptr,
  134. pm8001_ha->memoryMap.region[i].phys_addr);
  135. }
  136. }
  137. PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
  138. if (pm8001_ha->shost)
  139. scsi_host_put(pm8001_ha->shost);
  140. list_for_each_entry(wq, &pm8001_ha->wq_list, entry)
  141. cancel_delayed_work(&wq->work_q);
  142. kfree(pm8001_ha->tags);
  143. kfree(pm8001_ha);
  144. }
  145. #ifdef PM8001_USE_TASKLET
  146. static void pm8001_tasklet(unsigned long opaque)
  147. {
  148. struct pm8001_hba_info *pm8001_ha;
  149. pm8001_ha = (struct pm8001_hba_info *)opaque;;
  150. if (unlikely(!pm8001_ha))
  151. BUG_ON(1);
  152. PM8001_CHIP_DISP->isr(pm8001_ha);
  153. }
  154. #endif
  155. /**
  156. * pm8001_interrupt - when HBA originate a interrupt,we should invoke this
  157. * dispatcher to handle each case.
  158. * @irq: irq number.
  159. * @opaque: the passed general host adapter struct
  160. */
  161. static irqreturn_t pm8001_interrupt(int irq, void *opaque)
  162. {
  163. struct pm8001_hba_info *pm8001_ha;
  164. irqreturn_t ret = IRQ_HANDLED;
  165. struct sas_ha_struct *sha = opaque;
  166. pm8001_ha = sha->lldd_ha;
  167. if (unlikely(!pm8001_ha))
  168. return IRQ_NONE;
  169. if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
  170. return IRQ_NONE;
  171. #ifdef PM8001_USE_TASKLET
  172. tasklet_schedule(&pm8001_ha->tasklet);
  173. #else
  174. ret = PM8001_CHIP_DISP->isr(pm8001_ha);
  175. #endif
  176. return ret;
  177. }
  178. /**
  179. * pm8001_alloc - initiate our hba structure and 6 DMAs area.
  180. * @pm8001_ha:our hba structure.
  181. *
  182. */
  183. static int __devinit pm8001_alloc(struct pm8001_hba_info *pm8001_ha)
  184. {
  185. int i;
  186. spin_lock_init(&pm8001_ha->lock);
  187. for (i = 0; i < pm8001_ha->chip->n_phy; i++)
  188. pm8001_phy_init(pm8001_ha, i);
  189. pm8001_ha->tags = kmalloc(sizeof(*pm8001_ha->tags)*PM8001_MAX_DEVICES,
  190. GFP_KERNEL);
  191. /* MPI Memory region 1 for AAP Event Log for fw */
  192. pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
  193. pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
  194. pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
  195. pm8001_ha->memoryMap.region[AAP1].alignment = 32;
  196. /* MPI Memory region 2 for IOP Event Log for fw */
  197. pm8001_ha->memoryMap.region[IOP].num_elements = 1;
  198. pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
  199. pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
  200. pm8001_ha->memoryMap.region[IOP].alignment = 32;
  201. /* MPI Memory region 3 for consumer Index of inbound queues */
  202. pm8001_ha->memoryMap.region[CI].num_elements = 1;
  203. pm8001_ha->memoryMap.region[CI].element_size = 4;
  204. pm8001_ha->memoryMap.region[CI].total_len = 4;
  205. pm8001_ha->memoryMap.region[CI].alignment = 4;
  206. /* MPI Memory region 4 for producer Index of outbound queues */
  207. pm8001_ha->memoryMap.region[PI].num_elements = 1;
  208. pm8001_ha->memoryMap.region[PI].element_size = 4;
  209. pm8001_ha->memoryMap.region[PI].total_len = 4;
  210. pm8001_ha->memoryMap.region[PI].alignment = 4;
  211. /* MPI Memory region 5 inbound queues */
  212. pm8001_ha->memoryMap.region[IB].num_elements = 256;
  213. pm8001_ha->memoryMap.region[IB].element_size = 64;
  214. pm8001_ha->memoryMap.region[IB].total_len = 256 * 64;
  215. pm8001_ha->memoryMap.region[IB].alignment = 64;
  216. /* MPI Memory region 6 inbound queues */
  217. pm8001_ha->memoryMap.region[OB].num_elements = 256;
  218. pm8001_ha->memoryMap.region[OB].element_size = 64;
  219. pm8001_ha->memoryMap.region[OB].total_len = 256 * 64;
  220. pm8001_ha->memoryMap.region[OB].alignment = 64;
  221. /* Memory region write DMA*/
  222. pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
  223. pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
  224. pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
  225. /* Memory region for devices*/
  226. pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
  227. pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
  228. sizeof(struct pm8001_device);
  229. pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
  230. sizeof(struct pm8001_device);
  231. /* Memory region for ccb_info*/
  232. pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
  233. pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
  234. sizeof(struct pm8001_ccb_info);
  235. pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
  236. sizeof(struct pm8001_ccb_info);
  237. for (i = 0; i < USI_MAX_MEMCNT; i++) {
  238. if (pm8001_mem_alloc(pm8001_ha->pdev,
  239. &pm8001_ha->memoryMap.region[i].virt_ptr,
  240. &pm8001_ha->memoryMap.region[i].phys_addr,
  241. &pm8001_ha->memoryMap.region[i].phys_addr_hi,
  242. &pm8001_ha->memoryMap.region[i].phys_addr_lo,
  243. pm8001_ha->memoryMap.region[i].total_len,
  244. pm8001_ha->memoryMap.region[i].alignment) != 0) {
  245. PM8001_FAIL_DBG(pm8001_ha,
  246. pm8001_printk("Mem%d alloc failed\n",
  247. i));
  248. goto err_out;
  249. }
  250. }
  251. pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
  252. for (i = 0; i < PM8001_MAX_DEVICES; i++) {
  253. pm8001_ha->devices[i].dev_type = NO_DEVICE;
  254. pm8001_ha->devices[i].id = i;
  255. pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
  256. pm8001_ha->devices[i].running_req = 0;
  257. }
  258. pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
  259. for (i = 0; i < PM8001_MAX_CCB; i++) {
  260. pm8001_ha->ccb_info[i].ccb_dma_handle =
  261. pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
  262. i * sizeof(struct pm8001_ccb_info);
  263. ++pm8001_ha->tags_num;
  264. }
  265. pm8001_ha->flags = PM8001F_INIT_TIME;
  266. /* Initialize tags */
  267. pm8001_tag_init(pm8001_ha);
  268. return 0;
  269. err_out:
  270. return 1;
  271. }
  272. /**
  273. * pm8001_ioremap - remap the pci high physical address to kernal virtual
  274. * address so that we can access them.
  275. * @pm8001_ha:our hba structure.
  276. */
  277. static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
  278. {
  279. u32 bar;
  280. u32 logicalBar = 0;
  281. struct pci_dev *pdev;
  282. pdev = pm8001_ha->pdev;
  283. /* map pci mem (PMC pci base 0-3)*/
  284. for (bar = 0; bar < 6; bar++) {
  285. /*
  286. ** logical BARs for SPC:
  287. ** bar 0 and 1 - logical BAR0
  288. ** bar 2 and 3 - logical BAR1
  289. ** bar4 - logical BAR2
  290. ** bar5 - logical BAR3
  291. ** Skip the appropriate assignments:
  292. */
  293. if ((bar == 1) || (bar == 3))
  294. continue;
  295. if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  296. pm8001_ha->io_mem[logicalBar].membase =
  297. pci_resource_start(pdev, bar);
  298. pm8001_ha->io_mem[logicalBar].membase &=
  299. (u32)PCI_BASE_ADDRESS_MEM_MASK;
  300. pm8001_ha->io_mem[logicalBar].memsize =
  301. pci_resource_len(pdev, bar);
  302. pm8001_ha->io_mem[logicalBar].memvirtaddr =
  303. ioremap(pm8001_ha->io_mem[logicalBar].membase,
  304. pm8001_ha->io_mem[logicalBar].memsize);
  305. PM8001_INIT_DBG(pm8001_ha,
  306. pm8001_printk("PCI: bar %d, logicalBar %d "
  307. "virt_addr=%lx,len=%d\n", bar, logicalBar,
  308. (unsigned long)
  309. pm8001_ha->io_mem[logicalBar].memvirtaddr,
  310. pm8001_ha->io_mem[logicalBar].memsize));
  311. } else {
  312. pm8001_ha->io_mem[logicalBar].membase = 0;
  313. pm8001_ha->io_mem[logicalBar].memsize = 0;
  314. pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
  315. }
  316. logicalBar++;
  317. }
  318. return 0;
  319. }
  320. /**
  321. * pm8001_pci_alloc - initialize our ha card structure
  322. * @pdev: pci device.
  323. * @ent: ent
  324. * @shost: scsi host struct which has been initialized before.
  325. */
  326. static struct pm8001_hba_info *__devinit
  327. pm8001_pci_alloc(struct pci_dev *pdev, u32 chip_id, struct Scsi_Host *shost)
  328. {
  329. struct pm8001_hba_info *pm8001_ha;
  330. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  331. pm8001_ha = sha->lldd_ha;
  332. if (!pm8001_ha)
  333. return NULL;
  334. pm8001_ha->pdev = pdev;
  335. pm8001_ha->dev = &pdev->dev;
  336. pm8001_ha->chip_id = chip_id;
  337. pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
  338. pm8001_ha->irq = pdev->irq;
  339. pm8001_ha->sas = sha;
  340. pm8001_ha->shost = shost;
  341. pm8001_ha->id = pm8001_id++;
  342. INIT_LIST_HEAD(&pm8001_ha->wq_list);
  343. pm8001_ha->logging_level = 0x01;
  344. sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
  345. #ifdef PM8001_USE_TASKLET
  346. tasklet_init(&pm8001_ha->tasklet, pm8001_tasklet,
  347. (unsigned long)pm8001_ha);
  348. #endif
  349. pm8001_ioremap(pm8001_ha);
  350. if (!pm8001_alloc(pm8001_ha))
  351. return pm8001_ha;
  352. pm8001_free(pm8001_ha);
  353. return NULL;
  354. }
  355. /**
  356. * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
  357. * @pdev: pci device.
  358. */
  359. static int pci_go_44(struct pci_dev *pdev)
  360. {
  361. int rc;
  362. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
  363. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
  364. if (rc) {
  365. rc = pci_set_consistent_dma_mask(pdev,
  366. DMA_BIT_MASK(32));
  367. if (rc) {
  368. dev_printk(KERN_ERR, &pdev->dev,
  369. "44-bit DMA enable failed\n");
  370. return rc;
  371. }
  372. }
  373. } else {
  374. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  375. if (rc) {
  376. dev_printk(KERN_ERR, &pdev->dev,
  377. "32-bit DMA enable failed\n");
  378. return rc;
  379. }
  380. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  381. if (rc) {
  382. dev_printk(KERN_ERR, &pdev->dev,
  383. "32-bit consistent DMA enable failed\n");
  384. return rc;
  385. }
  386. }
  387. return rc;
  388. }
  389. /**
  390. * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
  391. * @shost: scsi host which has been allocated outside.
  392. * @chip_info: our ha struct.
  393. */
  394. static int __devinit pm8001_prep_sas_ha_init(struct Scsi_Host * shost,
  395. const struct pm8001_chip_info *chip_info)
  396. {
  397. int phy_nr, port_nr;
  398. struct asd_sas_phy **arr_phy;
  399. struct asd_sas_port **arr_port;
  400. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  401. phy_nr = chip_info->n_phy;
  402. port_nr = phy_nr;
  403. memset(sha, 0x00, sizeof(*sha));
  404. arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
  405. if (!arr_phy)
  406. goto exit;
  407. arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
  408. if (!arr_port)
  409. goto exit_free2;
  410. sha->sas_phy = arr_phy;
  411. sha->sas_port = arr_port;
  412. sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
  413. if (!sha->lldd_ha)
  414. goto exit_free1;
  415. shost->transportt = pm8001_stt;
  416. shost->max_id = PM8001_MAX_DEVICES;
  417. shost->max_lun = 8;
  418. shost->max_channel = 0;
  419. shost->unique_id = pm8001_id;
  420. shost->max_cmd_len = 16;
  421. shost->can_queue = PM8001_CAN_QUEUE;
  422. shost->cmd_per_lun = 32;
  423. return 0;
  424. exit_free1:
  425. kfree(arr_port);
  426. exit_free2:
  427. kfree(arr_phy);
  428. exit:
  429. return -1;
  430. }
  431. /**
  432. * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
  433. * @shost: scsi host which has been allocated outside
  434. * @chip_info: our ha struct.
  435. */
  436. static void __devinit pm8001_post_sas_ha_init(struct Scsi_Host *shost,
  437. const struct pm8001_chip_info *chip_info)
  438. {
  439. int i = 0;
  440. struct pm8001_hba_info *pm8001_ha;
  441. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  442. pm8001_ha = sha->lldd_ha;
  443. for (i = 0; i < chip_info->n_phy; i++) {
  444. sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
  445. sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
  446. }
  447. sha->sas_ha_name = DRV_NAME;
  448. sha->dev = pm8001_ha->dev;
  449. sha->lldd_module = THIS_MODULE;
  450. sha->sas_addr = &pm8001_ha->sas_addr[0];
  451. sha->num_phys = chip_info->n_phy;
  452. sha->lldd_max_execute_num = 1;
  453. sha->lldd_queue_size = PM8001_CAN_QUEUE;
  454. sha->core.shost = shost;
  455. }
  456. /**
  457. * pm8001_init_sas_add - initialize sas address
  458. * @chip_info: our ha struct.
  459. *
  460. * Currently we just set the fixed SAS address to our HBA,for manufacture,
  461. * it should read from the EEPROM
  462. */
  463. static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
  464. {
  465. u8 i;
  466. #ifdef PM8001_READ_VPD
  467. DECLARE_COMPLETION_ONSTACK(completion);
  468. pm8001_ha->nvmd_completion = &completion;
  469. PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, 0, 0);
  470. wait_for_completion(&completion);
  471. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  472. memcpy(&pm8001_ha->phy[i].dev_sas_addr, pm8001_ha->sas_addr,
  473. SAS_ADDR_SIZE);
  474. PM8001_INIT_DBG(pm8001_ha,
  475. pm8001_printk("phy %d sas_addr = %x \n", i,
  476. (u64)pm8001_ha->phy[i].dev_sas_addr));
  477. }
  478. #else
  479. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  480. pm8001_ha->phy[i].dev_sas_addr = 0x500e004010000004ULL;
  481. pm8001_ha->phy[i].dev_sas_addr =
  482. cpu_to_be64((u64)
  483. (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
  484. }
  485. memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
  486. SAS_ADDR_SIZE);
  487. #endif
  488. }
  489. #ifdef PM8001_USE_MSIX
  490. /**
  491. * pm8001_setup_msix - enable MSI-X interrupt
  492. * @chip_info: our ha struct.
  493. * @irq_handler: irq_handler
  494. */
  495. static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha,
  496. irq_handler_t irq_handler)
  497. {
  498. u32 i = 0, j = 0;
  499. u32 number_of_intr = 1;
  500. int flag = 0;
  501. u32 max_entry;
  502. int rc;
  503. max_entry = sizeof(pm8001_ha->msix_entries) /
  504. sizeof(pm8001_ha->msix_entries[0]);
  505. flag |= IRQF_DISABLED;
  506. for (i = 0; i < max_entry ; i++)
  507. pm8001_ha->msix_entries[i].entry = i;
  508. rc = pci_enable_msix(pm8001_ha->pdev, pm8001_ha->msix_entries,
  509. number_of_intr);
  510. pm8001_ha->number_of_intr = number_of_intr;
  511. if (!rc) {
  512. for (i = 0; i < number_of_intr; i++) {
  513. if (request_irq(pm8001_ha->msix_entries[i].vector,
  514. irq_handler, flag, DRV_NAME,
  515. SHOST_TO_SAS_HA(pm8001_ha->shost))) {
  516. for (j = 0; j < i; j++)
  517. free_irq(
  518. pm8001_ha->msix_entries[j].vector,
  519. SHOST_TO_SAS_HA(pm8001_ha->shost));
  520. pci_disable_msix(pm8001_ha->pdev);
  521. break;
  522. }
  523. }
  524. }
  525. return rc;
  526. }
  527. #endif
  528. /**
  529. * pm8001_request_irq - register interrupt
  530. * @chip_info: our ha struct.
  531. */
  532. static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
  533. {
  534. struct pci_dev *pdev;
  535. irq_handler_t irq_handler = pm8001_interrupt;
  536. u32 rc;
  537. pdev = pm8001_ha->pdev;
  538. #ifdef PM8001_USE_MSIX
  539. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  540. return pm8001_setup_msix(pm8001_ha, irq_handler);
  541. else
  542. goto intx;
  543. #endif
  544. intx:
  545. /* intialize the INT-X interrupt */
  546. rc = request_irq(pdev->irq, irq_handler, IRQF_SHARED, DRV_NAME,
  547. SHOST_TO_SAS_HA(pm8001_ha->shost));
  548. return rc;
  549. }
  550. /**
  551. * pm8001_pci_probe - probe supported device
  552. * @pdev: pci device which kernel has been prepared for.
  553. * @ent: pci device id
  554. *
  555. * This function is the main initialization function, when register a new
  556. * pci driver it is invoked, all struct an hardware initilization should be done
  557. * here, also, register interrupt
  558. */
  559. static int __devinit pm8001_pci_probe(struct pci_dev *pdev,
  560. const struct pci_device_id *ent)
  561. {
  562. unsigned int rc;
  563. u32 pci_reg;
  564. struct pm8001_hba_info *pm8001_ha;
  565. struct Scsi_Host *shost = NULL;
  566. const struct pm8001_chip_info *chip;
  567. dev_printk(KERN_INFO, &pdev->dev,
  568. "pm8001: driver version %s\n", DRV_VERSION);
  569. rc = pci_enable_device(pdev);
  570. if (rc)
  571. goto err_out_enable;
  572. pci_set_master(pdev);
  573. /*
  574. * Enable pci slot busmaster by setting pci command register.
  575. * This is required by FW for Cyclone card.
  576. */
  577. pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
  578. pci_reg |= 0x157;
  579. pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
  580. rc = pci_request_regions(pdev, DRV_NAME);
  581. if (rc)
  582. goto err_out_disable;
  583. rc = pci_go_44(pdev);
  584. if (rc)
  585. goto err_out_regions;
  586. shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
  587. if (!shost) {
  588. rc = -ENOMEM;
  589. goto err_out_regions;
  590. }
  591. chip = &pm8001_chips[ent->driver_data];
  592. SHOST_TO_SAS_HA(shost) =
  593. kcalloc(1, sizeof(struct sas_ha_struct), GFP_KERNEL);
  594. if (!SHOST_TO_SAS_HA(shost)) {
  595. rc = -ENOMEM;
  596. goto err_out_free_host;
  597. }
  598. rc = pm8001_prep_sas_ha_init(shost, chip);
  599. if (rc) {
  600. rc = -ENOMEM;
  601. goto err_out_free;
  602. }
  603. pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
  604. pm8001_ha = pm8001_pci_alloc(pdev, chip_8001, shost);
  605. if (!pm8001_ha) {
  606. rc = -ENOMEM;
  607. goto err_out_free;
  608. }
  609. list_add_tail(&pm8001_ha->list, &hba_list);
  610. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  611. rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
  612. if (rc)
  613. goto err_out_ha_free;
  614. rc = scsi_add_host(shost, &pdev->dev);
  615. if (rc)
  616. goto err_out_ha_free;
  617. rc = pm8001_request_irq(pm8001_ha);
  618. if (rc)
  619. goto err_out_shost;
  620. PM8001_CHIP_DISP->interrupt_enable(pm8001_ha);
  621. pm8001_init_sas_add(pm8001_ha);
  622. pm8001_post_sas_ha_init(shost, chip);
  623. rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
  624. if (rc)
  625. goto err_out_shost;
  626. scsi_scan_host(pm8001_ha->shost);
  627. return 0;
  628. err_out_shost:
  629. scsi_remove_host(pm8001_ha->shost);
  630. err_out_ha_free:
  631. pm8001_free(pm8001_ha);
  632. err_out_free:
  633. kfree(SHOST_TO_SAS_HA(shost));
  634. err_out_free_host:
  635. kfree(shost);
  636. err_out_regions:
  637. pci_release_regions(pdev);
  638. err_out_disable:
  639. pci_disable_device(pdev);
  640. err_out_enable:
  641. return rc;
  642. }
  643. static void __devexit pm8001_pci_remove(struct pci_dev *pdev)
  644. {
  645. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  646. struct pm8001_hba_info *pm8001_ha;
  647. int i;
  648. pm8001_ha = sha->lldd_ha;
  649. pci_set_drvdata(pdev, NULL);
  650. sas_unregister_ha(sha);
  651. sas_remove_host(pm8001_ha->shost);
  652. list_del(&pm8001_ha->list);
  653. scsi_remove_host(pm8001_ha->shost);
  654. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  655. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  656. #ifdef PM8001_USE_MSIX
  657. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  658. synchronize_irq(pm8001_ha->msix_entries[i].vector);
  659. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  660. free_irq(pm8001_ha->msix_entries[i].vector, sha);
  661. pci_disable_msix(pdev);
  662. #else
  663. free_irq(pm8001_ha->irq, sha);
  664. #endif
  665. #ifdef PM8001_USE_TASKLET
  666. tasklet_kill(&pm8001_ha->tasklet);
  667. #endif
  668. pm8001_free(pm8001_ha);
  669. kfree(sha->sas_phy);
  670. kfree(sha->sas_port);
  671. kfree(sha);
  672. pci_release_regions(pdev);
  673. pci_disable_device(pdev);
  674. }
  675. /**
  676. * pm8001_pci_suspend - power management suspend main entry point
  677. * @pdev: PCI device struct
  678. * @state: PM state change to (usually PCI_D3)
  679. *
  680. * Returns 0 success, anything else error.
  681. */
  682. static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  683. {
  684. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  685. struct pm8001_hba_info *pm8001_ha;
  686. int i , pos;
  687. u32 device_state;
  688. pm8001_ha = sha->lldd_ha;
  689. flush_scheduled_work();
  690. scsi_block_requests(pm8001_ha->shost);
  691. pos = pci_find_capability(pdev, PCI_CAP_ID_PM);
  692. if (pos == 0) {
  693. printk(KERN_ERR " PCI PM not supported\n");
  694. return -ENODEV;
  695. }
  696. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  697. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  698. #ifdef PM8001_USE_MSIX
  699. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  700. synchronize_irq(pm8001_ha->msix_entries[i].vector);
  701. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  702. free_irq(pm8001_ha->msix_entries[i].vector, sha);
  703. pci_disable_msix(pdev);
  704. #else
  705. free_irq(pm8001_ha->irq, sha);
  706. #endif
  707. #ifdef PM8001_USE_TASKLET
  708. tasklet_kill(&pm8001_ha->tasklet);
  709. #endif
  710. device_state = pci_choose_state(pdev, state);
  711. pm8001_printk("pdev=0x%p, slot=%s, entering "
  712. "operating state [D%d]\n", pdev,
  713. pm8001_ha->name, device_state);
  714. pci_save_state(pdev);
  715. pci_disable_device(pdev);
  716. pci_set_power_state(pdev, device_state);
  717. return 0;
  718. }
  719. /**
  720. * pm8001_pci_resume - power management resume main entry point
  721. * @pdev: PCI device struct
  722. *
  723. * Returns 0 success, anything else error.
  724. */
  725. static int pm8001_pci_resume(struct pci_dev *pdev)
  726. {
  727. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  728. struct pm8001_hba_info *pm8001_ha;
  729. int rc;
  730. u32 device_state;
  731. pm8001_ha = sha->lldd_ha;
  732. device_state = pdev->current_state;
  733. pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
  734. "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
  735. pci_set_power_state(pdev, PCI_D0);
  736. pci_enable_wake(pdev, PCI_D0, 0);
  737. pci_restore_state(pdev);
  738. rc = pci_enable_device(pdev);
  739. if (rc) {
  740. pm8001_printk("slot=%s Enable device failed during resume\n",
  741. pm8001_ha->name);
  742. goto err_out_enable;
  743. }
  744. pci_set_master(pdev);
  745. rc = pci_go_44(pdev);
  746. if (rc)
  747. goto err_out_disable;
  748. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  749. rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
  750. if (rc)
  751. goto err_out_disable;
  752. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  753. rc = pm8001_request_irq(pm8001_ha);
  754. if (rc)
  755. goto err_out_disable;
  756. #ifdef PM8001_USE_TASKLET
  757. tasklet_init(&pm8001_ha->tasklet, pm8001_tasklet,
  758. (unsigned long)pm8001_ha);
  759. #endif
  760. PM8001_CHIP_DISP->interrupt_enable(pm8001_ha);
  761. scsi_unblock_requests(pm8001_ha->shost);
  762. return 0;
  763. err_out_disable:
  764. scsi_remove_host(pm8001_ha->shost);
  765. pci_disable_device(pdev);
  766. err_out_enable:
  767. return rc;
  768. }
  769. static struct pci_device_id __devinitdata pm8001_pci_table[] = {
  770. {
  771. PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001
  772. },
  773. {
  774. PCI_DEVICE(0x117c, 0x0042),
  775. .driver_data = chip_8001
  776. },
  777. {} /* terminate list */
  778. };
  779. static struct pci_driver pm8001_pci_driver = {
  780. .name = DRV_NAME,
  781. .id_table = pm8001_pci_table,
  782. .probe = pm8001_pci_probe,
  783. .remove = __devexit_p(pm8001_pci_remove),
  784. .suspend = pm8001_pci_suspend,
  785. .resume = pm8001_pci_resume,
  786. };
  787. /**
  788. * pm8001_init - initialize scsi transport template
  789. */
  790. static int __init pm8001_init(void)
  791. {
  792. int rc;
  793. pm8001_id = 0;
  794. pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
  795. if (!pm8001_stt)
  796. return -ENOMEM;
  797. rc = pci_register_driver(&pm8001_pci_driver);
  798. if (rc)
  799. goto err_out;
  800. return 0;
  801. err_out:
  802. sas_release_transport(pm8001_stt);
  803. return rc;
  804. }
  805. static void __exit pm8001_exit(void)
  806. {
  807. pci_unregister_driver(&pm8001_pci_driver);
  808. sas_release_transport(pm8001_stt);
  809. }
  810. module_init(pm8001_init);
  811. module_exit(pm8001_exit);
  812. MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
  813. MODULE_DESCRIPTION("PMC-Sierra PM8001 SAS/SATA controller driver");
  814. MODULE_VERSION(DRV_VERSION);
  815. MODULE_LICENSE("GPL");
  816. MODULE_DEVICE_TABLE(pci, pm8001_pci_table);