radeon_asic.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. extern int r100_init(struct radeon_device *rdev);
  42. extern void r100_fini(struct radeon_device *rdev);
  43. extern int r100_suspend(struct radeon_device *rdev);
  44. extern int r100_resume(struct radeon_device *rdev);
  45. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  46. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  47. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  48. int r100_gpu_reset(struct radeon_device *rdev);
  49. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  50. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  51. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  52. void r100_cp_commit(struct radeon_device *rdev);
  53. void r100_ring_start(struct radeon_device *rdev);
  54. int r100_irq_set(struct radeon_device *rdev);
  55. int r100_irq_process(struct radeon_device *rdev);
  56. void r100_fence_ring_emit(struct radeon_device *rdev,
  57. struct radeon_fence *fence);
  58. int r100_cs_parse(struct radeon_cs_parser *p);
  59. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  60. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  61. int r100_copy_blit(struct radeon_device *rdev,
  62. uint64_t src_offset,
  63. uint64_t dst_offset,
  64. unsigned num_pages,
  65. struct radeon_fence *fence);
  66. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  67. uint32_t tiling_flags, uint32_t pitch,
  68. uint32_t offset, uint32_t obj_size);
  69. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  70. void r100_bandwidth_update(struct radeon_device *rdev);
  71. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  72. int r100_ring_test(struct radeon_device *rdev);
  73. static struct radeon_asic r100_asic = {
  74. .init = &r100_init,
  75. .fini = &r100_fini,
  76. .suspend = &r100_suspend,
  77. .resume = &r100_resume,
  78. .vga_set_state = &r100_vga_set_state,
  79. .gpu_reset = &r100_gpu_reset,
  80. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  81. .gart_set_page = &r100_pci_gart_set_page,
  82. .cp_commit = &r100_cp_commit,
  83. .ring_start = &r100_ring_start,
  84. .ring_test = &r100_ring_test,
  85. .ring_ib_execute = &r100_ring_ib_execute,
  86. .irq_set = &r100_irq_set,
  87. .irq_process = &r100_irq_process,
  88. .get_vblank_counter = &r100_get_vblank_counter,
  89. .fence_ring_emit = &r100_fence_ring_emit,
  90. .cs_parse = &r100_cs_parse,
  91. .copy_blit = &r100_copy_blit,
  92. .copy_dma = NULL,
  93. .copy = &r100_copy_blit,
  94. .set_engine_clock = &radeon_legacy_set_engine_clock,
  95. .set_memory_clock = NULL,
  96. .set_pcie_lanes = NULL,
  97. .set_clock_gating = &radeon_legacy_set_clock_gating,
  98. .set_surface_reg = r100_set_surface_reg,
  99. .clear_surface_reg = r100_clear_surface_reg,
  100. .bandwidth_update = &r100_bandwidth_update,
  101. };
  102. /*
  103. * r300,r350,rv350,rv380
  104. */
  105. extern int r300_init(struct radeon_device *rdev);
  106. extern void r300_fini(struct radeon_device *rdev);
  107. extern int r300_suspend(struct radeon_device *rdev);
  108. extern int r300_resume(struct radeon_device *rdev);
  109. extern int r300_gpu_reset(struct radeon_device *rdev);
  110. extern void r300_ring_start(struct radeon_device *rdev);
  111. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  112. struct radeon_fence *fence);
  113. extern int r300_cs_parse(struct radeon_cs_parser *p);
  114. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  115. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  116. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  117. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  118. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  119. extern int r300_copy_dma(struct radeon_device *rdev,
  120. uint64_t src_offset,
  121. uint64_t dst_offset,
  122. unsigned num_pages,
  123. struct radeon_fence *fence);
  124. static struct radeon_asic r300_asic = {
  125. .init = &r300_init,
  126. .fini = &r300_fini,
  127. .suspend = &r300_suspend,
  128. .resume = &r300_resume,
  129. .vga_set_state = &r100_vga_set_state,
  130. .gpu_reset = &r300_gpu_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .cp_commit = &r100_cp_commit,
  134. .ring_start = &r300_ring_start,
  135. .ring_test = &r100_ring_test,
  136. .ring_ib_execute = &r100_ring_ib_execute,
  137. .irq_set = &r100_irq_set,
  138. .irq_process = &r100_irq_process,
  139. .get_vblank_counter = &r100_get_vblank_counter,
  140. .fence_ring_emit = &r300_fence_ring_emit,
  141. .cs_parse = &r300_cs_parse,
  142. .copy_blit = &r100_copy_blit,
  143. .copy_dma = &r300_copy_dma,
  144. .copy = &r100_copy_blit,
  145. .set_engine_clock = &radeon_legacy_set_engine_clock,
  146. .set_memory_clock = NULL,
  147. .set_pcie_lanes = &rv370_set_pcie_lanes,
  148. .set_clock_gating = &radeon_legacy_set_clock_gating,
  149. .set_surface_reg = r100_set_surface_reg,
  150. .clear_surface_reg = r100_clear_surface_reg,
  151. .bandwidth_update = &r100_bandwidth_update,
  152. };
  153. /*
  154. * r420,r423,rv410
  155. */
  156. extern int r420_init(struct radeon_device *rdev);
  157. extern void r420_fini(struct radeon_device *rdev);
  158. extern int r420_suspend(struct radeon_device *rdev);
  159. extern int r420_resume(struct radeon_device *rdev);
  160. static struct radeon_asic r420_asic = {
  161. .init = &r420_init,
  162. .fini = &r420_fini,
  163. .suspend = &r420_suspend,
  164. .resume = &r420_resume,
  165. .vga_set_state = &r100_vga_set_state,
  166. .gpu_reset = &r300_gpu_reset,
  167. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  168. .gart_set_page = &rv370_pcie_gart_set_page,
  169. .cp_commit = &r100_cp_commit,
  170. .ring_start = &r300_ring_start,
  171. .ring_test = &r100_ring_test,
  172. .ring_ib_execute = &r100_ring_ib_execute,
  173. .irq_set = &r100_irq_set,
  174. .irq_process = &r100_irq_process,
  175. .get_vblank_counter = &r100_get_vblank_counter,
  176. .fence_ring_emit = &r300_fence_ring_emit,
  177. .cs_parse = &r300_cs_parse,
  178. .copy_blit = &r100_copy_blit,
  179. .copy_dma = &r300_copy_dma,
  180. .copy = &r100_copy_blit,
  181. .set_engine_clock = &radeon_atom_set_engine_clock,
  182. .set_memory_clock = &radeon_atom_set_memory_clock,
  183. .set_pcie_lanes = &rv370_set_pcie_lanes,
  184. .set_clock_gating = &radeon_atom_set_clock_gating,
  185. .set_surface_reg = r100_set_surface_reg,
  186. .clear_surface_reg = r100_clear_surface_reg,
  187. .bandwidth_update = &r100_bandwidth_update,
  188. };
  189. /*
  190. * rs400,rs480
  191. */
  192. extern int rs400_init(struct radeon_device *rdev);
  193. extern void rs400_fini(struct radeon_device *rdev);
  194. extern int rs400_suspend(struct radeon_device *rdev);
  195. extern int rs400_resume(struct radeon_device *rdev);
  196. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  197. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  198. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  199. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  200. static struct radeon_asic rs400_asic = {
  201. .init = &rs400_init,
  202. .fini = &rs400_fini,
  203. .suspend = &rs400_suspend,
  204. .resume = &rs400_resume,
  205. .vga_set_state = &r100_vga_set_state,
  206. .gpu_reset = &r300_gpu_reset,
  207. .gart_tlb_flush = &rs400_gart_tlb_flush,
  208. .gart_set_page = &rs400_gart_set_page,
  209. .cp_commit = &r100_cp_commit,
  210. .ring_start = &r300_ring_start,
  211. .ring_test = &r100_ring_test,
  212. .ring_ib_execute = &r100_ring_ib_execute,
  213. .irq_set = &r100_irq_set,
  214. .irq_process = &r100_irq_process,
  215. .get_vblank_counter = &r100_get_vblank_counter,
  216. .fence_ring_emit = &r300_fence_ring_emit,
  217. .cs_parse = &r300_cs_parse,
  218. .copy_blit = &r100_copy_blit,
  219. .copy_dma = &r300_copy_dma,
  220. .copy = &r100_copy_blit,
  221. .set_engine_clock = &radeon_legacy_set_engine_clock,
  222. .set_memory_clock = NULL,
  223. .set_pcie_lanes = NULL,
  224. .set_clock_gating = &radeon_legacy_set_clock_gating,
  225. .set_surface_reg = r100_set_surface_reg,
  226. .clear_surface_reg = r100_clear_surface_reg,
  227. .bandwidth_update = &r100_bandwidth_update,
  228. };
  229. /*
  230. * rs600.
  231. */
  232. extern int rs600_init(struct radeon_device *rdev);
  233. extern void rs600_fini(struct radeon_device *rdev);
  234. extern int rs600_suspend(struct radeon_device *rdev);
  235. extern int rs600_resume(struct radeon_device *rdev);
  236. int rs600_irq_set(struct radeon_device *rdev);
  237. int rs600_irq_process(struct radeon_device *rdev);
  238. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  239. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  240. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  241. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  242. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  243. void rs600_bandwidth_update(struct radeon_device *rdev);
  244. static struct radeon_asic rs600_asic = {
  245. .init = &rs600_init,
  246. .fini = &rs600_fini,
  247. .suspend = &rs600_suspend,
  248. .resume = &rs600_resume,
  249. .vga_set_state = &r100_vga_set_state,
  250. .gpu_reset = &r300_gpu_reset,
  251. .gart_tlb_flush = &rs600_gart_tlb_flush,
  252. .gart_set_page = &rs600_gart_set_page,
  253. .cp_commit = &r100_cp_commit,
  254. .ring_start = &r300_ring_start,
  255. .ring_test = &r100_ring_test,
  256. .ring_ib_execute = &r100_ring_ib_execute,
  257. .irq_set = &rs600_irq_set,
  258. .irq_process = &rs600_irq_process,
  259. .get_vblank_counter = &rs600_get_vblank_counter,
  260. .fence_ring_emit = &r300_fence_ring_emit,
  261. .cs_parse = &r300_cs_parse,
  262. .copy_blit = &r100_copy_blit,
  263. .copy_dma = &r300_copy_dma,
  264. .copy = &r100_copy_blit,
  265. .set_engine_clock = &radeon_atom_set_engine_clock,
  266. .set_memory_clock = &radeon_atom_set_memory_clock,
  267. .set_pcie_lanes = NULL,
  268. .set_clock_gating = &radeon_atom_set_clock_gating,
  269. .bandwidth_update = &rs600_bandwidth_update,
  270. };
  271. /*
  272. * rs690,rs740
  273. */
  274. int rs690_init(struct radeon_device *rdev);
  275. void rs690_fini(struct radeon_device *rdev);
  276. int rs690_resume(struct radeon_device *rdev);
  277. int rs690_suspend(struct radeon_device *rdev);
  278. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  279. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  280. void rs690_bandwidth_update(struct radeon_device *rdev);
  281. static struct radeon_asic rs690_asic = {
  282. .init = &rs690_init,
  283. .fini = &rs690_fini,
  284. .suspend = &rs690_suspend,
  285. .resume = &rs690_resume,
  286. .vga_set_state = &r100_vga_set_state,
  287. .gpu_reset = &r300_gpu_reset,
  288. .gart_tlb_flush = &rs400_gart_tlb_flush,
  289. .gart_set_page = &rs400_gart_set_page,
  290. .cp_commit = &r100_cp_commit,
  291. .ring_start = &r300_ring_start,
  292. .ring_test = &r100_ring_test,
  293. .ring_ib_execute = &r100_ring_ib_execute,
  294. .irq_set = &rs600_irq_set,
  295. .irq_process = &rs600_irq_process,
  296. .get_vblank_counter = &rs600_get_vblank_counter,
  297. .fence_ring_emit = &r300_fence_ring_emit,
  298. .cs_parse = &r300_cs_parse,
  299. .copy_blit = &r100_copy_blit,
  300. .copy_dma = &r300_copy_dma,
  301. .copy = &r300_copy_dma,
  302. .set_engine_clock = &radeon_atom_set_engine_clock,
  303. .set_memory_clock = &radeon_atom_set_memory_clock,
  304. .set_pcie_lanes = NULL,
  305. .set_clock_gating = &radeon_atom_set_clock_gating,
  306. .set_surface_reg = r100_set_surface_reg,
  307. .clear_surface_reg = r100_clear_surface_reg,
  308. .bandwidth_update = &rs690_bandwidth_update,
  309. };
  310. /*
  311. * rv515
  312. */
  313. int rv515_init(struct radeon_device *rdev);
  314. void rv515_fini(struct radeon_device *rdev);
  315. int rv515_gpu_reset(struct radeon_device *rdev);
  316. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  317. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  318. void rv515_ring_start(struct radeon_device *rdev);
  319. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  320. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  321. void rv515_bandwidth_update(struct radeon_device *rdev);
  322. int rv515_resume(struct radeon_device *rdev);
  323. int rv515_suspend(struct radeon_device *rdev);
  324. static struct radeon_asic rv515_asic = {
  325. .init = &rv515_init,
  326. .fini = &rv515_fini,
  327. .suspend = &rv515_suspend,
  328. .resume = &rv515_resume,
  329. .vga_set_state = &r100_vga_set_state,
  330. .gpu_reset = &rv515_gpu_reset,
  331. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  332. .gart_set_page = &rv370_pcie_gart_set_page,
  333. .cp_commit = &r100_cp_commit,
  334. .ring_start = &rv515_ring_start,
  335. .ring_test = &r100_ring_test,
  336. .ring_ib_execute = &r100_ring_ib_execute,
  337. .irq_set = &rs600_irq_set,
  338. .irq_process = &rs600_irq_process,
  339. .get_vblank_counter = &rs600_get_vblank_counter,
  340. .fence_ring_emit = &r300_fence_ring_emit,
  341. .cs_parse = &r300_cs_parse,
  342. .copy_blit = &r100_copy_blit,
  343. .copy_dma = &r300_copy_dma,
  344. .copy = &r100_copy_blit,
  345. .set_engine_clock = &radeon_atom_set_engine_clock,
  346. .set_memory_clock = &radeon_atom_set_memory_clock,
  347. .set_pcie_lanes = &rv370_set_pcie_lanes,
  348. .set_clock_gating = &radeon_atom_set_clock_gating,
  349. .set_surface_reg = r100_set_surface_reg,
  350. .clear_surface_reg = r100_clear_surface_reg,
  351. .bandwidth_update = &rv515_bandwidth_update,
  352. };
  353. /*
  354. * r520,rv530,rv560,rv570,r580
  355. */
  356. int r520_init(struct radeon_device *rdev);
  357. int r520_resume(struct radeon_device *rdev);
  358. static struct radeon_asic r520_asic = {
  359. .init = &r520_init,
  360. .fini = &rv515_fini,
  361. .suspend = &rv515_suspend,
  362. .resume = &r520_resume,
  363. .vga_set_state = &r100_vga_set_state,
  364. .gpu_reset = &rv515_gpu_reset,
  365. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  366. .gart_set_page = &rv370_pcie_gart_set_page,
  367. .cp_commit = &r100_cp_commit,
  368. .ring_start = &rv515_ring_start,
  369. .ring_test = &r100_ring_test,
  370. .ring_ib_execute = &r100_ring_ib_execute,
  371. .irq_set = &rs600_irq_set,
  372. .irq_process = &rs600_irq_process,
  373. .get_vblank_counter = &rs600_get_vblank_counter,
  374. .fence_ring_emit = &r300_fence_ring_emit,
  375. .cs_parse = &r300_cs_parse,
  376. .copy_blit = &r100_copy_blit,
  377. .copy_dma = &r300_copy_dma,
  378. .copy = &r100_copy_blit,
  379. .set_engine_clock = &radeon_atom_set_engine_clock,
  380. .set_memory_clock = &radeon_atom_set_memory_clock,
  381. .set_pcie_lanes = &rv370_set_pcie_lanes,
  382. .set_clock_gating = &radeon_atom_set_clock_gating,
  383. .set_surface_reg = r100_set_surface_reg,
  384. .clear_surface_reg = r100_clear_surface_reg,
  385. .bandwidth_update = &rv515_bandwidth_update,
  386. };
  387. /*
  388. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  389. */
  390. int r600_init(struct radeon_device *rdev);
  391. void r600_fini(struct radeon_device *rdev);
  392. int r600_suspend(struct radeon_device *rdev);
  393. int r600_resume(struct radeon_device *rdev);
  394. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  395. int r600_wb_init(struct radeon_device *rdev);
  396. void r600_wb_fini(struct radeon_device *rdev);
  397. void r600_cp_commit(struct radeon_device *rdev);
  398. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  399. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  400. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  401. int r600_cs_parse(struct radeon_cs_parser *p);
  402. void r600_fence_ring_emit(struct radeon_device *rdev,
  403. struct radeon_fence *fence);
  404. int r600_copy_dma(struct radeon_device *rdev,
  405. uint64_t src_offset,
  406. uint64_t dst_offset,
  407. unsigned num_pages,
  408. struct radeon_fence *fence);
  409. int r600_irq_process(struct radeon_device *rdev);
  410. int r600_irq_set(struct radeon_device *rdev);
  411. int r600_gpu_reset(struct radeon_device *rdev);
  412. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  413. uint32_t tiling_flags, uint32_t pitch,
  414. uint32_t offset, uint32_t obj_size);
  415. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  416. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  417. int r600_ring_test(struct radeon_device *rdev);
  418. int r600_copy_blit(struct radeon_device *rdev,
  419. uint64_t src_offset, uint64_t dst_offset,
  420. unsigned num_pages, struct radeon_fence *fence);
  421. static struct radeon_asic r600_asic = {
  422. .init = &r600_init,
  423. .fini = &r600_fini,
  424. .suspend = &r600_suspend,
  425. .resume = &r600_resume,
  426. .cp_commit = &r600_cp_commit,
  427. .vga_set_state = &r600_vga_set_state,
  428. .gpu_reset = &r600_gpu_reset,
  429. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  430. .gart_set_page = &rs600_gart_set_page,
  431. .ring_test = &r600_ring_test,
  432. .ring_ib_execute = &r600_ring_ib_execute,
  433. .irq_set = &r600_irq_set,
  434. .irq_process = &r600_irq_process,
  435. .fence_ring_emit = &r600_fence_ring_emit,
  436. .cs_parse = &r600_cs_parse,
  437. .copy_blit = &r600_copy_blit,
  438. .copy_dma = &r600_copy_blit,
  439. .copy = &r600_copy_blit,
  440. .set_engine_clock = &radeon_atom_set_engine_clock,
  441. .set_memory_clock = &radeon_atom_set_memory_clock,
  442. .set_pcie_lanes = NULL,
  443. .set_clock_gating = &radeon_atom_set_clock_gating,
  444. .set_surface_reg = r600_set_surface_reg,
  445. .clear_surface_reg = r600_clear_surface_reg,
  446. .bandwidth_update = &rv515_bandwidth_update,
  447. };
  448. /*
  449. * rv770,rv730,rv710,rv740
  450. */
  451. int rv770_init(struct radeon_device *rdev);
  452. void rv770_fini(struct radeon_device *rdev);
  453. int rv770_suspend(struct radeon_device *rdev);
  454. int rv770_resume(struct radeon_device *rdev);
  455. int rv770_gpu_reset(struct radeon_device *rdev);
  456. static struct radeon_asic rv770_asic = {
  457. .init = &rv770_init,
  458. .fini = &rv770_fini,
  459. .suspend = &rv770_suspend,
  460. .resume = &rv770_resume,
  461. .cp_commit = &r600_cp_commit,
  462. .gpu_reset = &rv770_gpu_reset,
  463. .vga_set_state = &r600_vga_set_state,
  464. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  465. .gart_set_page = &rs600_gart_set_page,
  466. .ring_test = &r600_ring_test,
  467. .ring_ib_execute = &r600_ring_ib_execute,
  468. .irq_set = &r600_irq_set,
  469. .irq_process = &r600_irq_process,
  470. .fence_ring_emit = &r600_fence_ring_emit,
  471. .cs_parse = &r600_cs_parse,
  472. .copy_blit = &r600_copy_blit,
  473. .copy_dma = &r600_copy_blit,
  474. .copy = &r600_copy_blit,
  475. .set_engine_clock = &radeon_atom_set_engine_clock,
  476. .set_memory_clock = &radeon_atom_set_memory_clock,
  477. .set_pcie_lanes = NULL,
  478. .set_clock_gating = &radeon_atom_set_clock_gating,
  479. .set_surface_reg = r600_set_surface_reg,
  480. .clear_surface_reg = r600_clear_surface_reg,
  481. .bandwidth_update = &rv515_bandwidth_update,
  482. };
  483. #endif