i915_irq.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. I915_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. I915_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. drm_helper_hpd_irq_event(dev);
  240. }
  241. static void i915_handle_rps_change(struct drm_device *dev)
  242. {
  243. drm_i915_private_t *dev_priv = dev->dev_private;
  244. u32 busy_up, busy_down, max_avg, min_avg;
  245. u8 new_delay = dev_priv->cur_delay;
  246. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  247. busy_up = I915_READ(RCPREVBSYTUPAVG);
  248. busy_down = I915_READ(RCPREVBSYTDNAVG);
  249. max_avg = I915_READ(RCBMAXAVG);
  250. min_avg = I915_READ(RCBMINAVG);
  251. /* Handle RCS change request from hw */
  252. if (busy_up > max_avg) {
  253. if (dev_priv->cur_delay != dev_priv->max_delay)
  254. new_delay = dev_priv->cur_delay - 1;
  255. if (new_delay < dev_priv->max_delay)
  256. new_delay = dev_priv->max_delay;
  257. } else if (busy_down < min_avg) {
  258. if (dev_priv->cur_delay != dev_priv->min_delay)
  259. new_delay = dev_priv->cur_delay + 1;
  260. if (new_delay > dev_priv->min_delay)
  261. new_delay = dev_priv->min_delay;
  262. }
  263. if (ironlake_set_drps(dev, new_delay))
  264. dev_priv->cur_delay = new_delay;
  265. return;
  266. }
  267. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  268. {
  269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  270. int ret = IRQ_NONE;
  271. u32 de_iir, gt_iir, de_ier, pch_iir;
  272. struct drm_i915_master_private *master_priv;
  273. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  274. /* disable master interrupt before clearing iir */
  275. de_ier = I915_READ(DEIER);
  276. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  277. (void)I915_READ(DEIER);
  278. de_iir = I915_READ(DEIIR);
  279. gt_iir = I915_READ(GTIIR);
  280. pch_iir = I915_READ(SDEIIR);
  281. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  282. goto done;
  283. ret = IRQ_HANDLED;
  284. if (dev->primary->master) {
  285. master_priv = dev->primary->master->driver_priv;
  286. if (master_priv->sarea_priv)
  287. master_priv->sarea_priv->last_dispatch =
  288. READ_BREADCRUMB(dev_priv);
  289. }
  290. if (gt_iir & GT_PIPE_NOTIFY) {
  291. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  292. render_ring->irq_gem_seqno = seqno;
  293. trace_i915_gem_request_complete(dev, seqno);
  294. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  295. dev_priv->hangcheck_count = 0;
  296. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  297. }
  298. if (gt_iir & GT_BSD_USER_INTERRUPT)
  299. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  300. if (de_iir & DE_GSE)
  301. ironlake_opregion_gse_intr(dev);
  302. if (de_iir & DE_PLANEA_FLIP_DONE) {
  303. intel_prepare_page_flip(dev, 0);
  304. intel_finish_page_flip(dev, 0);
  305. }
  306. if (de_iir & DE_PLANEB_FLIP_DONE) {
  307. intel_prepare_page_flip(dev, 1);
  308. intel_finish_page_flip(dev, 1);
  309. }
  310. if (de_iir & DE_PIPEA_VBLANK)
  311. drm_handle_vblank(dev, 0);
  312. if (de_iir & DE_PIPEB_VBLANK)
  313. drm_handle_vblank(dev, 1);
  314. /* check event from PCH */
  315. if ((de_iir & DE_PCH_EVENT) &&
  316. (pch_iir & SDE_HOTPLUG_MASK)) {
  317. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  318. }
  319. if (de_iir & DE_PCU_EVENT) {
  320. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  321. i915_handle_rps_change(dev);
  322. }
  323. /* should clear PCH hotplug event before clear CPU irq */
  324. I915_WRITE(SDEIIR, pch_iir);
  325. I915_WRITE(GTIIR, gt_iir);
  326. I915_WRITE(DEIIR, de_iir);
  327. done:
  328. I915_WRITE(DEIER, de_ier);
  329. (void)I915_READ(DEIER);
  330. return ret;
  331. }
  332. /**
  333. * i915_error_work_func - do process context error handling work
  334. * @work: work struct
  335. *
  336. * Fire an error uevent so userspace can see that a hang or error
  337. * was detected.
  338. */
  339. static void i915_error_work_func(struct work_struct *work)
  340. {
  341. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  342. error_work);
  343. struct drm_device *dev = dev_priv->dev;
  344. char *error_event[] = { "ERROR=1", NULL };
  345. char *reset_event[] = { "RESET=1", NULL };
  346. char *reset_done_event[] = { "ERROR=0", NULL };
  347. DRM_DEBUG_DRIVER("generating error event\n");
  348. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  349. if (atomic_read(&dev_priv->mm.wedged)) {
  350. if (IS_I965G(dev)) {
  351. DRM_DEBUG_DRIVER("resetting chip\n");
  352. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  353. if (!i965_reset(dev, GDRST_RENDER)) {
  354. atomic_set(&dev_priv->mm.wedged, 0);
  355. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  356. }
  357. } else {
  358. DRM_DEBUG_DRIVER("reboot required\n");
  359. }
  360. }
  361. }
  362. static struct drm_i915_error_object *
  363. i915_error_object_create(struct drm_device *dev,
  364. struct drm_gem_object *src)
  365. {
  366. struct drm_i915_error_object *dst;
  367. struct drm_i915_gem_object *src_priv;
  368. int page, page_count;
  369. if (src == NULL)
  370. return NULL;
  371. src_priv = to_intel_bo(src);
  372. if (src_priv->pages == NULL)
  373. return NULL;
  374. page_count = src->size / PAGE_SIZE;
  375. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  376. if (dst == NULL)
  377. return NULL;
  378. for (page = 0; page < page_count; page++) {
  379. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  380. unsigned long flags;
  381. if (d == NULL)
  382. goto unwind;
  383. local_irq_save(flags);
  384. s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
  385. memcpy(d, s, PAGE_SIZE);
  386. kunmap_atomic(s, KM_IRQ0);
  387. local_irq_restore(flags);
  388. dst->pages[page] = d;
  389. }
  390. dst->page_count = page_count;
  391. dst->gtt_offset = src_priv->gtt_offset;
  392. return dst;
  393. unwind:
  394. while (page--)
  395. kfree(dst->pages[page]);
  396. kfree(dst);
  397. return NULL;
  398. }
  399. static void
  400. i915_error_object_free(struct drm_i915_error_object *obj)
  401. {
  402. int page;
  403. if (obj == NULL)
  404. return;
  405. for (page = 0; page < obj->page_count; page++)
  406. kfree(obj->pages[page]);
  407. kfree(obj);
  408. }
  409. static void
  410. i915_error_state_free(struct drm_device *dev,
  411. struct drm_i915_error_state *error)
  412. {
  413. i915_error_object_free(error->batchbuffer[0]);
  414. i915_error_object_free(error->batchbuffer[1]);
  415. i915_error_object_free(error->ringbuffer);
  416. kfree(error->active_bo);
  417. kfree(error);
  418. }
  419. static u32
  420. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  421. {
  422. u32 cmd;
  423. if (IS_I830(dev) || IS_845G(dev))
  424. cmd = MI_BATCH_BUFFER;
  425. else if (IS_I965G(dev))
  426. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  427. MI_BATCH_NON_SECURE_I965);
  428. else
  429. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  430. return ring[0] == cmd ? ring[1] : 0;
  431. }
  432. static u32
  433. i915_ringbuffer_last_batch(struct drm_device *dev)
  434. {
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. u32 head, bbaddr;
  437. u32 *ring;
  438. /* Locate the current position in the ringbuffer and walk back
  439. * to find the most recently dispatched batch buffer.
  440. */
  441. bbaddr = 0;
  442. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  443. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  444. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  445. bbaddr = i915_get_bbaddr(dev, ring);
  446. if (bbaddr)
  447. break;
  448. }
  449. if (bbaddr == 0) {
  450. ring = (u32 *)(dev_priv->render_ring.virtual_start
  451. + dev_priv->render_ring.size);
  452. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  453. bbaddr = i915_get_bbaddr(dev, ring);
  454. if (bbaddr)
  455. break;
  456. }
  457. }
  458. return bbaddr;
  459. }
  460. /**
  461. * i915_capture_error_state - capture an error record for later analysis
  462. * @dev: drm device
  463. *
  464. * Should be called when an error is detected (either a hang or an error
  465. * interrupt) to capture error state from the time of the error. Fills
  466. * out a structure which becomes available in debugfs for user level tools
  467. * to pick up.
  468. */
  469. static void i915_capture_error_state(struct drm_device *dev)
  470. {
  471. struct drm_i915_private *dev_priv = dev->dev_private;
  472. struct drm_i915_gem_object *obj_priv;
  473. struct drm_i915_error_state *error;
  474. struct drm_gem_object *batchbuffer[2];
  475. unsigned long flags;
  476. u32 bbaddr;
  477. int count;
  478. spin_lock_irqsave(&dev_priv->error_lock, flags);
  479. error = dev_priv->first_error;
  480. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  481. if (error)
  482. return;
  483. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  484. if (!error) {
  485. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  486. return;
  487. }
  488. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  489. error->eir = I915_READ(EIR);
  490. error->pgtbl_er = I915_READ(PGTBL_ER);
  491. error->pipeastat = I915_READ(PIPEASTAT);
  492. error->pipebstat = I915_READ(PIPEBSTAT);
  493. error->instpm = I915_READ(INSTPM);
  494. if (!IS_I965G(dev)) {
  495. error->ipeir = I915_READ(IPEIR);
  496. error->ipehr = I915_READ(IPEHR);
  497. error->instdone = I915_READ(INSTDONE);
  498. error->acthd = I915_READ(ACTHD);
  499. error->bbaddr = 0;
  500. } else {
  501. error->ipeir = I915_READ(IPEIR_I965);
  502. error->ipehr = I915_READ(IPEHR_I965);
  503. error->instdone = I915_READ(INSTDONE_I965);
  504. error->instps = I915_READ(INSTPS);
  505. error->instdone1 = I915_READ(INSTDONE1);
  506. error->acthd = I915_READ(ACTHD_I965);
  507. error->bbaddr = I915_READ64(BB_ADDR);
  508. }
  509. bbaddr = i915_ringbuffer_last_batch(dev);
  510. /* Grab the current batchbuffer, most likely to have crashed. */
  511. batchbuffer[0] = NULL;
  512. batchbuffer[1] = NULL;
  513. count = 0;
  514. list_for_each_entry(obj_priv,
  515. &dev_priv->render_ring.active_list, list) {
  516. struct drm_gem_object *obj = &obj_priv->base;
  517. if (batchbuffer[0] == NULL &&
  518. bbaddr >= obj_priv->gtt_offset &&
  519. bbaddr < obj_priv->gtt_offset + obj->size)
  520. batchbuffer[0] = obj;
  521. if (batchbuffer[1] == NULL &&
  522. error->acthd >= obj_priv->gtt_offset &&
  523. error->acthd < obj_priv->gtt_offset + obj->size &&
  524. batchbuffer[0] != obj)
  525. batchbuffer[1] = obj;
  526. count++;
  527. }
  528. /* We need to copy these to an anonymous buffer as the simplest
  529. * method to avoid being overwritten by userpace.
  530. */
  531. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  532. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  533. /* Record the ringbuffer */
  534. error->ringbuffer = i915_error_object_create(dev,
  535. dev_priv->render_ring.gem_object);
  536. /* Record buffers on the active list. */
  537. error->active_bo = NULL;
  538. error->active_bo_count = 0;
  539. if (count)
  540. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  541. GFP_ATOMIC);
  542. if (error->active_bo) {
  543. int i = 0;
  544. list_for_each_entry(obj_priv,
  545. &dev_priv->render_ring.active_list, list) {
  546. struct drm_gem_object *obj = &obj_priv->base;
  547. error->active_bo[i].size = obj->size;
  548. error->active_bo[i].name = obj->name;
  549. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  550. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  551. error->active_bo[i].read_domains = obj->read_domains;
  552. error->active_bo[i].write_domain = obj->write_domain;
  553. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  554. error->active_bo[i].pinned = 0;
  555. if (obj_priv->pin_count > 0)
  556. error->active_bo[i].pinned = 1;
  557. if (obj_priv->user_pin_count > 0)
  558. error->active_bo[i].pinned = -1;
  559. error->active_bo[i].tiling = obj_priv->tiling_mode;
  560. error->active_bo[i].dirty = obj_priv->dirty;
  561. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  562. if (++i == count)
  563. break;
  564. }
  565. error->active_bo_count = i;
  566. }
  567. do_gettimeofday(&error->time);
  568. spin_lock_irqsave(&dev_priv->error_lock, flags);
  569. if (dev_priv->first_error == NULL) {
  570. dev_priv->first_error = error;
  571. error = NULL;
  572. }
  573. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  574. if (error)
  575. i915_error_state_free(dev, error);
  576. }
  577. void i915_destroy_error_state(struct drm_device *dev)
  578. {
  579. struct drm_i915_private *dev_priv = dev->dev_private;
  580. struct drm_i915_error_state *error;
  581. spin_lock(&dev_priv->error_lock);
  582. error = dev_priv->first_error;
  583. dev_priv->first_error = NULL;
  584. spin_unlock(&dev_priv->error_lock);
  585. if (error)
  586. i915_error_state_free(dev, error);
  587. }
  588. static void i915_report_and_clear_eir(struct drm_device *dev)
  589. {
  590. struct drm_i915_private *dev_priv = dev->dev_private;
  591. u32 eir = I915_READ(EIR);
  592. if (!eir)
  593. return;
  594. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  595. eir);
  596. if (IS_G4X(dev)) {
  597. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  598. u32 ipeir = I915_READ(IPEIR_I965);
  599. printk(KERN_ERR " IPEIR: 0x%08x\n",
  600. I915_READ(IPEIR_I965));
  601. printk(KERN_ERR " IPEHR: 0x%08x\n",
  602. I915_READ(IPEHR_I965));
  603. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  604. I915_READ(INSTDONE_I965));
  605. printk(KERN_ERR " INSTPS: 0x%08x\n",
  606. I915_READ(INSTPS));
  607. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  608. I915_READ(INSTDONE1));
  609. printk(KERN_ERR " ACTHD: 0x%08x\n",
  610. I915_READ(ACTHD_I965));
  611. I915_WRITE(IPEIR_I965, ipeir);
  612. (void)I915_READ(IPEIR_I965);
  613. }
  614. if (eir & GM45_ERROR_PAGE_TABLE) {
  615. u32 pgtbl_err = I915_READ(PGTBL_ER);
  616. printk(KERN_ERR "page table error\n");
  617. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  618. pgtbl_err);
  619. I915_WRITE(PGTBL_ER, pgtbl_err);
  620. (void)I915_READ(PGTBL_ER);
  621. }
  622. }
  623. if (IS_I9XX(dev)) {
  624. if (eir & I915_ERROR_PAGE_TABLE) {
  625. u32 pgtbl_err = I915_READ(PGTBL_ER);
  626. printk(KERN_ERR "page table error\n");
  627. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  628. pgtbl_err);
  629. I915_WRITE(PGTBL_ER, pgtbl_err);
  630. (void)I915_READ(PGTBL_ER);
  631. }
  632. }
  633. if (eir & I915_ERROR_MEMORY_REFRESH) {
  634. u32 pipea_stats = I915_READ(PIPEASTAT);
  635. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  636. printk(KERN_ERR "memory refresh error\n");
  637. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  638. pipea_stats);
  639. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  640. pipeb_stats);
  641. /* pipestat has already been acked */
  642. }
  643. if (eir & I915_ERROR_INSTRUCTION) {
  644. printk(KERN_ERR "instruction error\n");
  645. printk(KERN_ERR " INSTPM: 0x%08x\n",
  646. I915_READ(INSTPM));
  647. if (!IS_I965G(dev)) {
  648. u32 ipeir = I915_READ(IPEIR);
  649. printk(KERN_ERR " IPEIR: 0x%08x\n",
  650. I915_READ(IPEIR));
  651. printk(KERN_ERR " IPEHR: 0x%08x\n",
  652. I915_READ(IPEHR));
  653. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  654. I915_READ(INSTDONE));
  655. printk(KERN_ERR " ACTHD: 0x%08x\n",
  656. I915_READ(ACTHD));
  657. I915_WRITE(IPEIR, ipeir);
  658. (void)I915_READ(IPEIR);
  659. } else {
  660. u32 ipeir = I915_READ(IPEIR_I965);
  661. printk(KERN_ERR " IPEIR: 0x%08x\n",
  662. I915_READ(IPEIR_I965));
  663. printk(KERN_ERR " IPEHR: 0x%08x\n",
  664. I915_READ(IPEHR_I965));
  665. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  666. I915_READ(INSTDONE_I965));
  667. printk(KERN_ERR " INSTPS: 0x%08x\n",
  668. I915_READ(INSTPS));
  669. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  670. I915_READ(INSTDONE1));
  671. printk(KERN_ERR " ACTHD: 0x%08x\n",
  672. I915_READ(ACTHD_I965));
  673. I915_WRITE(IPEIR_I965, ipeir);
  674. (void)I915_READ(IPEIR_I965);
  675. }
  676. }
  677. I915_WRITE(EIR, eir);
  678. (void)I915_READ(EIR);
  679. eir = I915_READ(EIR);
  680. if (eir) {
  681. /*
  682. * some errors might have become stuck,
  683. * mask them.
  684. */
  685. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  686. I915_WRITE(EMR, I915_READ(EMR) | eir);
  687. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  688. }
  689. }
  690. /**
  691. * i915_handle_error - handle an error interrupt
  692. * @dev: drm device
  693. *
  694. * Do some basic checking of regsiter state at error interrupt time and
  695. * dump it to the syslog. Also call i915_capture_error_state() to make
  696. * sure we get a record and make it available in debugfs. Fire a uevent
  697. * so userspace knows something bad happened (should trigger collection
  698. * of a ring dump etc.).
  699. */
  700. static void i915_handle_error(struct drm_device *dev, bool wedged)
  701. {
  702. struct drm_i915_private *dev_priv = dev->dev_private;
  703. i915_capture_error_state(dev);
  704. i915_report_and_clear_eir(dev);
  705. if (wedged) {
  706. atomic_set(&dev_priv->mm.wedged, 1);
  707. /*
  708. * Wakeup waiting processes so they don't hang
  709. */
  710. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  711. }
  712. queue_work(dev_priv->wq, &dev_priv->error_work);
  713. }
  714. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  715. {
  716. struct drm_device *dev = (struct drm_device *) arg;
  717. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  718. struct drm_i915_master_private *master_priv;
  719. u32 iir, new_iir;
  720. u32 pipea_stats, pipeb_stats;
  721. u32 vblank_status;
  722. u32 vblank_enable;
  723. int vblank = 0;
  724. unsigned long irqflags;
  725. int irq_received;
  726. int ret = IRQ_NONE;
  727. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  728. atomic_inc(&dev_priv->irq_received);
  729. if (HAS_PCH_SPLIT(dev))
  730. return ironlake_irq_handler(dev);
  731. iir = I915_READ(IIR);
  732. if (IS_I965G(dev)) {
  733. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  734. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  735. } else {
  736. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  737. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  738. }
  739. for (;;) {
  740. irq_received = iir != 0;
  741. /* Can't rely on pipestat interrupt bit in iir as it might
  742. * have been cleared after the pipestat interrupt was received.
  743. * It doesn't set the bit in iir again, but it still produces
  744. * interrupts (for non-MSI).
  745. */
  746. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  747. pipea_stats = I915_READ(PIPEASTAT);
  748. pipeb_stats = I915_READ(PIPEBSTAT);
  749. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  750. i915_handle_error(dev, false);
  751. /*
  752. * Clear the PIPE(A|B)STAT regs before the IIR
  753. */
  754. if (pipea_stats & 0x8000ffff) {
  755. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  756. DRM_DEBUG_DRIVER("pipe a underrun\n");
  757. I915_WRITE(PIPEASTAT, pipea_stats);
  758. irq_received = 1;
  759. }
  760. if (pipeb_stats & 0x8000ffff) {
  761. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  762. DRM_DEBUG_DRIVER("pipe b underrun\n");
  763. I915_WRITE(PIPEBSTAT, pipeb_stats);
  764. irq_received = 1;
  765. }
  766. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  767. if (!irq_received)
  768. break;
  769. ret = IRQ_HANDLED;
  770. /* Consume port. Then clear IIR or we'll miss events */
  771. if ((I915_HAS_HOTPLUG(dev)) &&
  772. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  773. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  774. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  775. hotplug_status);
  776. if (hotplug_status & dev_priv->hotplug_supported_mask)
  777. queue_work(dev_priv->wq,
  778. &dev_priv->hotplug_work);
  779. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  780. I915_READ(PORT_HOTPLUG_STAT);
  781. }
  782. I915_WRITE(IIR, iir);
  783. new_iir = I915_READ(IIR); /* Flush posted writes */
  784. if (dev->primary->master) {
  785. master_priv = dev->primary->master->driver_priv;
  786. if (master_priv->sarea_priv)
  787. master_priv->sarea_priv->last_dispatch =
  788. READ_BREADCRUMB(dev_priv);
  789. }
  790. if (iir & I915_USER_INTERRUPT) {
  791. u32 seqno =
  792. render_ring->get_gem_seqno(dev, render_ring);
  793. render_ring->irq_gem_seqno = seqno;
  794. trace_i915_gem_request_complete(dev, seqno);
  795. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  796. dev_priv->hangcheck_count = 0;
  797. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  798. }
  799. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  800. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  801. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  802. intel_prepare_page_flip(dev, 0);
  803. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  804. intel_prepare_page_flip(dev, 1);
  805. if (pipea_stats & vblank_status) {
  806. vblank++;
  807. drm_handle_vblank(dev, 0);
  808. intel_finish_page_flip(dev, 0);
  809. }
  810. if (pipeb_stats & vblank_status) {
  811. vblank++;
  812. drm_handle_vblank(dev, 1);
  813. intel_finish_page_flip(dev, 1);
  814. }
  815. if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  816. (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  817. (iir & I915_ASLE_INTERRUPT))
  818. opregion_asle_intr(dev);
  819. /* With MSI, interrupts are only generated when iir
  820. * transitions from zero to nonzero. If another bit got
  821. * set while we were handling the existing iir bits, then
  822. * we would never get another interrupt.
  823. *
  824. * This is fine on non-MSI as well, as if we hit this path
  825. * we avoid exiting the interrupt handler only to generate
  826. * another one.
  827. *
  828. * Note that for MSI this could cause a stray interrupt report
  829. * if an interrupt landed in the time between writing IIR and
  830. * the posting read. This should be rare enough to never
  831. * trigger the 99% of 100,000 interrupts test for disabling
  832. * stray interrupts.
  833. */
  834. iir = new_iir;
  835. }
  836. return ret;
  837. }
  838. static int i915_emit_irq(struct drm_device * dev)
  839. {
  840. drm_i915_private_t *dev_priv = dev->dev_private;
  841. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  842. i915_kernel_lost_context(dev);
  843. DRM_DEBUG_DRIVER("\n");
  844. dev_priv->counter++;
  845. if (dev_priv->counter > 0x7FFFFFFFUL)
  846. dev_priv->counter = 1;
  847. if (master_priv->sarea_priv)
  848. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  849. BEGIN_LP_RING(4);
  850. OUT_RING(MI_STORE_DWORD_INDEX);
  851. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  852. OUT_RING(dev_priv->counter);
  853. OUT_RING(MI_USER_INTERRUPT);
  854. ADVANCE_LP_RING();
  855. return dev_priv->counter;
  856. }
  857. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  858. {
  859. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  860. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  861. if (dev_priv->trace_irq_seqno == 0)
  862. render_ring->user_irq_get(dev, render_ring);
  863. dev_priv->trace_irq_seqno = seqno;
  864. }
  865. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  866. {
  867. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  868. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  869. int ret = 0;
  870. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  871. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  872. READ_BREADCRUMB(dev_priv));
  873. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  874. if (master_priv->sarea_priv)
  875. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  876. return 0;
  877. }
  878. if (master_priv->sarea_priv)
  879. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  880. render_ring->user_irq_get(dev, render_ring);
  881. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  882. READ_BREADCRUMB(dev_priv) >= irq_nr);
  883. render_ring->user_irq_put(dev, render_ring);
  884. if (ret == -EBUSY) {
  885. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  886. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  887. }
  888. return ret;
  889. }
  890. /* Needs the lock as it touches the ring.
  891. */
  892. int i915_irq_emit(struct drm_device *dev, void *data,
  893. struct drm_file *file_priv)
  894. {
  895. drm_i915_private_t *dev_priv = dev->dev_private;
  896. drm_i915_irq_emit_t *emit = data;
  897. int result;
  898. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  899. DRM_ERROR("called with no initialization\n");
  900. return -EINVAL;
  901. }
  902. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  903. mutex_lock(&dev->struct_mutex);
  904. result = i915_emit_irq(dev);
  905. mutex_unlock(&dev->struct_mutex);
  906. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  907. DRM_ERROR("copy_to_user\n");
  908. return -EFAULT;
  909. }
  910. return 0;
  911. }
  912. /* Doesn't need the hardware lock.
  913. */
  914. int i915_irq_wait(struct drm_device *dev, void *data,
  915. struct drm_file *file_priv)
  916. {
  917. drm_i915_private_t *dev_priv = dev->dev_private;
  918. drm_i915_irq_wait_t *irqwait = data;
  919. if (!dev_priv) {
  920. DRM_ERROR("called with no initialization\n");
  921. return -EINVAL;
  922. }
  923. return i915_wait_irq(dev, irqwait->irq_seq);
  924. }
  925. /* Called from drm generic code, passed 'crtc' which
  926. * we use as a pipe index
  927. */
  928. int i915_enable_vblank(struct drm_device *dev, int pipe)
  929. {
  930. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  931. unsigned long irqflags;
  932. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  933. u32 pipeconf;
  934. pipeconf = I915_READ(pipeconf_reg);
  935. if (!(pipeconf & PIPEACONF_ENABLE))
  936. return -EINVAL;
  937. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  938. if (HAS_PCH_SPLIT(dev))
  939. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  940. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  941. else if (IS_I965G(dev))
  942. i915_enable_pipestat(dev_priv, pipe,
  943. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  944. else
  945. i915_enable_pipestat(dev_priv, pipe,
  946. PIPE_VBLANK_INTERRUPT_ENABLE);
  947. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  948. return 0;
  949. }
  950. /* Called from drm generic code, passed 'crtc' which
  951. * we use as a pipe index
  952. */
  953. void i915_disable_vblank(struct drm_device *dev, int pipe)
  954. {
  955. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  956. unsigned long irqflags;
  957. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  958. if (HAS_PCH_SPLIT(dev))
  959. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  960. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  961. else
  962. i915_disable_pipestat(dev_priv, pipe,
  963. PIPE_VBLANK_INTERRUPT_ENABLE |
  964. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  965. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  966. }
  967. void i915_enable_interrupt (struct drm_device *dev)
  968. {
  969. struct drm_i915_private *dev_priv = dev->dev_private;
  970. if (!HAS_PCH_SPLIT(dev))
  971. opregion_enable_asle(dev);
  972. dev_priv->irq_enabled = 1;
  973. }
  974. /* Set the vblank monitor pipe
  975. */
  976. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  977. struct drm_file *file_priv)
  978. {
  979. drm_i915_private_t *dev_priv = dev->dev_private;
  980. if (!dev_priv) {
  981. DRM_ERROR("called with no initialization\n");
  982. return -EINVAL;
  983. }
  984. return 0;
  985. }
  986. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  987. struct drm_file *file_priv)
  988. {
  989. drm_i915_private_t *dev_priv = dev->dev_private;
  990. drm_i915_vblank_pipe_t *pipe = data;
  991. if (!dev_priv) {
  992. DRM_ERROR("called with no initialization\n");
  993. return -EINVAL;
  994. }
  995. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  996. return 0;
  997. }
  998. /**
  999. * Schedule buffer swap at given vertical blank.
  1000. */
  1001. int i915_vblank_swap(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv)
  1003. {
  1004. /* The delayed swap mechanism was fundamentally racy, and has been
  1005. * removed. The model was that the client requested a delayed flip/swap
  1006. * from the kernel, then waited for vblank before continuing to perform
  1007. * rendering. The problem was that the kernel might wake the client
  1008. * up before it dispatched the vblank swap (since the lock has to be
  1009. * held while touching the ringbuffer), in which case the client would
  1010. * clear and start the next frame before the swap occurred, and
  1011. * flicker would occur in addition to likely missing the vblank.
  1012. *
  1013. * In the absence of this ioctl, userland falls back to a correct path
  1014. * of waiting for a vblank, then dispatching the swap on its own.
  1015. * Context switching to userland and back is plenty fast enough for
  1016. * meeting the requirements of vblank swapping.
  1017. */
  1018. return -EINVAL;
  1019. }
  1020. struct drm_i915_gem_request *
  1021. i915_get_tail_request(struct drm_device *dev)
  1022. {
  1023. drm_i915_private_t *dev_priv = dev->dev_private;
  1024. return list_entry(dev_priv->render_ring.request_list.prev,
  1025. struct drm_i915_gem_request, list);
  1026. }
  1027. /**
  1028. * This is called when the chip hasn't reported back with completed
  1029. * batchbuffers in a long time. The first time this is called we simply record
  1030. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1031. * again, we assume the chip is wedged and try to fix it.
  1032. */
  1033. void i915_hangcheck_elapsed(unsigned long data)
  1034. {
  1035. struct drm_device *dev = (struct drm_device *)data;
  1036. drm_i915_private_t *dev_priv = dev->dev_private;
  1037. uint32_t acthd;
  1038. /* No reset support on this chip yet. */
  1039. if (IS_GEN6(dev))
  1040. return;
  1041. if (!IS_I965G(dev))
  1042. acthd = I915_READ(ACTHD);
  1043. else
  1044. acthd = I915_READ(ACTHD_I965);
  1045. /* If all work is done then ACTHD clearly hasn't advanced. */
  1046. if (list_empty(&dev_priv->render_ring.request_list) ||
  1047. i915_seqno_passed(i915_get_gem_seqno(dev,
  1048. &dev_priv->render_ring),
  1049. i915_get_tail_request(dev)->seqno)) {
  1050. dev_priv->hangcheck_count = 0;
  1051. return;
  1052. }
  1053. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1054. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1055. i915_handle_error(dev, true);
  1056. return;
  1057. }
  1058. /* Reset timer case chip hangs without another request being added */
  1059. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1060. if (acthd != dev_priv->last_acthd)
  1061. dev_priv->hangcheck_count = 0;
  1062. else
  1063. dev_priv->hangcheck_count++;
  1064. dev_priv->last_acthd = acthd;
  1065. }
  1066. /* drm_dma.h hooks
  1067. */
  1068. static void ironlake_irq_preinstall(struct drm_device *dev)
  1069. {
  1070. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1071. I915_WRITE(HWSTAM, 0xeffe);
  1072. /* XXX hotplug from PCH */
  1073. I915_WRITE(DEIMR, 0xffffffff);
  1074. I915_WRITE(DEIER, 0x0);
  1075. (void) I915_READ(DEIER);
  1076. /* and GT */
  1077. I915_WRITE(GTIMR, 0xffffffff);
  1078. I915_WRITE(GTIER, 0x0);
  1079. (void) I915_READ(GTIER);
  1080. /* south display irq */
  1081. I915_WRITE(SDEIMR, 0xffffffff);
  1082. I915_WRITE(SDEIER, 0x0);
  1083. (void) I915_READ(SDEIER);
  1084. }
  1085. static int ironlake_irq_postinstall(struct drm_device *dev)
  1086. {
  1087. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1088. /* enable kind of interrupts always enabled */
  1089. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1090. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1091. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1092. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1093. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1094. dev_priv->irq_mask_reg = ~display_mask;
  1095. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1096. /* should always can generate irq */
  1097. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1098. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1099. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1100. (void) I915_READ(DEIER);
  1101. /* user interrupt should be enabled, but masked initial */
  1102. dev_priv->gt_irq_mask_reg = ~render_mask;
  1103. dev_priv->gt_irq_enable_reg = render_mask;
  1104. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1105. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1106. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1107. (void) I915_READ(GTIER);
  1108. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1109. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1110. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1111. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1112. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1113. (void) I915_READ(SDEIER);
  1114. if (IS_IRONLAKE_M(dev)) {
  1115. /* Clear & enable PCU event interrupts */
  1116. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1117. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1118. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1119. }
  1120. return 0;
  1121. }
  1122. void i915_driver_irq_preinstall(struct drm_device * dev)
  1123. {
  1124. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1125. atomic_set(&dev_priv->irq_received, 0);
  1126. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1127. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1128. if (HAS_PCH_SPLIT(dev)) {
  1129. ironlake_irq_preinstall(dev);
  1130. return;
  1131. }
  1132. if (I915_HAS_HOTPLUG(dev)) {
  1133. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1134. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1135. }
  1136. I915_WRITE(HWSTAM, 0xeffe);
  1137. I915_WRITE(PIPEASTAT, 0);
  1138. I915_WRITE(PIPEBSTAT, 0);
  1139. I915_WRITE(IMR, 0xffffffff);
  1140. I915_WRITE(IER, 0x0);
  1141. (void) I915_READ(IER);
  1142. }
  1143. /*
  1144. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1145. * enabled correctly.
  1146. */
  1147. int i915_driver_irq_postinstall(struct drm_device *dev)
  1148. {
  1149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1150. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1151. u32 error_mask;
  1152. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1153. if (HAS_BSD(dev))
  1154. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1155. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1156. if (HAS_PCH_SPLIT(dev))
  1157. return ironlake_irq_postinstall(dev);
  1158. /* Unmask the interrupts that we always want on. */
  1159. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1160. dev_priv->pipestat[0] = 0;
  1161. dev_priv->pipestat[1] = 0;
  1162. if (I915_HAS_HOTPLUG(dev)) {
  1163. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1164. /* Note HDMI and DP share bits */
  1165. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1166. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1167. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1168. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1169. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1170. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1171. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1172. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1173. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1174. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1175. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1176. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1177. /* Ignore TV since it's buggy */
  1178. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1179. /* Enable in IER... */
  1180. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1181. /* and unmask in IMR */
  1182. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1183. }
  1184. /*
  1185. * Enable some error detection, note the instruction error mask
  1186. * bit is reserved, so we leave it masked.
  1187. */
  1188. if (IS_G4X(dev)) {
  1189. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1190. GM45_ERROR_MEM_PRIV |
  1191. GM45_ERROR_CP_PRIV |
  1192. I915_ERROR_MEMORY_REFRESH);
  1193. } else {
  1194. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1195. I915_ERROR_MEMORY_REFRESH);
  1196. }
  1197. I915_WRITE(EMR, error_mask);
  1198. /* Disable pipe interrupt enables, clear pending pipe status */
  1199. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1200. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1201. /* Clear pending interrupt status */
  1202. I915_WRITE(IIR, I915_READ(IIR));
  1203. I915_WRITE(IER, enable_mask);
  1204. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1205. (void) I915_READ(IER);
  1206. opregion_enable_asle(dev);
  1207. return 0;
  1208. }
  1209. static void ironlake_irq_uninstall(struct drm_device *dev)
  1210. {
  1211. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1212. I915_WRITE(HWSTAM, 0xffffffff);
  1213. I915_WRITE(DEIMR, 0xffffffff);
  1214. I915_WRITE(DEIER, 0x0);
  1215. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1216. I915_WRITE(GTIMR, 0xffffffff);
  1217. I915_WRITE(GTIER, 0x0);
  1218. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1219. }
  1220. void i915_driver_irq_uninstall(struct drm_device * dev)
  1221. {
  1222. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1223. if (!dev_priv)
  1224. return;
  1225. dev_priv->vblank_pipe = 0;
  1226. if (HAS_PCH_SPLIT(dev)) {
  1227. ironlake_irq_uninstall(dev);
  1228. return;
  1229. }
  1230. if (I915_HAS_HOTPLUG(dev)) {
  1231. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1232. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1233. }
  1234. I915_WRITE(HWSTAM, 0xffffffff);
  1235. I915_WRITE(PIPEASTAT, 0);
  1236. I915_WRITE(PIPEBSTAT, 0);
  1237. I915_WRITE(IMR, 0xffffffff);
  1238. I915_WRITE(IER, 0x0);
  1239. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1240. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1241. I915_WRITE(IIR, I915_READ(IIR));
  1242. }