radeon_cp.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. /* Firmware Names */
  39. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  40. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  41. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  42. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  43. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  44. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  45. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  46. MODULE_FIRMWARE(FIRMWARE_R100);
  47. MODULE_FIRMWARE(FIRMWARE_R200);
  48. MODULE_FIRMWARE(FIRMWARE_R300);
  49. MODULE_FIRMWARE(FIRMWARE_R420);
  50. MODULE_FIRMWARE(FIRMWARE_RS690);
  51. MODULE_FIRMWARE(FIRMWARE_RS600);
  52. MODULE_FIRMWARE(FIRMWARE_R520);
  53. static int radeon_do_cleanup_cp(struct drm_device * dev);
  54. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  55. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  56. {
  57. u32 val;
  58. if (dev_priv->flags & RADEON_IS_AGP) {
  59. val = DRM_READ32(dev_priv->ring_rptr, off);
  60. } else {
  61. val = *(((volatile u32 *)
  62. dev_priv->ring_rptr->handle) +
  63. (off / sizeof(u32)));
  64. val = le32_to_cpu(val);
  65. }
  66. return val;
  67. }
  68. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  69. {
  70. if (dev_priv->writeback_works)
  71. return radeon_read_ring_rptr(dev_priv, 0);
  72. else {
  73. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  74. return RADEON_READ(R600_CP_RB_RPTR);
  75. else
  76. return RADEON_READ(RADEON_CP_RB_RPTR);
  77. }
  78. }
  79. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  80. {
  81. if (dev_priv->flags & RADEON_IS_AGP)
  82. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  83. else
  84. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  85. (off / sizeof(u32))) = cpu_to_le32(val);
  86. }
  87. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  88. {
  89. radeon_write_ring_rptr(dev_priv, 0, val);
  90. }
  91. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  92. {
  93. if (dev_priv->writeback_works) {
  94. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  95. return radeon_read_ring_rptr(dev_priv,
  96. R600_SCRATCHOFF(index));
  97. else
  98. return radeon_read_ring_rptr(dev_priv,
  99. RADEON_SCRATCHOFF(index));
  100. } else {
  101. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  102. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  103. else
  104. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  105. }
  106. }
  107. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  108. {
  109. u32 ret;
  110. if (addr < 0x10000)
  111. ret = DRM_READ32(dev_priv->mmio, addr);
  112. else {
  113. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  114. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  115. }
  116. return ret;
  117. }
  118. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  119. {
  120. u32 ret;
  121. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  122. ret = RADEON_READ(R520_MC_IND_DATA);
  123. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  124. return ret;
  125. }
  126. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  127. {
  128. u32 ret;
  129. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  130. ret = RADEON_READ(RS480_NB_MC_DATA);
  131. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  132. return ret;
  133. }
  134. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  135. {
  136. u32 ret;
  137. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  138. ret = RADEON_READ(RS690_MC_DATA);
  139. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  140. return ret;
  141. }
  142. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  143. {
  144. u32 ret;
  145. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  146. RS600_MC_IND_CITF_ARB0));
  147. ret = RADEON_READ(RS600_MC_DATA);
  148. return ret;
  149. }
  150. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  151. {
  152. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  153. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  154. return RS690_READ_MCIND(dev_priv, addr);
  155. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  156. return RS600_READ_MCIND(dev_priv, addr);
  157. else
  158. return RS480_READ_MCIND(dev_priv, addr);
  159. }
  160. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  161. {
  162. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  163. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  164. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  165. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  166. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  167. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  168. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  169. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  170. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  171. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  172. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  173. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  174. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  175. else
  176. return RADEON_READ(RADEON_MC_FB_LOCATION);
  177. }
  178. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  179. {
  180. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  181. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  182. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  183. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  184. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  185. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  186. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  187. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  188. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  189. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  190. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  191. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  192. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  193. else
  194. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  195. }
  196. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  197. {
  198. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  199. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  200. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  201. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  202. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  203. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  204. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  205. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  206. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  207. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  208. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  209. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  210. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  211. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  212. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  213. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  214. else
  215. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  216. }
  217. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  218. {
  219. u32 agp_base_hi = upper_32_bits(agp_base);
  220. u32 agp_base_lo = agp_base & 0xffffffff;
  221. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  222. /* R6xx/R7xx must be aligned to a 4MB boundry */
  223. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  224. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  225. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  226. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  227. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  228. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  229. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  230. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  231. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  232. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  233. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  234. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  235. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  236. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  237. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  238. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  239. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  240. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  241. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  242. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  243. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  244. } else {
  245. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  246. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  247. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  248. }
  249. }
  250. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  251. {
  252. u32 tmp;
  253. /* Turn on bus mastering */
  254. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  255. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  256. /* rs600/rs690/rs740 */
  257. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  258. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  259. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  260. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  261. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  262. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  263. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  264. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  265. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  266. } /* PCIE cards appears to not need this */
  267. }
  268. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  269. {
  270. drm_radeon_private_t *dev_priv = dev->dev_private;
  271. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  272. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  273. }
  274. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  275. {
  276. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  277. return RADEON_READ(RADEON_PCIE_DATA);
  278. }
  279. #if RADEON_FIFO_DEBUG
  280. static void radeon_status(drm_radeon_private_t * dev_priv)
  281. {
  282. printk("%s:\n", __func__);
  283. printk("RBBM_STATUS = 0x%08x\n",
  284. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  285. printk("CP_RB_RTPR = 0x%08x\n",
  286. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  287. printk("CP_RB_WTPR = 0x%08x\n",
  288. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  289. printk("AIC_CNTL = 0x%08x\n",
  290. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  291. printk("AIC_STAT = 0x%08x\n",
  292. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  293. printk("AIC_PT_BASE = 0x%08x\n",
  294. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  295. printk("TLB_ADDR = 0x%08x\n",
  296. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  297. printk("TLB_DATA = 0x%08x\n",
  298. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  299. }
  300. #endif
  301. /* ================================================================
  302. * Engine, FIFO control
  303. */
  304. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  305. {
  306. u32 tmp;
  307. int i;
  308. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  309. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  310. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  311. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  312. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  313. for (i = 0; i < dev_priv->usec_timeout; i++) {
  314. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  315. & RADEON_RB3D_DC_BUSY)) {
  316. return 0;
  317. }
  318. DRM_UDELAY(1);
  319. }
  320. } else {
  321. /* don't flush or purge cache here or lockup */
  322. return 0;
  323. }
  324. #if RADEON_FIFO_DEBUG
  325. DRM_ERROR("failed!\n");
  326. radeon_status(dev_priv);
  327. #endif
  328. return -EBUSY;
  329. }
  330. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  331. {
  332. int i;
  333. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  334. for (i = 0; i < dev_priv->usec_timeout; i++) {
  335. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  336. & RADEON_RBBM_FIFOCNT_MASK);
  337. if (slots >= entries)
  338. return 0;
  339. DRM_UDELAY(1);
  340. }
  341. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  342. RADEON_READ(RADEON_RBBM_STATUS),
  343. RADEON_READ(R300_VAP_CNTL_STATUS));
  344. #if RADEON_FIFO_DEBUG
  345. DRM_ERROR("failed!\n");
  346. radeon_status(dev_priv);
  347. #endif
  348. return -EBUSY;
  349. }
  350. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  351. {
  352. int i, ret;
  353. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  354. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  355. if (ret)
  356. return ret;
  357. for (i = 0; i < dev_priv->usec_timeout; i++) {
  358. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  359. & RADEON_RBBM_ACTIVE)) {
  360. radeon_do_pixcache_flush(dev_priv);
  361. return 0;
  362. }
  363. DRM_UDELAY(1);
  364. }
  365. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  366. RADEON_READ(RADEON_RBBM_STATUS),
  367. RADEON_READ(R300_VAP_CNTL_STATUS));
  368. #if RADEON_FIFO_DEBUG
  369. DRM_ERROR("failed!\n");
  370. radeon_status(dev_priv);
  371. #endif
  372. return -EBUSY;
  373. }
  374. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  375. {
  376. uint32_t gb_tile_config, gb_pipe_sel = 0;
  377. /* RS4xx/RS6xx/R4xx/R5xx */
  378. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  379. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  380. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  381. } else {
  382. /* R3xx */
  383. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  384. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  385. dev_priv->num_gb_pipes = 2;
  386. } else {
  387. /* R3Vxx */
  388. dev_priv->num_gb_pipes = 1;
  389. }
  390. }
  391. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  392. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  393. switch (dev_priv->num_gb_pipes) {
  394. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  395. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  396. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  397. default:
  398. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  399. }
  400. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  401. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  402. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  403. }
  404. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  405. radeon_do_wait_for_idle(dev_priv);
  406. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  407. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  408. R300_DC_AUTOFLUSH_ENABLE |
  409. R300_DC_DC_DISABLE_IGNORE_PE));
  410. }
  411. /* ================================================================
  412. * CP control, initialization
  413. */
  414. /* Load the microcode for the CP */
  415. static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
  416. {
  417. struct platform_device *pdev;
  418. const char *fw_name = NULL;
  419. int err;
  420. DRM_DEBUG("\n");
  421. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  422. err = IS_ERR(pdev);
  423. if (err) {
  424. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  425. return -EINVAL;
  426. }
  427. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  428. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  429. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  430. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  431. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  432. DRM_INFO("Loading R100 Microcode\n");
  433. fw_name = FIRMWARE_R100;
  434. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  435. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  436. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  437. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  438. DRM_INFO("Loading R200 Microcode\n");
  439. fw_name = FIRMWARE_R200;
  440. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  441. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  442. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  443. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  446. DRM_INFO("Loading R300 Microcode\n");
  447. fw_name = FIRMWARE_R300;
  448. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  449. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  450. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  451. DRM_INFO("Loading R400 Microcode\n");
  452. fw_name = FIRMWARE_R420;
  453. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  454. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  455. DRM_INFO("Loading RS690/RS740 Microcode\n");
  456. fw_name = FIRMWARE_RS690;
  457. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  458. DRM_INFO("Loading RS600 Microcode\n");
  459. fw_name = FIRMWARE_RS600;
  460. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  461. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  462. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  463. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  464. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  465. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  466. DRM_INFO("Loading R500 Microcode\n");
  467. fw_name = FIRMWARE_R520;
  468. }
  469. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  470. platform_device_unregister(pdev);
  471. if (err) {
  472. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  473. fw_name);
  474. } else if (dev_priv->me_fw->size % 8) {
  475. printk(KERN_ERR
  476. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  477. dev_priv->me_fw->size, fw_name);
  478. err = -EINVAL;
  479. release_firmware(dev_priv->me_fw);
  480. dev_priv->me_fw = NULL;
  481. }
  482. return err;
  483. }
  484. static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
  485. {
  486. const __be32 *fw_data;
  487. int i, size;
  488. radeon_do_wait_for_idle(dev_priv);
  489. if (dev_priv->me_fw) {
  490. size = dev_priv->me_fw->size / 4;
  491. fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
  492. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  493. for (i = 0; i < size; i += 2) {
  494. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  495. be32_to_cpup(&fw_data[i]));
  496. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  497. be32_to_cpup(&fw_data[i + 1]));
  498. }
  499. }
  500. }
  501. /* Flush any pending commands to the CP. This should only be used just
  502. * prior to a wait for idle, as it informs the engine that the command
  503. * stream is ending.
  504. */
  505. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  506. {
  507. DRM_DEBUG("\n");
  508. #if 0
  509. u32 tmp;
  510. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  511. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  512. #endif
  513. }
  514. /* Wait for the CP to go idle.
  515. */
  516. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  517. {
  518. RING_LOCALS;
  519. DRM_DEBUG("\n");
  520. BEGIN_RING(6);
  521. RADEON_PURGE_CACHE();
  522. RADEON_PURGE_ZCACHE();
  523. RADEON_WAIT_UNTIL_IDLE();
  524. ADVANCE_RING();
  525. COMMIT_RING();
  526. return radeon_do_wait_for_idle(dev_priv);
  527. }
  528. /* Start the Command Processor.
  529. */
  530. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  531. {
  532. RING_LOCALS;
  533. DRM_DEBUG("\n");
  534. radeon_do_wait_for_idle(dev_priv);
  535. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  536. dev_priv->cp_running = 1;
  537. BEGIN_RING(8);
  538. /* isync can only be written through cp on r5xx write it here */
  539. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  540. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  541. RADEON_ISYNC_ANY3D_IDLE2D |
  542. RADEON_ISYNC_WAIT_IDLEGUI |
  543. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  544. RADEON_PURGE_CACHE();
  545. RADEON_PURGE_ZCACHE();
  546. RADEON_WAIT_UNTIL_IDLE();
  547. ADVANCE_RING();
  548. COMMIT_RING();
  549. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  550. }
  551. /* Reset the Command Processor. This will not flush any pending
  552. * commands, so you must wait for the CP command stream to complete
  553. * before calling this routine.
  554. */
  555. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  556. {
  557. u32 cur_read_ptr;
  558. DRM_DEBUG("\n");
  559. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  560. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  561. SET_RING_HEAD(dev_priv, cur_read_ptr);
  562. dev_priv->ring.tail = cur_read_ptr;
  563. }
  564. /* Stop the Command Processor. This will not flush any pending
  565. * commands, so you must flush the command stream and wait for the CP
  566. * to go idle before calling this routine.
  567. */
  568. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  569. {
  570. DRM_DEBUG("\n");
  571. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  572. dev_priv->cp_running = 0;
  573. }
  574. /* Reset the engine. This will stop the CP if it is running.
  575. */
  576. static int radeon_do_engine_reset(struct drm_device * dev)
  577. {
  578. drm_radeon_private_t *dev_priv = dev->dev_private;
  579. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  580. DRM_DEBUG("\n");
  581. radeon_do_pixcache_flush(dev_priv);
  582. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  583. /* may need something similar for newer chips */
  584. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  585. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  586. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  587. RADEON_FORCEON_MCLKA |
  588. RADEON_FORCEON_MCLKB |
  589. RADEON_FORCEON_YCLKA |
  590. RADEON_FORCEON_YCLKB |
  591. RADEON_FORCEON_MC |
  592. RADEON_FORCEON_AIC));
  593. }
  594. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  595. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  596. RADEON_SOFT_RESET_CP |
  597. RADEON_SOFT_RESET_HI |
  598. RADEON_SOFT_RESET_SE |
  599. RADEON_SOFT_RESET_RE |
  600. RADEON_SOFT_RESET_PP |
  601. RADEON_SOFT_RESET_E2 |
  602. RADEON_SOFT_RESET_RB));
  603. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  604. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  605. ~(RADEON_SOFT_RESET_CP |
  606. RADEON_SOFT_RESET_HI |
  607. RADEON_SOFT_RESET_SE |
  608. RADEON_SOFT_RESET_RE |
  609. RADEON_SOFT_RESET_PP |
  610. RADEON_SOFT_RESET_E2 |
  611. RADEON_SOFT_RESET_RB)));
  612. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  613. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  614. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  615. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  616. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  617. }
  618. /* setup the raster pipes */
  619. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  620. radeon_init_pipes(dev_priv);
  621. /* Reset the CP ring */
  622. radeon_do_cp_reset(dev_priv);
  623. /* The CP is no longer running after an engine reset */
  624. dev_priv->cp_running = 0;
  625. /* Reset any pending vertex, indirect buffers */
  626. radeon_freelist_reset(dev);
  627. return 0;
  628. }
  629. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  630. drm_radeon_private_t *dev_priv,
  631. struct drm_file *file_priv)
  632. {
  633. struct drm_radeon_master_private *master_priv;
  634. u32 ring_start, cur_read_ptr;
  635. /* Initialize the memory controller. With new memory map, the fb location
  636. * is not changed, it should have been properly initialized already. Part
  637. * of the problem is that the code below is bogus, assuming the GART is
  638. * always appended to the fb which is not necessarily the case
  639. */
  640. if (!dev_priv->new_memmap)
  641. radeon_write_fb_location(dev_priv,
  642. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  643. | (dev_priv->fb_location >> 16));
  644. #if __OS_HAS_AGP
  645. if (dev_priv->flags & RADEON_IS_AGP) {
  646. radeon_write_agp_base(dev_priv, dev->agp->base);
  647. radeon_write_agp_location(dev_priv,
  648. (((dev_priv->gart_vm_start - 1 +
  649. dev_priv->gart_size) & 0xffff0000) |
  650. (dev_priv->gart_vm_start >> 16)));
  651. ring_start = (dev_priv->cp_ring->offset
  652. - dev->agp->base
  653. + dev_priv->gart_vm_start);
  654. } else
  655. #endif
  656. ring_start = (dev_priv->cp_ring->offset
  657. - (unsigned long)dev->sg->virtual
  658. + dev_priv->gart_vm_start);
  659. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  660. /* Set the write pointer delay */
  661. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  662. /* Initialize the ring buffer's read and write pointers */
  663. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  664. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  665. SET_RING_HEAD(dev_priv, cur_read_ptr);
  666. dev_priv->ring.tail = cur_read_ptr;
  667. #if __OS_HAS_AGP
  668. if (dev_priv->flags & RADEON_IS_AGP) {
  669. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  670. dev_priv->ring_rptr->offset
  671. - dev->agp->base + dev_priv->gart_vm_start);
  672. } else
  673. #endif
  674. {
  675. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  676. dev_priv->ring_rptr->offset
  677. - ((unsigned long) dev->sg->virtual)
  678. + dev_priv->gart_vm_start);
  679. }
  680. /* Set ring buffer size */
  681. #ifdef __BIG_ENDIAN
  682. RADEON_WRITE(RADEON_CP_RB_CNTL,
  683. RADEON_BUF_SWAP_32BIT |
  684. (dev_priv->ring.fetch_size_l2ow << 18) |
  685. (dev_priv->ring.rptr_update_l2qw << 8) |
  686. dev_priv->ring.size_l2qw);
  687. #else
  688. RADEON_WRITE(RADEON_CP_RB_CNTL,
  689. (dev_priv->ring.fetch_size_l2ow << 18) |
  690. (dev_priv->ring.rptr_update_l2qw << 8) |
  691. dev_priv->ring.size_l2qw);
  692. #endif
  693. /* Initialize the scratch register pointer. This will cause
  694. * the scratch register values to be written out to memory
  695. * whenever they are updated.
  696. *
  697. * We simply put this behind the ring read pointer, this works
  698. * with PCI GART as well as (whatever kind of) AGP GART
  699. */
  700. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  701. + RADEON_SCRATCH_REG_OFFSET);
  702. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  703. radeon_enable_bm(dev_priv);
  704. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  705. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  706. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  707. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  708. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  709. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  710. /* reset sarea copies of these */
  711. master_priv = file_priv->master->driver_priv;
  712. if (master_priv->sarea_priv) {
  713. master_priv->sarea_priv->last_frame = 0;
  714. master_priv->sarea_priv->last_dispatch = 0;
  715. master_priv->sarea_priv->last_clear = 0;
  716. }
  717. radeon_do_wait_for_idle(dev_priv);
  718. /* Sync everything up */
  719. RADEON_WRITE(RADEON_ISYNC_CNTL,
  720. (RADEON_ISYNC_ANY2D_IDLE3D |
  721. RADEON_ISYNC_ANY3D_IDLE2D |
  722. RADEON_ISYNC_WAIT_IDLEGUI |
  723. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  724. }
  725. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  726. {
  727. u32 tmp;
  728. /* Start with assuming that writeback doesn't work */
  729. dev_priv->writeback_works = 0;
  730. /* Writeback doesn't seem to work everywhere, test it here and possibly
  731. * enable it if it appears to work
  732. */
  733. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  734. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  735. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  736. u32 val;
  737. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  738. if (val == 0xdeadbeef)
  739. break;
  740. DRM_UDELAY(1);
  741. }
  742. if (tmp < dev_priv->usec_timeout) {
  743. dev_priv->writeback_works = 1;
  744. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  745. } else {
  746. dev_priv->writeback_works = 0;
  747. DRM_INFO("writeback test failed\n");
  748. }
  749. if (radeon_no_wb == 1) {
  750. dev_priv->writeback_works = 0;
  751. DRM_INFO("writeback forced off\n");
  752. }
  753. if (!dev_priv->writeback_works) {
  754. /* Disable writeback to avoid unnecessary bus master transfer */
  755. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  756. RADEON_RB_NO_UPDATE);
  757. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  758. }
  759. }
  760. /* Enable or disable IGP GART on the chip */
  761. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  762. {
  763. u32 temp;
  764. if (on) {
  765. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  766. dev_priv->gart_vm_start,
  767. (long)dev_priv->gart_info.bus_addr,
  768. dev_priv->gart_size);
  769. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  770. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  771. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  772. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  773. RS690_BLOCK_GFX_D3_EN));
  774. else
  775. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  776. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  777. RS480_VA_SIZE_32MB));
  778. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  779. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  780. RS480_TLB_ENABLE |
  781. RS480_GTW_LAC_EN |
  782. RS480_1LEVEL_GART));
  783. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  784. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  785. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  786. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  787. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  788. RS480_REQ_TYPE_SNOOP_DIS));
  789. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  790. dev_priv->gart_size = 32*1024*1024;
  791. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  792. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  793. radeon_write_agp_location(dev_priv, temp);
  794. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  795. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  796. RS480_VA_SIZE_32MB));
  797. do {
  798. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  799. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  800. break;
  801. DRM_UDELAY(1);
  802. } while (1);
  803. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  804. RS480_GART_CACHE_INVALIDATE);
  805. do {
  806. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  807. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  808. break;
  809. DRM_UDELAY(1);
  810. } while (1);
  811. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  812. } else {
  813. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  814. }
  815. }
  816. /* Enable or disable IGP GART on the chip */
  817. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  818. {
  819. u32 temp;
  820. int i;
  821. if (on) {
  822. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  823. dev_priv->gart_vm_start,
  824. (long)dev_priv->gart_info.bus_addr,
  825. dev_priv->gart_size);
  826. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  827. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  828. for (i = 0; i < 19; i++)
  829. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  830. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  831. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  832. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  833. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  834. RS600_ENABLE_FRAGMENT_PROCESSING |
  835. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  836. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  837. RS600_PAGE_TABLE_TYPE_FLAT));
  838. /* disable all other contexts */
  839. for (i = 1; i < 8; i++)
  840. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  841. /* setup the page table aperture */
  842. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  843. dev_priv->gart_info.bus_addr);
  844. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  845. dev_priv->gart_vm_start);
  846. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  847. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  848. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  849. /* setup the system aperture */
  850. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  851. dev_priv->gart_vm_start);
  852. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  853. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  854. /* enable page tables */
  855. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  856. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  857. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  858. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  859. /* invalidate the cache */
  860. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  861. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  862. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  863. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  864. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  865. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  866. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  867. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  868. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  869. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  870. } else {
  871. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  872. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  873. temp &= ~RS600_ENABLE_PAGE_TABLES;
  874. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  875. }
  876. }
  877. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  878. {
  879. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  880. if (on) {
  881. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  882. dev_priv->gart_vm_start,
  883. (long)dev_priv->gart_info.bus_addr,
  884. dev_priv->gart_size);
  885. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  886. dev_priv->gart_vm_start);
  887. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  888. dev_priv->gart_info.bus_addr);
  889. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  890. dev_priv->gart_vm_start);
  891. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  892. dev_priv->gart_vm_start +
  893. dev_priv->gart_size - 1);
  894. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  895. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  896. RADEON_PCIE_TX_GART_EN);
  897. } else {
  898. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  899. tmp & ~RADEON_PCIE_TX_GART_EN);
  900. }
  901. }
  902. /* Enable or disable PCI GART on the chip */
  903. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  904. {
  905. u32 tmp;
  906. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  907. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  908. (dev_priv->flags & RADEON_IS_IGPGART)) {
  909. radeon_set_igpgart(dev_priv, on);
  910. return;
  911. }
  912. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  913. rs600_set_igpgart(dev_priv, on);
  914. return;
  915. }
  916. if (dev_priv->flags & RADEON_IS_PCIE) {
  917. radeon_set_pciegart(dev_priv, on);
  918. return;
  919. }
  920. tmp = RADEON_READ(RADEON_AIC_CNTL);
  921. if (on) {
  922. RADEON_WRITE(RADEON_AIC_CNTL,
  923. tmp | RADEON_PCIGART_TRANSLATE_EN);
  924. /* set PCI GART page-table base address
  925. */
  926. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  927. /* set address range for PCI address translate
  928. */
  929. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  930. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  931. + dev_priv->gart_size - 1);
  932. /* Turn off AGP aperture -- is this required for PCI GART?
  933. */
  934. radeon_write_agp_location(dev_priv, 0xffffffc0);
  935. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  936. } else {
  937. RADEON_WRITE(RADEON_AIC_CNTL,
  938. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  939. }
  940. }
  941. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  942. {
  943. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  944. struct radeon_virt_surface *vp;
  945. int i;
  946. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  947. if (!dev_priv->virt_surfaces[i].file_priv ||
  948. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  949. break;
  950. }
  951. if (i >= 2 * RADEON_MAX_SURFACES)
  952. return -ENOMEM;
  953. vp = &dev_priv->virt_surfaces[i];
  954. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  955. struct radeon_surface *sp = &dev_priv->surfaces[i];
  956. if (sp->refcount)
  957. continue;
  958. vp->surface_index = i;
  959. vp->lower = gart_info->bus_addr;
  960. vp->upper = vp->lower + gart_info->table_size;
  961. vp->flags = 0;
  962. vp->file_priv = PCIGART_FILE_PRIV;
  963. sp->refcount = 1;
  964. sp->lower = vp->lower;
  965. sp->upper = vp->upper;
  966. sp->flags = 0;
  967. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  968. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  969. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  970. return 0;
  971. }
  972. return -ENOMEM;
  973. }
  974. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  975. struct drm_file *file_priv)
  976. {
  977. drm_radeon_private_t *dev_priv = dev->dev_private;
  978. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  979. DRM_DEBUG("\n");
  980. /* if we require new memory map but we don't have it fail */
  981. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  982. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  983. radeon_do_cleanup_cp(dev);
  984. return -EINVAL;
  985. }
  986. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  987. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  988. dev_priv->flags &= ~RADEON_IS_AGP;
  989. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  990. && !init->is_pci) {
  991. DRM_DEBUG("Restoring AGP flag\n");
  992. dev_priv->flags |= RADEON_IS_AGP;
  993. }
  994. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  995. DRM_ERROR("PCI GART memory not allocated!\n");
  996. radeon_do_cleanup_cp(dev);
  997. return -EINVAL;
  998. }
  999. dev_priv->usec_timeout = init->usec_timeout;
  1000. if (dev_priv->usec_timeout < 1 ||
  1001. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1002. DRM_DEBUG("TIMEOUT problem!\n");
  1003. radeon_do_cleanup_cp(dev);
  1004. return -EINVAL;
  1005. }
  1006. /* Enable vblank on CRTC1 for older X servers
  1007. */
  1008. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1009. switch(init->func) {
  1010. case RADEON_INIT_R200_CP:
  1011. dev_priv->microcode_version = UCODE_R200;
  1012. break;
  1013. case RADEON_INIT_R300_CP:
  1014. dev_priv->microcode_version = UCODE_R300;
  1015. break;
  1016. default:
  1017. dev_priv->microcode_version = UCODE_R100;
  1018. }
  1019. dev_priv->do_boxes = 0;
  1020. dev_priv->cp_mode = init->cp_mode;
  1021. /* We don't support anything other than bus-mastering ring mode,
  1022. * but the ring can be in either AGP or PCI space for the ring
  1023. * read pointer.
  1024. */
  1025. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1026. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1027. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1028. radeon_do_cleanup_cp(dev);
  1029. return -EINVAL;
  1030. }
  1031. switch (init->fb_bpp) {
  1032. case 16:
  1033. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1034. break;
  1035. case 32:
  1036. default:
  1037. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1038. break;
  1039. }
  1040. dev_priv->front_offset = init->front_offset;
  1041. dev_priv->front_pitch = init->front_pitch;
  1042. dev_priv->back_offset = init->back_offset;
  1043. dev_priv->back_pitch = init->back_pitch;
  1044. switch (init->depth_bpp) {
  1045. case 16:
  1046. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1047. break;
  1048. case 32:
  1049. default:
  1050. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1051. break;
  1052. }
  1053. dev_priv->depth_offset = init->depth_offset;
  1054. dev_priv->depth_pitch = init->depth_pitch;
  1055. /* Hardware state for depth clears. Remove this if/when we no
  1056. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1057. * all values to prevent unwanted 3D state from slipping through
  1058. * and screwing with the clear operation.
  1059. */
  1060. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1061. (dev_priv->color_fmt << 10) |
  1062. (dev_priv->microcode_version ==
  1063. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1064. dev_priv->depth_clear.rb3d_zstencilcntl =
  1065. (dev_priv->depth_fmt |
  1066. RADEON_Z_TEST_ALWAYS |
  1067. RADEON_STENCIL_TEST_ALWAYS |
  1068. RADEON_STENCIL_S_FAIL_REPLACE |
  1069. RADEON_STENCIL_ZPASS_REPLACE |
  1070. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1071. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1072. RADEON_BFACE_SOLID |
  1073. RADEON_FFACE_SOLID |
  1074. RADEON_FLAT_SHADE_VTX_LAST |
  1075. RADEON_DIFFUSE_SHADE_FLAT |
  1076. RADEON_ALPHA_SHADE_FLAT |
  1077. RADEON_SPECULAR_SHADE_FLAT |
  1078. RADEON_FOG_SHADE_FLAT |
  1079. RADEON_VTX_PIX_CENTER_OGL |
  1080. RADEON_ROUND_MODE_TRUNC |
  1081. RADEON_ROUND_PREC_8TH_PIX);
  1082. dev_priv->ring_offset = init->ring_offset;
  1083. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1084. dev_priv->buffers_offset = init->buffers_offset;
  1085. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1086. master_priv->sarea = drm_getsarea(dev);
  1087. if (!master_priv->sarea) {
  1088. DRM_ERROR("could not find sarea!\n");
  1089. radeon_do_cleanup_cp(dev);
  1090. return -EINVAL;
  1091. }
  1092. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1093. if (!dev_priv->cp_ring) {
  1094. DRM_ERROR("could not find cp ring region!\n");
  1095. radeon_do_cleanup_cp(dev);
  1096. return -EINVAL;
  1097. }
  1098. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1099. if (!dev_priv->ring_rptr) {
  1100. DRM_ERROR("could not find ring read pointer!\n");
  1101. radeon_do_cleanup_cp(dev);
  1102. return -EINVAL;
  1103. }
  1104. dev->agp_buffer_token = init->buffers_offset;
  1105. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1106. if (!dev->agp_buffer_map) {
  1107. DRM_ERROR("could not find dma buffer region!\n");
  1108. radeon_do_cleanup_cp(dev);
  1109. return -EINVAL;
  1110. }
  1111. if (init->gart_textures_offset) {
  1112. dev_priv->gart_textures =
  1113. drm_core_findmap(dev, init->gart_textures_offset);
  1114. if (!dev_priv->gart_textures) {
  1115. DRM_ERROR("could not find GART texture region!\n");
  1116. radeon_do_cleanup_cp(dev);
  1117. return -EINVAL;
  1118. }
  1119. }
  1120. #if __OS_HAS_AGP
  1121. if (dev_priv->flags & RADEON_IS_AGP) {
  1122. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1123. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1124. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1125. if (!dev_priv->cp_ring->handle ||
  1126. !dev_priv->ring_rptr->handle ||
  1127. !dev->agp_buffer_map->handle) {
  1128. DRM_ERROR("could not find ioremap agp regions!\n");
  1129. radeon_do_cleanup_cp(dev);
  1130. return -EINVAL;
  1131. }
  1132. } else
  1133. #endif
  1134. {
  1135. dev_priv->cp_ring->handle =
  1136. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1137. dev_priv->ring_rptr->handle =
  1138. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1139. dev->agp_buffer_map->handle =
  1140. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1141. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1142. dev_priv->cp_ring->handle);
  1143. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1144. dev_priv->ring_rptr->handle);
  1145. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1146. dev->agp_buffer_map->handle);
  1147. }
  1148. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1149. dev_priv->fb_size =
  1150. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1151. - dev_priv->fb_location;
  1152. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1153. ((dev_priv->front_offset
  1154. + dev_priv->fb_location) >> 10));
  1155. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1156. ((dev_priv->back_offset
  1157. + dev_priv->fb_location) >> 10));
  1158. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1159. ((dev_priv->depth_offset
  1160. + dev_priv->fb_location) >> 10));
  1161. dev_priv->gart_size = init->gart_size;
  1162. /* New let's set the memory map ... */
  1163. if (dev_priv->new_memmap) {
  1164. u32 base = 0;
  1165. DRM_INFO("Setting GART location based on new memory map\n");
  1166. /* If using AGP, try to locate the AGP aperture at the same
  1167. * location in the card and on the bus, though we have to
  1168. * align it down.
  1169. */
  1170. #if __OS_HAS_AGP
  1171. if (dev_priv->flags & RADEON_IS_AGP) {
  1172. base = dev->agp->base;
  1173. /* Check if valid */
  1174. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1175. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1176. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1177. dev->agp->base);
  1178. base = 0;
  1179. }
  1180. }
  1181. #endif
  1182. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1183. if (base == 0) {
  1184. base = dev_priv->fb_location + dev_priv->fb_size;
  1185. if (base < dev_priv->fb_location ||
  1186. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1187. base = dev_priv->fb_location
  1188. - dev_priv->gart_size;
  1189. }
  1190. dev_priv->gart_vm_start = base & 0xffc00000u;
  1191. if (dev_priv->gart_vm_start != base)
  1192. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1193. base, dev_priv->gart_vm_start);
  1194. } else {
  1195. DRM_INFO("Setting GART location based on old memory map\n");
  1196. dev_priv->gart_vm_start = dev_priv->fb_location +
  1197. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1198. }
  1199. #if __OS_HAS_AGP
  1200. if (dev_priv->flags & RADEON_IS_AGP)
  1201. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1202. - dev->agp->base
  1203. + dev_priv->gart_vm_start);
  1204. else
  1205. #endif
  1206. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1207. - (unsigned long)dev->sg->virtual
  1208. + dev_priv->gart_vm_start);
  1209. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1210. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1211. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1212. dev_priv->gart_buffers_offset);
  1213. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1214. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1215. + init->ring_size / sizeof(u32));
  1216. dev_priv->ring.size = init->ring_size;
  1217. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1218. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1219. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1220. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1221. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1222. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1223. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1224. #if __OS_HAS_AGP
  1225. if (dev_priv->flags & RADEON_IS_AGP) {
  1226. /* Turn off PCI GART */
  1227. radeon_set_pcigart(dev_priv, 0);
  1228. } else
  1229. #endif
  1230. {
  1231. u32 sctrl;
  1232. int ret;
  1233. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1234. /* if we have an offset set from userspace */
  1235. if (dev_priv->pcigart_offset_set) {
  1236. dev_priv->gart_info.bus_addr =
  1237. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1238. dev_priv->gart_info.mapping.offset =
  1239. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1240. dev_priv->gart_info.mapping.size =
  1241. dev_priv->gart_info.table_size;
  1242. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1243. dev_priv->gart_info.addr =
  1244. dev_priv->gart_info.mapping.handle;
  1245. if (dev_priv->flags & RADEON_IS_PCIE)
  1246. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1247. else
  1248. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1249. dev_priv->gart_info.gart_table_location =
  1250. DRM_ATI_GART_FB;
  1251. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1252. dev_priv->gart_info.addr,
  1253. dev_priv->pcigart_offset);
  1254. } else {
  1255. if (dev_priv->flags & RADEON_IS_IGPGART)
  1256. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1257. else
  1258. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1259. dev_priv->gart_info.gart_table_location =
  1260. DRM_ATI_GART_MAIN;
  1261. dev_priv->gart_info.addr = NULL;
  1262. dev_priv->gart_info.bus_addr = 0;
  1263. if (dev_priv->flags & RADEON_IS_PCIE) {
  1264. DRM_ERROR
  1265. ("Cannot use PCI Express without GART in FB memory\n");
  1266. radeon_do_cleanup_cp(dev);
  1267. return -EINVAL;
  1268. }
  1269. }
  1270. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1271. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1272. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1273. ret = r600_page_table_init(dev);
  1274. else
  1275. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1276. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1277. if (!ret) {
  1278. DRM_ERROR("failed to init PCI GART!\n");
  1279. radeon_do_cleanup_cp(dev);
  1280. return -ENOMEM;
  1281. }
  1282. ret = radeon_setup_pcigart_surface(dev_priv);
  1283. if (ret) {
  1284. DRM_ERROR("failed to setup GART surface!\n");
  1285. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1286. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1287. else
  1288. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1289. radeon_do_cleanup_cp(dev);
  1290. return ret;
  1291. }
  1292. /* Turn on PCI GART */
  1293. radeon_set_pcigart(dev_priv, 1);
  1294. }
  1295. if (!dev_priv->me_fw) {
  1296. int err = radeon_cp_init_microcode(dev_priv);
  1297. if (err) {
  1298. DRM_ERROR("Failed to load firmware!\n");
  1299. radeon_do_cleanup_cp(dev);
  1300. return err;
  1301. }
  1302. }
  1303. radeon_cp_load_microcode(dev_priv);
  1304. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1305. dev_priv->last_buf = 0;
  1306. radeon_do_engine_reset(dev);
  1307. radeon_test_writeback(dev_priv);
  1308. return 0;
  1309. }
  1310. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1311. {
  1312. drm_radeon_private_t *dev_priv = dev->dev_private;
  1313. DRM_DEBUG("\n");
  1314. /* Make sure interrupts are disabled here because the uninstall ioctl
  1315. * may not have been called from userspace and after dev_private
  1316. * is freed, it's too late.
  1317. */
  1318. if (dev->irq_enabled)
  1319. drm_irq_uninstall(dev);
  1320. #if __OS_HAS_AGP
  1321. if (dev_priv->flags & RADEON_IS_AGP) {
  1322. if (dev_priv->cp_ring != NULL) {
  1323. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1324. dev_priv->cp_ring = NULL;
  1325. }
  1326. if (dev_priv->ring_rptr != NULL) {
  1327. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1328. dev_priv->ring_rptr = NULL;
  1329. }
  1330. if (dev->agp_buffer_map != NULL) {
  1331. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1332. dev->agp_buffer_map = NULL;
  1333. }
  1334. } else
  1335. #endif
  1336. {
  1337. if (dev_priv->gart_info.bus_addr) {
  1338. /* Turn off PCI GART */
  1339. radeon_set_pcigart(dev_priv, 0);
  1340. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1341. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1342. else {
  1343. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1344. DRM_ERROR("failed to cleanup PCI GART!\n");
  1345. }
  1346. }
  1347. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1348. {
  1349. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1350. dev_priv->gart_info.addr = NULL;
  1351. }
  1352. }
  1353. /* only clear to the start of flags */
  1354. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1355. return 0;
  1356. }
  1357. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1358. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1359. * here we make sure that all Radeon hardware initialisation is re-done without
  1360. * affecting running applications.
  1361. *
  1362. * Charl P. Botha <http://cpbotha.net>
  1363. */
  1364. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1365. {
  1366. drm_radeon_private_t *dev_priv = dev->dev_private;
  1367. if (!dev_priv) {
  1368. DRM_ERROR("Called with no initialization\n");
  1369. return -EINVAL;
  1370. }
  1371. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1372. #if __OS_HAS_AGP
  1373. if (dev_priv->flags & RADEON_IS_AGP) {
  1374. /* Turn off PCI GART */
  1375. radeon_set_pcigart(dev_priv, 0);
  1376. } else
  1377. #endif
  1378. {
  1379. /* Turn on PCI GART */
  1380. radeon_set_pcigart(dev_priv, 1);
  1381. }
  1382. radeon_cp_load_microcode(dev_priv);
  1383. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1384. radeon_do_engine_reset(dev);
  1385. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1386. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1387. return 0;
  1388. }
  1389. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1390. {
  1391. drm_radeon_private_t *dev_priv = dev->dev_private;
  1392. drm_radeon_init_t *init = data;
  1393. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1394. if (init->func == RADEON_INIT_R300_CP)
  1395. r300_init_reg_flags(dev);
  1396. switch (init->func) {
  1397. case RADEON_INIT_CP:
  1398. case RADEON_INIT_R200_CP:
  1399. case RADEON_INIT_R300_CP:
  1400. return radeon_do_init_cp(dev, init, file_priv);
  1401. case RADEON_INIT_R600_CP:
  1402. return r600_do_init_cp(dev, init, file_priv);
  1403. case RADEON_CLEANUP_CP:
  1404. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1405. return r600_do_cleanup_cp(dev);
  1406. else
  1407. return radeon_do_cleanup_cp(dev);
  1408. }
  1409. return -EINVAL;
  1410. }
  1411. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1412. {
  1413. drm_radeon_private_t *dev_priv = dev->dev_private;
  1414. DRM_DEBUG("\n");
  1415. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1416. if (dev_priv->cp_running) {
  1417. DRM_DEBUG("while CP running\n");
  1418. return 0;
  1419. }
  1420. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1421. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1422. dev_priv->cp_mode);
  1423. return 0;
  1424. }
  1425. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1426. r600_do_cp_start(dev_priv);
  1427. else
  1428. radeon_do_cp_start(dev_priv);
  1429. return 0;
  1430. }
  1431. /* Stop the CP. The engine must have been idled before calling this
  1432. * routine.
  1433. */
  1434. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1435. {
  1436. drm_radeon_private_t *dev_priv = dev->dev_private;
  1437. drm_radeon_cp_stop_t *stop = data;
  1438. int ret;
  1439. DRM_DEBUG("\n");
  1440. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1441. if (!dev_priv->cp_running)
  1442. return 0;
  1443. /* Flush any pending CP commands. This ensures any outstanding
  1444. * commands are exectuted by the engine before we turn it off.
  1445. */
  1446. if (stop->flush) {
  1447. radeon_do_cp_flush(dev_priv);
  1448. }
  1449. /* If we fail to make the engine go idle, we return an error
  1450. * code so that the DRM ioctl wrapper can try again.
  1451. */
  1452. if (stop->idle) {
  1453. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1454. ret = r600_do_cp_idle(dev_priv);
  1455. else
  1456. ret = radeon_do_cp_idle(dev_priv);
  1457. if (ret)
  1458. return ret;
  1459. }
  1460. /* Finally, we can turn off the CP. If the engine isn't idle,
  1461. * we will get some dropped triangles as they won't be fully
  1462. * rendered before the CP is shut down.
  1463. */
  1464. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1465. r600_do_cp_stop(dev_priv);
  1466. else
  1467. radeon_do_cp_stop(dev_priv);
  1468. /* Reset the engine */
  1469. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1470. r600_do_engine_reset(dev);
  1471. else
  1472. radeon_do_engine_reset(dev);
  1473. return 0;
  1474. }
  1475. void radeon_do_release(struct drm_device * dev)
  1476. {
  1477. drm_radeon_private_t *dev_priv = dev->dev_private;
  1478. int i, ret;
  1479. if (dev_priv) {
  1480. if (dev_priv->cp_running) {
  1481. /* Stop the cp */
  1482. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1483. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1484. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1485. #ifdef __linux__
  1486. schedule();
  1487. #else
  1488. tsleep(&ret, PZERO, "rdnrel", 1);
  1489. #endif
  1490. }
  1491. } else {
  1492. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1493. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1494. #ifdef __linux__
  1495. schedule();
  1496. #else
  1497. tsleep(&ret, PZERO, "rdnrel", 1);
  1498. #endif
  1499. }
  1500. }
  1501. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1502. r600_do_cp_stop(dev_priv);
  1503. r600_do_engine_reset(dev);
  1504. } else {
  1505. radeon_do_cp_stop(dev_priv);
  1506. radeon_do_engine_reset(dev);
  1507. }
  1508. }
  1509. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1510. /* Disable *all* interrupts */
  1511. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1512. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1513. if (dev_priv->mmio) { /* remove all surfaces */
  1514. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1515. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1516. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1517. 16 * i, 0);
  1518. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1519. 16 * i, 0);
  1520. }
  1521. }
  1522. }
  1523. /* Free memory heap structures */
  1524. radeon_mem_takedown(&(dev_priv->gart_heap));
  1525. radeon_mem_takedown(&(dev_priv->fb_heap));
  1526. /* deallocate kernel resources */
  1527. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1528. r600_do_cleanup_cp(dev);
  1529. else
  1530. radeon_do_cleanup_cp(dev);
  1531. if (dev_priv->me_fw) {
  1532. release_firmware(dev_priv->me_fw);
  1533. dev_priv->me_fw = NULL;
  1534. }
  1535. if (dev_priv->pfp_fw) {
  1536. release_firmware(dev_priv->pfp_fw);
  1537. dev_priv->pfp_fw = NULL;
  1538. }
  1539. }
  1540. }
  1541. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1542. */
  1543. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1544. {
  1545. drm_radeon_private_t *dev_priv = dev->dev_private;
  1546. DRM_DEBUG("\n");
  1547. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1548. if (!dev_priv) {
  1549. DRM_DEBUG("called before init done\n");
  1550. return -EINVAL;
  1551. }
  1552. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1553. r600_do_cp_reset(dev_priv);
  1554. else
  1555. radeon_do_cp_reset(dev_priv);
  1556. /* The CP is no longer running after an engine reset */
  1557. dev_priv->cp_running = 0;
  1558. return 0;
  1559. }
  1560. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1561. {
  1562. drm_radeon_private_t *dev_priv = dev->dev_private;
  1563. DRM_DEBUG("\n");
  1564. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1565. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1566. return r600_do_cp_idle(dev_priv);
  1567. else
  1568. return radeon_do_cp_idle(dev_priv);
  1569. }
  1570. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1571. */
  1572. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1573. {
  1574. drm_radeon_private_t *dev_priv = dev->dev_private;
  1575. DRM_DEBUG("\n");
  1576. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1577. return r600_do_resume_cp(dev, file_priv);
  1578. else
  1579. return radeon_do_resume_cp(dev, file_priv);
  1580. }
  1581. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1582. {
  1583. drm_radeon_private_t *dev_priv = dev->dev_private;
  1584. DRM_DEBUG("\n");
  1585. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1586. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1587. return r600_do_engine_reset(dev);
  1588. else
  1589. return radeon_do_engine_reset(dev);
  1590. }
  1591. /* ================================================================
  1592. * Fullscreen mode
  1593. */
  1594. /* KW: Deprecated to say the least:
  1595. */
  1596. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1597. {
  1598. return 0;
  1599. }
  1600. /* ================================================================
  1601. * Freelist management
  1602. */
  1603. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1604. * bufs until freelist code is used. Note this hides a problem with
  1605. * the scratch register * (used to keep track of last buffer
  1606. * completed) being written to before * the last buffer has actually
  1607. * completed rendering.
  1608. *
  1609. * KW: It's also a good way to find free buffers quickly.
  1610. *
  1611. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1612. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1613. * we essentially have to do this, else old clients will break.
  1614. *
  1615. * However, it does leave open a potential deadlock where all the
  1616. * buffers are held by other clients, which can't release them because
  1617. * they can't get the lock.
  1618. */
  1619. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1620. {
  1621. struct drm_device_dma *dma = dev->dma;
  1622. drm_radeon_private_t *dev_priv = dev->dev_private;
  1623. drm_radeon_buf_priv_t *buf_priv;
  1624. struct drm_buf *buf;
  1625. int i, t;
  1626. int start;
  1627. if (++dev_priv->last_buf >= dma->buf_count)
  1628. dev_priv->last_buf = 0;
  1629. start = dev_priv->last_buf;
  1630. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1631. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1632. DRM_DEBUG("done_age = %d\n", done_age);
  1633. for (i = start; i < dma->buf_count; i++) {
  1634. buf = dma->buflist[i];
  1635. buf_priv = buf->dev_private;
  1636. if (buf->file_priv == NULL || (buf->pending &&
  1637. buf_priv->age <=
  1638. done_age)) {
  1639. dev_priv->stats.requested_bufs++;
  1640. buf->pending = 0;
  1641. return buf;
  1642. }
  1643. start = 0;
  1644. }
  1645. if (t) {
  1646. DRM_UDELAY(1);
  1647. dev_priv->stats.freelist_loops++;
  1648. }
  1649. }
  1650. DRM_DEBUG("returning NULL!\n");
  1651. return NULL;
  1652. }
  1653. #if 0
  1654. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1655. {
  1656. struct drm_device_dma *dma = dev->dma;
  1657. drm_radeon_private_t *dev_priv = dev->dev_private;
  1658. drm_radeon_buf_priv_t *buf_priv;
  1659. struct drm_buf *buf;
  1660. int i, t;
  1661. int start;
  1662. u32 done_age;
  1663. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1664. if (++dev_priv->last_buf >= dma->buf_count)
  1665. dev_priv->last_buf = 0;
  1666. start = dev_priv->last_buf;
  1667. dev_priv->stats.freelist_loops++;
  1668. for (t = 0; t < 2; t++) {
  1669. for (i = start; i < dma->buf_count; i++) {
  1670. buf = dma->buflist[i];
  1671. buf_priv = buf->dev_private;
  1672. if (buf->file_priv == 0 || (buf->pending &&
  1673. buf_priv->age <=
  1674. done_age)) {
  1675. dev_priv->stats.requested_bufs++;
  1676. buf->pending = 0;
  1677. return buf;
  1678. }
  1679. }
  1680. start = 0;
  1681. }
  1682. return NULL;
  1683. }
  1684. #endif
  1685. void radeon_freelist_reset(struct drm_device * dev)
  1686. {
  1687. struct drm_device_dma *dma = dev->dma;
  1688. drm_radeon_private_t *dev_priv = dev->dev_private;
  1689. int i;
  1690. dev_priv->last_buf = 0;
  1691. for (i = 0; i < dma->buf_count; i++) {
  1692. struct drm_buf *buf = dma->buflist[i];
  1693. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1694. buf_priv->age = 0;
  1695. }
  1696. }
  1697. /* ================================================================
  1698. * CP command submission
  1699. */
  1700. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1701. {
  1702. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1703. int i;
  1704. u32 last_head = GET_RING_HEAD(dev_priv);
  1705. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1706. u32 head = GET_RING_HEAD(dev_priv);
  1707. ring->space = (head - ring->tail) * sizeof(u32);
  1708. if (ring->space <= 0)
  1709. ring->space += ring->size;
  1710. if (ring->space > n)
  1711. return 0;
  1712. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1713. if (head != last_head)
  1714. i = 0;
  1715. last_head = head;
  1716. DRM_UDELAY(1);
  1717. }
  1718. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1719. #if RADEON_FIFO_DEBUG
  1720. radeon_status(dev_priv);
  1721. DRM_ERROR("failed!\n");
  1722. #endif
  1723. return -EBUSY;
  1724. }
  1725. static int radeon_cp_get_buffers(struct drm_device *dev,
  1726. struct drm_file *file_priv,
  1727. struct drm_dma * d)
  1728. {
  1729. int i;
  1730. struct drm_buf *buf;
  1731. for (i = d->granted_count; i < d->request_count; i++) {
  1732. buf = radeon_freelist_get(dev);
  1733. if (!buf)
  1734. return -EBUSY; /* NOTE: broken client */
  1735. buf->file_priv = file_priv;
  1736. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1737. sizeof(buf->idx)))
  1738. return -EFAULT;
  1739. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1740. sizeof(buf->total)))
  1741. return -EFAULT;
  1742. d->granted_count++;
  1743. }
  1744. return 0;
  1745. }
  1746. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1747. {
  1748. struct drm_device_dma *dma = dev->dma;
  1749. int ret = 0;
  1750. struct drm_dma *d = data;
  1751. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1752. /* Please don't send us buffers.
  1753. */
  1754. if (d->send_count != 0) {
  1755. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1756. DRM_CURRENTPID, d->send_count);
  1757. return -EINVAL;
  1758. }
  1759. /* We'll send you buffers.
  1760. */
  1761. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1762. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1763. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1764. return -EINVAL;
  1765. }
  1766. d->granted_count = 0;
  1767. if (d->request_count) {
  1768. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1769. }
  1770. return ret;
  1771. }
  1772. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1773. {
  1774. drm_radeon_private_t *dev_priv;
  1775. int ret = 0;
  1776. dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
  1777. if (dev_priv == NULL)
  1778. return -ENOMEM;
  1779. dev->dev_private = (void *)dev_priv;
  1780. dev_priv->flags = flags;
  1781. switch (flags & RADEON_FAMILY_MASK) {
  1782. case CHIP_R100:
  1783. case CHIP_RV200:
  1784. case CHIP_R200:
  1785. case CHIP_R300:
  1786. case CHIP_R350:
  1787. case CHIP_R420:
  1788. case CHIP_R423:
  1789. case CHIP_RV410:
  1790. case CHIP_RV515:
  1791. case CHIP_R520:
  1792. case CHIP_RV570:
  1793. case CHIP_R580:
  1794. dev_priv->flags |= RADEON_HAS_HIERZ;
  1795. break;
  1796. default:
  1797. /* all other chips have no hierarchical z buffer */
  1798. break;
  1799. }
  1800. if (drm_device_is_agp(dev))
  1801. dev_priv->flags |= RADEON_IS_AGP;
  1802. else if (drm_device_is_pcie(dev))
  1803. dev_priv->flags |= RADEON_IS_PCIE;
  1804. else
  1805. dev_priv->flags |= RADEON_IS_PCI;
  1806. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1807. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1808. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1809. if (ret != 0)
  1810. return ret;
  1811. ret = drm_vblank_init(dev, 2);
  1812. if (ret) {
  1813. radeon_driver_unload(dev);
  1814. return ret;
  1815. }
  1816. DRM_DEBUG("%s card detected\n",
  1817. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1818. return ret;
  1819. }
  1820. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1821. {
  1822. struct drm_radeon_master_private *master_priv;
  1823. unsigned long sareapage;
  1824. int ret;
  1825. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1826. if (!master_priv)
  1827. return -ENOMEM;
  1828. /* prebuild the SAREA */
  1829. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1830. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
  1831. &master_priv->sarea);
  1832. if (ret) {
  1833. DRM_ERROR("SAREA setup failed\n");
  1834. return ret;
  1835. }
  1836. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1837. master_priv->sarea_priv->pfCurrentPage = 0;
  1838. master->driver_priv = master_priv;
  1839. return 0;
  1840. }
  1841. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1842. {
  1843. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1844. if (!master_priv)
  1845. return;
  1846. if (master_priv->sarea_priv &&
  1847. master_priv->sarea_priv->pfCurrentPage != 0)
  1848. radeon_cp_dispatch_flip(dev, master);
  1849. master_priv->sarea_priv = NULL;
  1850. if (master_priv->sarea)
  1851. drm_rmmap_locked(dev, master_priv->sarea);
  1852. kfree(master_priv);
  1853. master->driver_priv = NULL;
  1854. }
  1855. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1856. * have to find them.
  1857. */
  1858. int radeon_driver_firstopen(struct drm_device *dev)
  1859. {
  1860. int ret;
  1861. drm_local_map_t *map;
  1862. drm_radeon_private_t *dev_priv = dev->dev_private;
  1863. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1864. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1865. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1866. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1867. _DRM_WRITE_COMBINING, &map);
  1868. if (ret != 0)
  1869. return ret;
  1870. return 0;
  1871. }
  1872. int radeon_driver_unload(struct drm_device *dev)
  1873. {
  1874. drm_radeon_private_t *dev_priv = dev->dev_private;
  1875. DRM_DEBUG("\n");
  1876. drm_rmmap(dev, dev_priv->mmio);
  1877. kfree(dev_priv);
  1878. dev->dev_private = NULL;
  1879. return 0;
  1880. }
  1881. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1882. {
  1883. int i;
  1884. u32 *ring;
  1885. int tail_aligned;
  1886. /* check if the ring is padded out to 16-dword alignment */
  1887. tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
  1888. if (tail_aligned) {
  1889. int num_p2 = RADEON_RING_ALIGN - tail_aligned;
  1890. ring = dev_priv->ring.start;
  1891. /* pad with some CP_PACKET2 */
  1892. for (i = 0; i < num_p2; i++)
  1893. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1894. dev_priv->ring.tail += i;
  1895. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1896. }
  1897. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1898. DRM_MEMORYBARRIER();
  1899. GET_RING_HEAD( dev_priv );
  1900. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1901. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1902. /* read from PCI bus to ensure correct posting */
  1903. RADEON_READ(R600_CP_RB_RPTR);
  1904. } else {
  1905. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1906. /* read from PCI bus to ensure correct posting */
  1907. RADEON_READ(RADEON_CP_RB_RPTR);
  1908. }
  1909. }