r600_cp.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #define PFP_UCODE_SIZE 576
  33. #define PM4_UCODE_SIZE 1792
  34. #define R700_PFP_UCODE_SIZE 848
  35. #define R700_PM4_UCODE_SIZE 1360
  36. /* Firmware Names */
  37. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  38. MODULE_FIRMWARE("radeon/R600_me.bin");
  39. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  40. MODULE_FIRMWARE("radeon/RV610_me.bin");
  41. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  42. MODULE_FIRMWARE("radeon/RV630_me.bin");
  43. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  44. MODULE_FIRMWARE("radeon/RV620_me.bin");
  45. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV635_me.bin");
  47. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV670_me.bin");
  49. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RS780_me.bin");
  51. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV770_me.bin");
  53. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV730_me.bin");
  55. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV710_me.bin");
  57. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  58. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  59. #define R600_PTE_VALID (1 << 0)
  60. #define R600_PTE_SYSTEM (1 << 1)
  61. #define R600_PTE_SNOOPED (1 << 2)
  62. #define R600_PTE_READABLE (1 << 5)
  63. #define R600_PTE_WRITEABLE (1 << 6)
  64. /* MAX values used for gfx init */
  65. #define R6XX_MAX_SH_GPRS 256
  66. #define R6XX_MAX_TEMP_GPRS 16
  67. #define R6XX_MAX_SH_THREADS 256
  68. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  69. #define R6XX_MAX_BACKENDS 8
  70. #define R6XX_MAX_BACKENDS_MASK 0xff
  71. #define R6XX_MAX_SIMDS 8
  72. #define R6XX_MAX_SIMDS_MASK 0xff
  73. #define R6XX_MAX_PIPES 8
  74. #define R6XX_MAX_PIPES_MASK 0xff
  75. #define R7XX_MAX_SH_GPRS 256
  76. #define R7XX_MAX_TEMP_GPRS 16
  77. #define R7XX_MAX_SH_THREADS 256
  78. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  79. #define R7XX_MAX_BACKENDS 8
  80. #define R7XX_MAX_BACKENDS_MASK 0xff
  81. #define R7XX_MAX_SIMDS 16
  82. #define R7XX_MAX_SIMDS_MASK 0xffff
  83. #define R7XX_MAX_PIPES 8
  84. #define R7XX_MAX_PIPES_MASK 0xff
  85. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  86. {
  87. int i;
  88. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  89. for (i = 0; i < dev_priv->usec_timeout; i++) {
  90. int slots;
  91. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  92. slots = (RADEON_READ(R600_GRBM_STATUS)
  93. & R700_CMDFIFO_AVAIL_MASK);
  94. else
  95. slots = (RADEON_READ(R600_GRBM_STATUS)
  96. & R600_CMDFIFO_AVAIL_MASK);
  97. if (slots >= entries)
  98. return 0;
  99. DRM_UDELAY(1);
  100. }
  101. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  102. RADEON_READ(R600_GRBM_STATUS),
  103. RADEON_READ(R600_GRBM_STATUS2));
  104. return -EBUSY;
  105. }
  106. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  107. {
  108. int i, ret;
  109. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  110. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  111. ret = r600_do_wait_for_fifo(dev_priv, 8);
  112. else
  113. ret = r600_do_wait_for_fifo(dev_priv, 16);
  114. if (ret)
  115. return ret;
  116. for (i = 0; i < dev_priv->usec_timeout; i++) {
  117. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  118. return 0;
  119. DRM_UDELAY(1);
  120. }
  121. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  122. RADEON_READ(R600_GRBM_STATUS),
  123. RADEON_READ(R600_GRBM_STATUS2));
  124. return -EBUSY;
  125. }
  126. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  127. {
  128. struct drm_sg_mem *entry = dev->sg;
  129. int max_pages;
  130. int pages;
  131. int i;
  132. if (!entry)
  133. return;
  134. if (gart_info->bus_addr) {
  135. max_pages = (gart_info->table_size / sizeof(u64));
  136. pages = (entry->pages <= max_pages)
  137. ? entry->pages : max_pages;
  138. for (i = 0; i < pages; i++) {
  139. if (!entry->busaddr[i])
  140. break;
  141. pci_unmap_page(dev->pdev, entry->busaddr[i],
  142. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  143. }
  144. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  145. gart_info->bus_addr = 0;
  146. }
  147. }
  148. /* R600 has page table setup */
  149. int r600_page_table_init(struct drm_device *dev)
  150. {
  151. drm_radeon_private_t *dev_priv = dev->dev_private;
  152. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  153. struct drm_local_map *map = &gart_info->mapping;
  154. struct drm_sg_mem *entry = dev->sg;
  155. int ret = 0;
  156. int i, j;
  157. int pages;
  158. u64 page_base;
  159. dma_addr_t entry_addr;
  160. int max_ati_pages, max_real_pages, gart_idx;
  161. /* okay page table is available - lets rock */
  162. max_ati_pages = (gart_info->table_size / sizeof(u64));
  163. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  164. pages = (entry->pages <= max_real_pages) ?
  165. entry->pages : max_real_pages;
  166. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  167. gart_idx = 0;
  168. for (i = 0; i < pages; i++) {
  169. entry->busaddr[i] = pci_map_page(dev->pdev,
  170. entry->pagelist[i], 0,
  171. PAGE_SIZE,
  172. PCI_DMA_BIDIRECTIONAL);
  173. if (entry->busaddr[i] == 0) {
  174. DRM_ERROR("unable to map PCIGART pages!\n");
  175. r600_page_table_cleanup(dev, gart_info);
  176. goto done;
  177. }
  178. entry_addr = entry->busaddr[i];
  179. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  180. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  181. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  182. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  183. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  184. gart_idx++;
  185. if ((i % 128) == 0)
  186. DRM_DEBUG("page entry %d: 0x%016llx\n",
  187. i, (unsigned long long)page_base);
  188. entry_addr += ATI_PCIGART_PAGE_SIZE;
  189. }
  190. }
  191. ret = 1;
  192. done:
  193. return ret;
  194. }
  195. static void r600_vm_flush_gart_range(struct drm_device *dev)
  196. {
  197. drm_radeon_private_t *dev_priv = dev->dev_private;
  198. u32 resp, countdown = 1000;
  199. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  200. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  201. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  202. do {
  203. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  204. countdown--;
  205. DRM_UDELAY(1);
  206. } while (((resp & 0xf0) == 0) && countdown);
  207. }
  208. static void r600_vm_init(struct drm_device *dev)
  209. {
  210. drm_radeon_private_t *dev_priv = dev->dev_private;
  211. /* initialise the VM to use the page table we constructed up there */
  212. u32 vm_c0, i;
  213. u32 mc_rd_a;
  214. u32 vm_l2_cntl, vm_l2_cntl3;
  215. /* okay set up the PCIE aperture type thingo */
  216. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  217. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  218. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  219. /* setup MC RD a */
  220. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  221. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  222. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  223. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  224. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  225. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  226. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  227. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  228. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  229. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  230. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  231. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  232. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  233. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  234. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  235. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  236. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  237. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  238. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  239. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  240. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  241. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  242. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  243. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  244. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  245. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  246. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  247. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  248. /* disable all other contexts */
  249. for (i = 1; i < 8; i++)
  250. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  251. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  252. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  253. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  254. r600_vm_flush_gart_range(dev);
  255. }
  256. static int r600_cp_init_microcode(drm_radeon_private_t *dev_priv)
  257. {
  258. struct platform_device *pdev;
  259. const char *chip_name;
  260. size_t pfp_req_size, me_req_size;
  261. char fw_name[30];
  262. int err;
  263. pdev = platform_device_register_simple("r600_cp", 0, NULL, 0);
  264. err = IS_ERR(pdev);
  265. if (err) {
  266. printk(KERN_ERR "r600_cp: Failed to register firmware\n");
  267. return -EINVAL;
  268. }
  269. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  270. case CHIP_R600: chip_name = "R600"; break;
  271. case CHIP_RV610: chip_name = "RV610"; break;
  272. case CHIP_RV630: chip_name = "RV630"; break;
  273. case CHIP_RV620: chip_name = "RV620"; break;
  274. case CHIP_RV635: chip_name = "RV635"; break;
  275. case CHIP_RV670: chip_name = "RV670"; break;
  276. case CHIP_RS780:
  277. case CHIP_RS880: chip_name = "RS780"; break;
  278. case CHIP_RV770: chip_name = "RV770"; break;
  279. case CHIP_RV730:
  280. case CHIP_RV740: chip_name = "RV730"; break;
  281. case CHIP_RV710: chip_name = "RV710"; break;
  282. default: BUG();
  283. }
  284. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  285. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  286. me_req_size = R700_PM4_UCODE_SIZE * 4;
  287. } else {
  288. pfp_req_size = PFP_UCODE_SIZE * 4;
  289. me_req_size = PM4_UCODE_SIZE * 12;
  290. }
  291. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  292. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  293. err = request_firmware(&dev_priv->pfp_fw, fw_name, &pdev->dev);
  294. if (err)
  295. goto out;
  296. if (dev_priv->pfp_fw->size != pfp_req_size) {
  297. printk(KERN_ERR
  298. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  299. dev_priv->pfp_fw->size, fw_name);
  300. err = -EINVAL;
  301. goto out;
  302. }
  303. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  304. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  305. if (err)
  306. goto out;
  307. if (dev_priv->me_fw->size != me_req_size) {
  308. printk(KERN_ERR
  309. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  310. dev_priv->me_fw->size, fw_name);
  311. err = -EINVAL;
  312. }
  313. out:
  314. platform_device_unregister(pdev);
  315. if (err) {
  316. if (err != -EINVAL)
  317. printk(KERN_ERR
  318. "r600_cp: Failed to load firmware \"%s\"\n",
  319. fw_name);
  320. release_firmware(dev_priv->pfp_fw);
  321. dev_priv->pfp_fw = NULL;
  322. release_firmware(dev_priv->me_fw);
  323. dev_priv->me_fw = NULL;
  324. }
  325. return err;
  326. }
  327. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  328. {
  329. const __be32 *fw_data;
  330. int i;
  331. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  332. return;
  333. r600_do_cp_stop(dev_priv);
  334. RADEON_WRITE(R600_CP_RB_CNTL,
  335. R600_RB_NO_UPDATE |
  336. R600_RB_BLKSZ(15) |
  337. R600_RB_BUFSZ(3));
  338. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  339. RADEON_READ(R600_GRBM_SOFT_RESET);
  340. DRM_UDELAY(15000);
  341. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  342. fw_data = (const __be32 *)dev_priv->me_fw->data;
  343. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  344. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  345. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  346. be32_to_cpup(fw_data++));
  347. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  348. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  349. for (i = 0; i < PFP_UCODE_SIZE; i++)
  350. RADEON_WRITE(R600_CP_PFP_UCODE_DATA,
  351. be32_to_cpup(fw_data++));
  352. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  353. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  354. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  355. }
  356. static void r700_vm_init(struct drm_device *dev)
  357. {
  358. drm_radeon_private_t *dev_priv = dev->dev_private;
  359. /* initialise the VM to use the page table we constructed up there */
  360. u32 vm_c0, i;
  361. u32 mc_vm_md_l1;
  362. u32 vm_l2_cntl, vm_l2_cntl3;
  363. /* okay set up the PCIE aperture type thingo */
  364. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  365. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  366. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  367. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  368. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  369. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  370. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  371. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  372. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  373. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  374. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  375. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  376. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  377. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  378. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  379. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  380. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  381. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  382. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  383. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  384. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  385. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  386. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  387. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  388. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  389. /* disable all other contexts */
  390. for (i = 1; i < 8; i++)
  391. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  392. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  393. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  394. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  395. r600_vm_flush_gart_range(dev);
  396. }
  397. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  398. {
  399. const __be32 *fw_data;
  400. int i;
  401. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  402. return;
  403. r600_do_cp_stop(dev_priv);
  404. RADEON_WRITE(R600_CP_RB_CNTL,
  405. R600_RB_NO_UPDATE |
  406. (15 << 8) |
  407. (3 << 0));
  408. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  409. RADEON_READ(R600_GRBM_SOFT_RESET);
  410. DRM_UDELAY(15000);
  411. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  412. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  413. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  414. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  415. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  416. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  417. fw_data = (const __be32 *)dev_priv->me_fw->data;
  418. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  419. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  420. RADEON_WRITE(R600_CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  421. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  422. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  423. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  424. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  425. }
  426. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  427. {
  428. u32 tmp;
  429. /* Start with assuming that writeback doesn't work */
  430. dev_priv->writeback_works = 0;
  431. /* Writeback doesn't seem to work everywhere, test it here and possibly
  432. * enable it if it appears to work
  433. */
  434. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  435. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  436. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  437. u32 val;
  438. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  439. if (val == 0xdeadbeef)
  440. break;
  441. DRM_UDELAY(1);
  442. }
  443. if (tmp < dev_priv->usec_timeout) {
  444. dev_priv->writeback_works = 1;
  445. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  446. } else {
  447. dev_priv->writeback_works = 0;
  448. DRM_INFO("writeback test failed\n");
  449. }
  450. if (radeon_no_wb == 1) {
  451. dev_priv->writeback_works = 0;
  452. DRM_INFO("writeback forced off\n");
  453. }
  454. if (!dev_priv->writeback_works) {
  455. /* Disable writeback to avoid unnecessary bus master transfer */
  456. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  457. RADEON_RB_NO_UPDATE);
  458. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  459. }
  460. }
  461. int r600_do_engine_reset(struct drm_device *dev)
  462. {
  463. drm_radeon_private_t *dev_priv = dev->dev_private;
  464. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  465. DRM_INFO("Resetting GPU\n");
  466. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  467. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  468. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  469. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  470. RADEON_READ(R600_GRBM_SOFT_RESET);
  471. DRM_UDELAY(50);
  472. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  473. RADEON_READ(R600_GRBM_SOFT_RESET);
  474. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  475. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  476. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  477. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  478. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  479. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  480. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  481. /* Reset the CP ring */
  482. r600_do_cp_reset(dev_priv);
  483. /* The CP is no longer running after an engine reset */
  484. dev_priv->cp_running = 0;
  485. /* Reset any pending vertex, indirect buffers */
  486. radeon_freelist_reset(dev);
  487. return 0;
  488. }
  489. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  490. u32 num_backends,
  491. u32 backend_disable_mask)
  492. {
  493. u32 backend_map = 0;
  494. u32 enabled_backends_mask;
  495. u32 enabled_backends_count;
  496. u32 cur_pipe;
  497. u32 swizzle_pipe[R6XX_MAX_PIPES];
  498. u32 cur_backend;
  499. u32 i;
  500. if (num_tile_pipes > R6XX_MAX_PIPES)
  501. num_tile_pipes = R6XX_MAX_PIPES;
  502. if (num_tile_pipes < 1)
  503. num_tile_pipes = 1;
  504. if (num_backends > R6XX_MAX_BACKENDS)
  505. num_backends = R6XX_MAX_BACKENDS;
  506. if (num_backends < 1)
  507. num_backends = 1;
  508. enabled_backends_mask = 0;
  509. enabled_backends_count = 0;
  510. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  511. if (((backend_disable_mask >> i) & 1) == 0) {
  512. enabled_backends_mask |= (1 << i);
  513. ++enabled_backends_count;
  514. }
  515. if (enabled_backends_count == num_backends)
  516. break;
  517. }
  518. if (enabled_backends_count == 0) {
  519. enabled_backends_mask = 1;
  520. enabled_backends_count = 1;
  521. }
  522. if (enabled_backends_count != num_backends)
  523. num_backends = enabled_backends_count;
  524. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  525. switch (num_tile_pipes) {
  526. case 1:
  527. swizzle_pipe[0] = 0;
  528. break;
  529. case 2:
  530. swizzle_pipe[0] = 0;
  531. swizzle_pipe[1] = 1;
  532. break;
  533. case 3:
  534. swizzle_pipe[0] = 0;
  535. swizzle_pipe[1] = 1;
  536. swizzle_pipe[2] = 2;
  537. break;
  538. case 4:
  539. swizzle_pipe[0] = 0;
  540. swizzle_pipe[1] = 1;
  541. swizzle_pipe[2] = 2;
  542. swizzle_pipe[3] = 3;
  543. break;
  544. case 5:
  545. swizzle_pipe[0] = 0;
  546. swizzle_pipe[1] = 1;
  547. swizzle_pipe[2] = 2;
  548. swizzle_pipe[3] = 3;
  549. swizzle_pipe[4] = 4;
  550. break;
  551. case 6:
  552. swizzle_pipe[0] = 0;
  553. swizzle_pipe[1] = 2;
  554. swizzle_pipe[2] = 4;
  555. swizzle_pipe[3] = 5;
  556. swizzle_pipe[4] = 1;
  557. swizzle_pipe[5] = 3;
  558. break;
  559. case 7:
  560. swizzle_pipe[0] = 0;
  561. swizzle_pipe[1] = 2;
  562. swizzle_pipe[2] = 4;
  563. swizzle_pipe[3] = 6;
  564. swizzle_pipe[4] = 1;
  565. swizzle_pipe[5] = 3;
  566. swizzle_pipe[6] = 5;
  567. break;
  568. case 8:
  569. swizzle_pipe[0] = 0;
  570. swizzle_pipe[1] = 2;
  571. swizzle_pipe[2] = 4;
  572. swizzle_pipe[3] = 6;
  573. swizzle_pipe[4] = 1;
  574. swizzle_pipe[5] = 3;
  575. swizzle_pipe[6] = 5;
  576. swizzle_pipe[7] = 7;
  577. break;
  578. }
  579. cur_backend = 0;
  580. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  581. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  582. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  583. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  584. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  585. }
  586. return backend_map;
  587. }
  588. static int r600_count_pipe_bits(uint32_t val)
  589. {
  590. int i, ret = 0;
  591. for (i = 0; i < 32; i++) {
  592. ret += val & 1;
  593. val >>= 1;
  594. }
  595. return ret;
  596. }
  597. static void r600_gfx_init(struct drm_device *dev,
  598. drm_radeon_private_t *dev_priv)
  599. {
  600. int i, j, num_qd_pipes;
  601. u32 sx_debug_1;
  602. u32 tc_cntl;
  603. u32 arb_pop;
  604. u32 num_gs_verts_per_thread;
  605. u32 vgt_gs_per_es;
  606. u32 gs_prim_buffer_depth = 0;
  607. u32 sq_ms_fifo_sizes;
  608. u32 sq_config;
  609. u32 sq_gpr_resource_mgmt_1 = 0;
  610. u32 sq_gpr_resource_mgmt_2 = 0;
  611. u32 sq_thread_resource_mgmt = 0;
  612. u32 sq_stack_resource_mgmt_1 = 0;
  613. u32 sq_stack_resource_mgmt_2 = 0;
  614. u32 hdp_host_path_cntl;
  615. u32 backend_map;
  616. u32 gb_tiling_config = 0;
  617. u32 cc_rb_backend_disable = 0;
  618. u32 cc_gc_shader_pipe_config = 0;
  619. u32 ramcfg;
  620. /* setup chip specs */
  621. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  622. case CHIP_R600:
  623. dev_priv->r600_max_pipes = 4;
  624. dev_priv->r600_max_tile_pipes = 8;
  625. dev_priv->r600_max_simds = 4;
  626. dev_priv->r600_max_backends = 4;
  627. dev_priv->r600_max_gprs = 256;
  628. dev_priv->r600_max_threads = 192;
  629. dev_priv->r600_max_stack_entries = 256;
  630. dev_priv->r600_max_hw_contexts = 8;
  631. dev_priv->r600_max_gs_threads = 16;
  632. dev_priv->r600_sx_max_export_size = 128;
  633. dev_priv->r600_sx_max_export_pos_size = 16;
  634. dev_priv->r600_sx_max_export_smx_size = 128;
  635. dev_priv->r600_sq_num_cf_insts = 2;
  636. break;
  637. case CHIP_RV630:
  638. case CHIP_RV635:
  639. dev_priv->r600_max_pipes = 2;
  640. dev_priv->r600_max_tile_pipes = 2;
  641. dev_priv->r600_max_simds = 3;
  642. dev_priv->r600_max_backends = 1;
  643. dev_priv->r600_max_gprs = 128;
  644. dev_priv->r600_max_threads = 192;
  645. dev_priv->r600_max_stack_entries = 128;
  646. dev_priv->r600_max_hw_contexts = 8;
  647. dev_priv->r600_max_gs_threads = 4;
  648. dev_priv->r600_sx_max_export_size = 128;
  649. dev_priv->r600_sx_max_export_pos_size = 16;
  650. dev_priv->r600_sx_max_export_smx_size = 128;
  651. dev_priv->r600_sq_num_cf_insts = 2;
  652. break;
  653. case CHIP_RV610:
  654. case CHIP_RS780:
  655. case CHIP_RS880:
  656. case CHIP_RV620:
  657. dev_priv->r600_max_pipes = 1;
  658. dev_priv->r600_max_tile_pipes = 1;
  659. dev_priv->r600_max_simds = 2;
  660. dev_priv->r600_max_backends = 1;
  661. dev_priv->r600_max_gprs = 128;
  662. dev_priv->r600_max_threads = 192;
  663. dev_priv->r600_max_stack_entries = 128;
  664. dev_priv->r600_max_hw_contexts = 4;
  665. dev_priv->r600_max_gs_threads = 4;
  666. dev_priv->r600_sx_max_export_size = 128;
  667. dev_priv->r600_sx_max_export_pos_size = 16;
  668. dev_priv->r600_sx_max_export_smx_size = 128;
  669. dev_priv->r600_sq_num_cf_insts = 1;
  670. break;
  671. case CHIP_RV670:
  672. dev_priv->r600_max_pipes = 4;
  673. dev_priv->r600_max_tile_pipes = 4;
  674. dev_priv->r600_max_simds = 4;
  675. dev_priv->r600_max_backends = 4;
  676. dev_priv->r600_max_gprs = 192;
  677. dev_priv->r600_max_threads = 192;
  678. dev_priv->r600_max_stack_entries = 256;
  679. dev_priv->r600_max_hw_contexts = 8;
  680. dev_priv->r600_max_gs_threads = 16;
  681. dev_priv->r600_sx_max_export_size = 128;
  682. dev_priv->r600_sx_max_export_pos_size = 16;
  683. dev_priv->r600_sx_max_export_smx_size = 128;
  684. dev_priv->r600_sq_num_cf_insts = 2;
  685. break;
  686. default:
  687. break;
  688. }
  689. /* Initialize HDP */
  690. j = 0;
  691. for (i = 0; i < 32; i++) {
  692. RADEON_WRITE((0x2c14 + j), 0x00000000);
  693. RADEON_WRITE((0x2c18 + j), 0x00000000);
  694. RADEON_WRITE((0x2c1c + j), 0x00000000);
  695. RADEON_WRITE((0x2c20 + j), 0x00000000);
  696. RADEON_WRITE((0x2c24 + j), 0x00000000);
  697. j += 0x18;
  698. }
  699. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  700. /* setup tiling, simd, pipe config */
  701. ramcfg = RADEON_READ(R600_RAMCFG);
  702. switch (dev_priv->r600_max_tile_pipes) {
  703. case 1:
  704. gb_tiling_config |= R600_PIPE_TILING(0);
  705. break;
  706. case 2:
  707. gb_tiling_config |= R600_PIPE_TILING(1);
  708. break;
  709. case 4:
  710. gb_tiling_config |= R600_PIPE_TILING(2);
  711. break;
  712. case 8:
  713. gb_tiling_config |= R600_PIPE_TILING(3);
  714. break;
  715. default:
  716. break;
  717. }
  718. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  719. gb_tiling_config |= R600_GROUP_SIZE(0);
  720. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  721. gb_tiling_config |= R600_ROW_TILING(3);
  722. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  723. } else {
  724. gb_tiling_config |=
  725. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  726. gb_tiling_config |=
  727. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  728. }
  729. gb_tiling_config |= R600_BANK_SWAPS(1);
  730. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  731. dev_priv->r600_max_backends,
  732. (0xff << dev_priv->r600_max_backends) & 0xff);
  733. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  734. cc_gc_shader_pipe_config =
  735. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  736. cc_gc_shader_pipe_config |=
  737. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  738. cc_rb_backend_disable =
  739. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  740. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  741. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  742. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  743. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  744. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  745. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  746. num_qd_pipes =
  747. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  748. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  749. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  750. /* set HW defaults for 3D engine */
  751. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  752. R600_ROQ_IB2_START(0x2b)));
  753. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  754. R600_ROQ_END(0x40)));
  755. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  756. R600_SYNC_GRADIENT |
  757. R600_SYNC_WALKER |
  758. R600_SYNC_ALIGNER));
  759. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  760. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  761. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  762. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  763. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  764. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  765. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  766. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  767. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  768. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  769. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  770. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  771. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  772. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  773. else
  774. RADEON_WRITE(R600_DB_DEBUG, 0);
  775. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  776. R600_DEPTH_FLUSH(16) |
  777. R600_DEPTH_PENDING_FREE(4) |
  778. R600_DEPTH_CACHELINE_FREE(16)));
  779. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  780. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  781. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  782. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  783. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  784. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  785. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  786. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  787. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  788. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  789. R600_FETCH_FIFO_HIWATER(0xa) |
  790. R600_DONE_FIFO_HIWATER(0xe0) |
  791. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  792. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  793. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  794. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  795. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  796. }
  797. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  798. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  799. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  800. */
  801. sq_config = RADEON_READ(R600_SQ_CONFIG);
  802. sq_config &= ~(R600_PS_PRIO(3) |
  803. R600_VS_PRIO(3) |
  804. R600_GS_PRIO(3) |
  805. R600_ES_PRIO(3));
  806. sq_config |= (R600_DX9_CONSTS |
  807. R600_VC_ENABLE |
  808. R600_PS_PRIO(0) |
  809. R600_VS_PRIO(1) |
  810. R600_GS_PRIO(2) |
  811. R600_ES_PRIO(3));
  812. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  813. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  814. R600_NUM_VS_GPRS(124) |
  815. R600_NUM_CLAUSE_TEMP_GPRS(4));
  816. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  817. R600_NUM_ES_GPRS(0));
  818. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  819. R600_NUM_VS_THREADS(48) |
  820. R600_NUM_GS_THREADS(4) |
  821. R600_NUM_ES_THREADS(4));
  822. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  823. R600_NUM_VS_STACK_ENTRIES(128));
  824. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  825. R600_NUM_ES_STACK_ENTRIES(0));
  826. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  827. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  828. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  829. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  830. /* no vertex cache */
  831. sq_config &= ~R600_VC_ENABLE;
  832. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  833. R600_NUM_VS_GPRS(44) |
  834. R600_NUM_CLAUSE_TEMP_GPRS(2));
  835. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  836. R600_NUM_ES_GPRS(17));
  837. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  838. R600_NUM_VS_THREADS(78) |
  839. R600_NUM_GS_THREADS(4) |
  840. R600_NUM_ES_THREADS(31));
  841. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  842. R600_NUM_VS_STACK_ENTRIES(40));
  843. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  844. R600_NUM_ES_STACK_ENTRIES(16));
  845. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  846. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  847. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  848. R600_NUM_VS_GPRS(44) |
  849. R600_NUM_CLAUSE_TEMP_GPRS(2));
  850. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  851. R600_NUM_ES_GPRS(18));
  852. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  853. R600_NUM_VS_THREADS(78) |
  854. R600_NUM_GS_THREADS(4) |
  855. R600_NUM_ES_THREADS(31));
  856. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  857. R600_NUM_VS_STACK_ENTRIES(40));
  858. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  859. R600_NUM_ES_STACK_ENTRIES(16));
  860. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  861. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  862. R600_NUM_VS_GPRS(44) |
  863. R600_NUM_CLAUSE_TEMP_GPRS(2));
  864. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  865. R600_NUM_ES_GPRS(17));
  866. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  867. R600_NUM_VS_THREADS(78) |
  868. R600_NUM_GS_THREADS(4) |
  869. R600_NUM_ES_THREADS(31));
  870. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  871. R600_NUM_VS_STACK_ENTRIES(64));
  872. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  873. R600_NUM_ES_STACK_ENTRIES(64));
  874. }
  875. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  876. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  877. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  878. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  879. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  880. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  881. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  882. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  883. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  884. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  885. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  886. else
  887. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  888. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  889. R600_S0_Y(0x4) |
  890. R600_S1_X(0x4) |
  891. R600_S1_Y(0xc)));
  892. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  893. R600_S0_Y(0xe) |
  894. R600_S1_X(0x2) |
  895. R600_S1_Y(0x2) |
  896. R600_S2_X(0xa) |
  897. R600_S2_Y(0x6) |
  898. R600_S3_X(0x6) |
  899. R600_S3_Y(0xa)));
  900. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  901. R600_S0_Y(0xb) |
  902. R600_S1_X(0x4) |
  903. R600_S1_Y(0xc) |
  904. R600_S2_X(0x1) |
  905. R600_S2_Y(0x6) |
  906. R600_S3_X(0xa) |
  907. R600_S3_Y(0xe)));
  908. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  909. R600_S4_Y(0x1) |
  910. R600_S5_X(0x0) |
  911. R600_S5_Y(0x0) |
  912. R600_S6_X(0xb) |
  913. R600_S6_Y(0x4) |
  914. R600_S7_X(0x7) |
  915. R600_S7_Y(0x8)));
  916. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  917. case CHIP_R600:
  918. case CHIP_RV630:
  919. case CHIP_RV635:
  920. gs_prim_buffer_depth = 0;
  921. break;
  922. case CHIP_RV610:
  923. case CHIP_RS780:
  924. case CHIP_RS880:
  925. case CHIP_RV620:
  926. gs_prim_buffer_depth = 32;
  927. break;
  928. case CHIP_RV670:
  929. gs_prim_buffer_depth = 128;
  930. break;
  931. default:
  932. break;
  933. }
  934. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  935. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  936. /* Max value for this is 256 */
  937. if (vgt_gs_per_es > 256)
  938. vgt_gs_per_es = 256;
  939. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  940. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  941. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  942. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  943. /* more default values. 2D/3D driver should adjust as needed */
  944. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  945. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  946. RADEON_WRITE(R600_SX_MISC, 0);
  947. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  948. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  949. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  950. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  951. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  952. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  953. /* clear render buffer base addresses */
  954. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  955. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  956. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  957. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  958. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  959. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  960. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  961. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  962. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  963. case CHIP_RV610:
  964. case CHIP_RS780:
  965. case CHIP_RS880:
  966. case CHIP_RV620:
  967. tc_cntl = R600_TC_L2_SIZE(8);
  968. break;
  969. case CHIP_RV630:
  970. case CHIP_RV635:
  971. tc_cntl = R600_TC_L2_SIZE(4);
  972. break;
  973. case CHIP_R600:
  974. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  975. break;
  976. default:
  977. tc_cntl = R600_TC_L2_SIZE(0);
  978. break;
  979. }
  980. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  981. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  982. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  983. arb_pop = RADEON_READ(R600_ARB_POP);
  984. arb_pop |= R600_ENABLE_TC128;
  985. RADEON_WRITE(R600_ARB_POP, arb_pop);
  986. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  987. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  988. R600_NUM_CLIP_SEQ(3)));
  989. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  990. }
  991. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  992. u32 num_backends,
  993. u32 backend_disable_mask)
  994. {
  995. u32 backend_map = 0;
  996. u32 enabled_backends_mask;
  997. u32 enabled_backends_count;
  998. u32 cur_pipe;
  999. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1000. u32 cur_backend;
  1001. u32 i;
  1002. if (num_tile_pipes > R7XX_MAX_PIPES)
  1003. num_tile_pipes = R7XX_MAX_PIPES;
  1004. if (num_tile_pipes < 1)
  1005. num_tile_pipes = 1;
  1006. if (num_backends > R7XX_MAX_BACKENDS)
  1007. num_backends = R7XX_MAX_BACKENDS;
  1008. if (num_backends < 1)
  1009. num_backends = 1;
  1010. enabled_backends_mask = 0;
  1011. enabled_backends_count = 0;
  1012. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1013. if (((backend_disable_mask >> i) & 1) == 0) {
  1014. enabled_backends_mask |= (1 << i);
  1015. ++enabled_backends_count;
  1016. }
  1017. if (enabled_backends_count == num_backends)
  1018. break;
  1019. }
  1020. if (enabled_backends_count == 0) {
  1021. enabled_backends_mask = 1;
  1022. enabled_backends_count = 1;
  1023. }
  1024. if (enabled_backends_count != num_backends)
  1025. num_backends = enabled_backends_count;
  1026. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1027. switch (num_tile_pipes) {
  1028. case 1:
  1029. swizzle_pipe[0] = 0;
  1030. break;
  1031. case 2:
  1032. swizzle_pipe[0] = 0;
  1033. swizzle_pipe[1] = 1;
  1034. break;
  1035. case 3:
  1036. swizzle_pipe[0] = 0;
  1037. swizzle_pipe[1] = 2;
  1038. swizzle_pipe[2] = 1;
  1039. break;
  1040. case 4:
  1041. swizzle_pipe[0] = 0;
  1042. swizzle_pipe[1] = 2;
  1043. swizzle_pipe[2] = 3;
  1044. swizzle_pipe[3] = 1;
  1045. break;
  1046. case 5:
  1047. swizzle_pipe[0] = 0;
  1048. swizzle_pipe[1] = 2;
  1049. swizzle_pipe[2] = 4;
  1050. swizzle_pipe[3] = 1;
  1051. swizzle_pipe[4] = 3;
  1052. break;
  1053. case 6:
  1054. swizzle_pipe[0] = 0;
  1055. swizzle_pipe[1] = 2;
  1056. swizzle_pipe[2] = 4;
  1057. swizzle_pipe[3] = 5;
  1058. swizzle_pipe[4] = 3;
  1059. swizzle_pipe[5] = 1;
  1060. break;
  1061. case 7:
  1062. swizzle_pipe[0] = 0;
  1063. swizzle_pipe[1] = 2;
  1064. swizzle_pipe[2] = 4;
  1065. swizzle_pipe[3] = 6;
  1066. swizzle_pipe[4] = 3;
  1067. swizzle_pipe[5] = 1;
  1068. swizzle_pipe[6] = 5;
  1069. break;
  1070. case 8:
  1071. swizzle_pipe[0] = 0;
  1072. swizzle_pipe[1] = 2;
  1073. swizzle_pipe[2] = 4;
  1074. swizzle_pipe[3] = 6;
  1075. swizzle_pipe[4] = 3;
  1076. swizzle_pipe[5] = 1;
  1077. swizzle_pipe[6] = 7;
  1078. swizzle_pipe[7] = 5;
  1079. break;
  1080. }
  1081. cur_backend = 0;
  1082. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1083. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1084. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1085. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1086. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1087. }
  1088. return backend_map;
  1089. }
  1090. static void r700_gfx_init(struct drm_device *dev,
  1091. drm_radeon_private_t *dev_priv)
  1092. {
  1093. int i, j, num_qd_pipes;
  1094. u32 sx_debug_1;
  1095. u32 smx_dc_ctl0;
  1096. u32 num_gs_verts_per_thread;
  1097. u32 vgt_gs_per_es;
  1098. u32 gs_prim_buffer_depth = 0;
  1099. u32 sq_ms_fifo_sizes;
  1100. u32 sq_config;
  1101. u32 sq_thread_resource_mgmt;
  1102. u32 hdp_host_path_cntl;
  1103. u32 sq_dyn_gpr_size_simd_ab_0;
  1104. u32 backend_map;
  1105. u32 gb_tiling_config = 0;
  1106. u32 cc_rb_backend_disable = 0;
  1107. u32 cc_gc_shader_pipe_config = 0;
  1108. u32 mc_arb_ramcfg;
  1109. u32 db_debug4;
  1110. /* setup chip specs */
  1111. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1112. case CHIP_RV770:
  1113. dev_priv->r600_max_pipes = 4;
  1114. dev_priv->r600_max_tile_pipes = 8;
  1115. dev_priv->r600_max_simds = 10;
  1116. dev_priv->r600_max_backends = 4;
  1117. dev_priv->r600_max_gprs = 256;
  1118. dev_priv->r600_max_threads = 248;
  1119. dev_priv->r600_max_stack_entries = 512;
  1120. dev_priv->r600_max_hw_contexts = 8;
  1121. dev_priv->r600_max_gs_threads = 16 * 2;
  1122. dev_priv->r600_sx_max_export_size = 128;
  1123. dev_priv->r600_sx_max_export_pos_size = 16;
  1124. dev_priv->r600_sx_max_export_smx_size = 112;
  1125. dev_priv->r600_sq_num_cf_insts = 2;
  1126. dev_priv->r700_sx_num_of_sets = 7;
  1127. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1128. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1129. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1130. break;
  1131. case CHIP_RV730:
  1132. dev_priv->r600_max_pipes = 2;
  1133. dev_priv->r600_max_tile_pipes = 4;
  1134. dev_priv->r600_max_simds = 8;
  1135. dev_priv->r600_max_backends = 2;
  1136. dev_priv->r600_max_gprs = 128;
  1137. dev_priv->r600_max_threads = 248;
  1138. dev_priv->r600_max_stack_entries = 256;
  1139. dev_priv->r600_max_hw_contexts = 8;
  1140. dev_priv->r600_max_gs_threads = 16 * 2;
  1141. dev_priv->r600_sx_max_export_size = 256;
  1142. dev_priv->r600_sx_max_export_pos_size = 32;
  1143. dev_priv->r600_sx_max_export_smx_size = 224;
  1144. dev_priv->r600_sq_num_cf_insts = 2;
  1145. dev_priv->r700_sx_num_of_sets = 7;
  1146. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1147. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1148. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1149. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1150. dev_priv->r600_sx_max_export_pos_size -= 16;
  1151. dev_priv->r600_sx_max_export_smx_size += 16;
  1152. }
  1153. break;
  1154. case CHIP_RV710:
  1155. dev_priv->r600_max_pipes = 2;
  1156. dev_priv->r600_max_tile_pipes = 2;
  1157. dev_priv->r600_max_simds = 2;
  1158. dev_priv->r600_max_backends = 1;
  1159. dev_priv->r600_max_gprs = 256;
  1160. dev_priv->r600_max_threads = 192;
  1161. dev_priv->r600_max_stack_entries = 256;
  1162. dev_priv->r600_max_hw_contexts = 4;
  1163. dev_priv->r600_max_gs_threads = 8 * 2;
  1164. dev_priv->r600_sx_max_export_size = 128;
  1165. dev_priv->r600_sx_max_export_pos_size = 16;
  1166. dev_priv->r600_sx_max_export_smx_size = 112;
  1167. dev_priv->r600_sq_num_cf_insts = 1;
  1168. dev_priv->r700_sx_num_of_sets = 7;
  1169. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1170. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1171. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1172. break;
  1173. case CHIP_RV740:
  1174. dev_priv->r600_max_pipes = 4;
  1175. dev_priv->r600_max_tile_pipes = 4;
  1176. dev_priv->r600_max_simds = 8;
  1177. dev_priv->r600_max_backends = 4;
  1178. dev_priv->r600_max_gprs = 256;
  1179. dev_priv->r600_max_threads = 248;
  1180. dev_priv->r600_max_stack_entries = 512;
  1181. dev_priv->r600_max_hw_contexts = 8;
  1182. dev_priv->r600_max_gs_threads = 16 * 2;
  1183. dev_priv->r600_sx_max_export_size = 256;
  1184. dev_priv->r600_sx_max_export_pos_size = 32;
  1185. dev_priv->r600_sx_max_export_smx_size = 224;
  1186. dev_priv->r600_sq_num_cf_insts = 2;
  1187. dev_priv->r700_sx_num_of_sets = 7;
  1188. dev_priv->r700_sc_prim_fifo_size = 0x100;
  1189. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1190. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1191. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1192. dev_priv->r600_sx_max_export_pos_size -= 16;
  1193. dev_priv->r600_sx_max_export_smx_size += 16;
  1194. }
  1195. break;
  1196. default:
  1197. break;
  1198. }
  1199. /* Initialize HDP */
  1200. j = 0;
  1201. for (i = 0; i < 32; i++) {
  1202. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1203. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1204. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1205. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1206. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1207. j += 0x18;
  1208. }
  1209. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1210. /* setup tiling, simd, pipe config */
  1211. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1212. switch (dev_priv->r600_max_tile_pipes) {
  1213. case 1:
  1214. gb_tiling_config |= R600_PIPE_TILING(0);
  1215. break;
  1216. case 2:
  1217. gb_tiling_config |= R600_PIPE_TILING(1);
  1218. break;
  1219. case 4:
  1220. gb_tiling_config |= R600_PIPE_TILING(2);
  1221. break;
  1222. case 8:
  1223. gb_tiling_config |= R600_PIPE_TILING(3);
  1224. break;
  1225. default:
  1226. break;
  1227. }
  1228. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1229. gb_tiling_config |= R600_BANK_TILING(1);
  1230. else
  1231. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1232. gb_tiling_config |= R600_GROUP_SIZE(0);
  1233. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1234. gb_tiling_config |= R600_ROW_TILING(3);
  1235. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1236. } else {
  1237. gb_tiling_config |=
  1238. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1239. gb_tiling_config |=
  1240. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1241. }
  1242. gb_tiling_config |= R600_BANK_SWAPS(1);
  1243. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1244. dev_priv->r600_max_backends,
  1245. (0xff << dev_priv->r600_max_backends) & 0xff);
  1246. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1247. cc_gc_shader_pipe_config =
  1248. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1249. cc_gc_shader_pipe_config |=
  1250. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1251. cc_rb_backend_disable =
  1252. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1253. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1254. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1255. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1256. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1257. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1258. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1259. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1260. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1261. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1262. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1263. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1264. num_qd_pipes =
  1265. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1266. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1267. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1268. /* set HW defaults for 3D engine */
  1269. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1270. R600_ROQ_IB2_START(0x2b)));
  1271. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1272. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1273. R600_SYNC_GRADIENT |
  1274. R600_SYNC_WALKER |
  1275. R600_SYNC_ALIGNER));
  1276. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1277. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1278. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1279. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1280. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1281. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1282. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1283. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1284. R700_GS_FLUSH_CTL(4) |
  1285. R700_ACK_FLUSH_CTL(3) |
  1286. R700_SYNC_FLUSH_CTL));
  1287. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1288. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1289. else {
  1290. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1291. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1292. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1293. }
  1294. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1295. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1296. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1297. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1298. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1299. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1300. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1301. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1302. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1303. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1304. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1305. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1306. R600_DONE_FIFO_HIWATER(0xe0) |
  1307. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1308. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1309. case CHIP_RV770:
  1310. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1311. break;
  1312. case CHIP_RV730:
  1313. case CHIP_RV710:
  1314. case CHIP_RV740:
  1315. default:
  1316. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1317. break;
  1318. }
  1319. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1320. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1321. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1322. */
  1323. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1324. sq_config &= ~(R600_PS_PRIO(3) |
  1325. R600_VS_PRIO(3) |
  1326. R600_GS_PRIO(3) |
  1327. R600_ES_PRIO(3));
  1328. sq_config |= (R600_DX9_CONSTS |
  1329. R600_VC_ENABLE |
  1330. R600_EXPORT_SRC_C |
  1331. R600_PS_PRIO(0) |
  1332. R600_VS_PRIO(1) |
  1333. R600_GS_PRIO(2) |
  1334. R600_ES_PRIO(3));
  1335. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1336. /* no vertex cache */
  1337. sq_config &= ~R600_VC_ENABLE;
  1338. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1339. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1340. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1341. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1342. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1343. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1344. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1345. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1346. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1347. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1348. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1349. else
  1350. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1351. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1352. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1353. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1354. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1355. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1356. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1357. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1358. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1359. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1360. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1361. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1362. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1363. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1364. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1365. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1366. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1367. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1368. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1369. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1370. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1371. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1372. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1373. else
  1374. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1375. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1376. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1377. case CHIP_RV770:
  1378. case CHIP_RV730:
  1379. case CHIP_RV740:
  1380. gs_prim_buffer_depth = 384;
  1381. break;
  1382. case CHIP_RV710:
  1383. gs_prim_buffer_depth = 128;
  1384. break;
  1385. default:
  1386. break;
  1387. }
  1388. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1389. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1390. /* Max value for this is 256 */
  1391. if (vgt_gs_per_es > 256)
  1392. vgt_gs_per_es = 256;
  1393. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1394. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1395. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1396. /* more default values. 2D/3D driver should adjust as needed */
  1397. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1398. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1399. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1400. RADEON_WRITE(R600_SX_MISC, 0);
  1401. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1402. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1403. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1404. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1405. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1406. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1407. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1408. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1409. /* clear render buffer base addresses */
  1410. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1411. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1412. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1413. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1414. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1415. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1416. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1417. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1418. RADEON_WRITE(R700_TCP_CNTL, 0);
  1419. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1420. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1421. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1422. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1423. R600_NUM_CLIP_SEQ(3)));
  1424. }
  1425. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1426. drm_radeon_private_t *dev_priv,
  1427. struct drm_file *file_priv)
  1428. {
  1429. struct drm_radeon_master_private *master_priv;
  1430. u32 ring_start;
  1431. u64 rptr_addr;
  1432. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1433. r700_gfx_init(dev, dev_priv);
  1434. else
  1435. r600_gfx_init(dev, dev_priv);
  1436. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1437. RADEON_READ(R600_GRBM_SOFT_RESET);
  1438. DRM_UDELAY(15000);
  1439. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1440. /* Set ring buffer size */
  1441. #ifdef __BIG_ENDIAN
  1442. RADEON_WRITE(R600_CP_RB_CNTL,
  1443. RADEON_BUF_SWAP_32BIT |
  1444. RADEON_RB_NO_UPDATE |
  1445. (dev_priv->ring.rptr_update_l2qw << 8) |
  1446. dev_priv->ring.size_l2qw);
  1447. #else
  1448. RADEON_WRITE(R600_CP_RB_CNTL,
  1449. RADEON_RB_NO_UPDATE |
  1450. (dev_priv->ring.rptr_update_l2qw << 8) |
  1451. dev_priv->ring.size_l2qw);
  1452. #endif
  1453. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1454. /* Set the write pointer delay */
  1455. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1456. #ifdef __BIG_ENDIAN
  1457. RADEON_WRITE(R600_CP_RB_CNTL,
  1458. RADEON_BUF_SWAP_32BIT |
  1459. RADEON_RB_NO_UPDATE |
  1460. RADEON_RB_RPTR_WR_ENA |
  1461. (dev_priv->ring.rptr_update_l2qw << 8) |
  1462. dev_priv->ring.size_l2qw);
  1463. #else
  1464. RADEON_WRITE(R600_CP_RB_CNTL,
  1465. RADEON_RB_NO_UPDATE |
  1466. RADEON_RB_RPTR_WR_ENA |
  1467. (dev_priv->ring.rptr_update_l2qw << 8) |
  1468. dev_priv->ring.size_l2qw);
  1469. #endif
  1470. /* Initialize the ring buffer's read and write pointers */
  1471. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1472. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1473. SET_RING_HEAD(dev_priv, 0);
  1474. dev_priv->ring.tail = 0;
  1475. #if __OS_HAS_AGP
  1476. if (dev_priv->flags & RADEON_IS_AGP) {
  1477. rptr_addr = dev_priv->ring_rptr->offset
  1478. - dev->agp->base +
  1479. dev_priv->gart_vm_start;
  1480. } else
  1481. #endif
  1482. {
  1483. rptr_addr = dev_priv->ring_rptr->offset
  1484. - ((unsigned long) dev->sg->virtual)
  1485. + dev_priv->gart_vm_start;
  1486. }
  1487. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1488. rptr_addr & 0xffffffff);
  1489. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
  1490. upper_32_bits(rptr_addr));
  1491. #ifdef __BIG_ENDIAN
  1492. RADEON_WRITE(R600_CP_RB_CNTL,
  1493. RADEON_BUF_SWAP_32BIT |
  1494. (dev_priv->ring.rptr_update_l2qw << 8) |
  1495. dev_priv->ring.size_l2qw);
  1496. #else
  1497. RADEON_WRITE(R600_CP_RB_CNTL,
  1498. (dev_priv->ring.rptr_update_l2qw << 8) |
  1499. dev_priv->ring.size_l2qw);
  1500. #endif
  1501. #if __OS_HAS_AGP
  1502. if (dev_priv->flags & RADEON_IS_AGP) {
  1503. /* XXX */
  1504. radeon_write_agp_base(dev_priv, dev->agp->base);
  1505. /* XXX */
  1506. radeon_write_agp_location(dev_priv,
  1507. (((dev_priv->gart_vm_start - 1 +
  1508. dev_priv->gart_size) & 0xffff0000) |
  1509. (dev_priv->gart_vm_start >> 16)));
  1510. ring_start = (dev_priv->cp_ring->offset
  1511. - dev->agp->base
  1512. + dev_priv->gart_vm_start);
  1513. } else
  1514. #endif
  1515. ring_start = (dev_priv->cp_ring->offset
  1516. - (unsigned long)dev->sg->virtual
  1517. + dev_priv->gart_vm_start);
  1518. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1519. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1520. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1521. /* Initialize the scratch register pointer. This will cause
  1522. * the scratch register values to be written out to memory
  1523. * whenever they are updated.
  1524. *
  1525. * We simply put this behind the ring read pointer, this works
  1526. * with PCI GART as well as (whatever kind of) AGP GART
  1527. */
  1528. {
  1529. u64 scratch_addr;
  1530. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR);
  1531. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1532. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1533. scratch_addr >>= 8;
  1534. scratch_addr &= 0xffffffff;
  1535. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1536. }
  1537. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1538. /* Turn on bus mastering */
  1539. radeon_enable_bm(dev_priv);
  1540. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1541. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1542. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1543. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1544. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1545. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1546. /* reset sarea copies of these */
  1547. master_priv = file_priv->master->driver_priv;
  1548. if (master_priv->sarea_priv) {
  1549. master_priv->sarea_priv->last_frame = 0;
  1550. master_priv->sarea_priv->last_dispatch = 0;
  1551. master_priv->sarea_priv->last_clear = 0;
  1552. }
  1553. r600_do_wait_for_idle(dev_priv);
  1554. }
  1555. int r600_do_cleanup_cp(struct drm_device *dev)
  1556. {
  1557. drm_radeon_private_t *dev_priv = dev->dev_private;
  1558. DRM_DEBUG("\n");
  1559. /* Make sure interrupts are disabled here because the uninstall ioctl
  1560. * may not have been called from userspace and after dev_private
  1561. * is freed, it's too late.
  1562. */
  1563. if (dev->irq_enabled)
  1564. drm_irq_uninstall(dev);
  1565. #if __OS_HAS_AGP
  1566. if (dev_priv->flags & RADEON_IS_AGP) {
  1567. if (dev_priv->cp_ring != NULL) {
  1568. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1569. dev_priv->cp_ring = NULL;
  1570. }
  1571. if (dev_priv->ring_rptr != NULL) {
  1572. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1573. dev_priv->ring_rptr = NULL;
  1574. }
  1575. if (dev->agp_buffer_map != NULL) {
  1576. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1577. dev->agp_buffer_map = NULL;
  1578. }
  1579. } else
  1580. #endif
  1581. {
  1582. if (dev_priv->gart_info.bus_addr)
  1583. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1584. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1585. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1586. dev_priv->gart_info.addr = NULL;
  1587. }
  1588. }
  1589. /* only clear to the start of flags */
  1590. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1591. return 0;
  1592. }
  1593. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1594. struct drm_file *file_priv)
  1595. {
  1596. drm_radeon_private_t *dev_priv = dev->dev_private;
  1597. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1598. DRM_DEBUG("\n");
  1599. /* if we require new memory map but we don't have it fail */
  1600. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1601. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1602. r600_do_cleanup_cp(dev);
  1603. return -EINVAL;
  1604. }
  1605. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1606. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1607. dev_priv->flags &= ~RADEON_IS_AGP;
  1608. /* The writeback test succeeds, but when writeback is enabled,
  1609. * the ring buffer read ptr update fails after first 128 bytes.
  1610. */
  1611. radeon_no_wb = 1;
  1612. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1613. && !init->is_pci) {
  1614. DRM_DEBUG("Restoring AGP flag\n");
  1615. dev_priv->flags |= RADEON_IS_AGP;
  1616. }
  1617. dev_priv->usec_timeout = init->usec_timeout;
  1618. if (dev_priv->usec_timeout < 1 ||
  1619. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1620. DRM_DEBUG("TIMEOUT problem!\n");
  1621. r600_do_cleanup_cp(dev);
  1622. return -EINVAL;
  1623. }
  1624. /* Enable vblank on CRTC1 for older X servers
  1625. */
  1626. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1627. dev_priv->cp_mode = init->cp_mode;
  1628. /* We don't support anything other than bus-mastering ring mode,
  1629. * but the ring can be in either AGP or PCI space for the ring
  1630. * read pointer.
  1631. */
  1632. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1633. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1634. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1635. r600_do_cleanup_cp(dev);
  1636. return -EINVAL;
  1637. }
  1638. switch (init->fb_bpp) {
  1639. case 16:
  1640. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1641. break;
  1642. case 32:
  1643. default:
  1644. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1645. break;
  1646. }
  1647. dev_priv->front_offset = init->front_offset;
  1648. dev_priv->front_pitch = init->front_pitch;
  1649. dev_priv->back_offset = init->back_offset;
  1650. dev_priv->back_pitch = init->back_pitch;
  1651. dev_priv->ring_offset = init->ring_offset;
  1652. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1653. dev_priv->buffers_offset = init->buffers_offset;
  1654. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1655. master_priv->sarea = drm_getsarea(dev);
  1656. if (!master_priv->sarea) {
  1657. DRM_ERROR("could not find sarea!\n");
  1658. r600_do_cleanup_cp(dev);
  1659. return -EINVAL;
  1660. }
  1661. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1662. if (!dev_priv->cp_ring) {
  1663. DRM_ERROR("could not find cp ring region!\n");
  1664. r600_do_cleanup_cp(dev);
  1665. return -EINVAL;
  1666. }
  1667. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1668. if (!dev_priv->ring_rptr) {
  1669. DRM_ERROR("could not find ring read pointer!\n");
  1670. r600_do_cleanup_cp(dev);
  1671. return -EINVAL;
  1672. }
  1673. dev->agp_buffer_token = init->buffers_offset;
  1674. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1675. if (!dev->agp_buffer_map) {
  1676. DRM_ERROR("could not find dma buffer region!\n");
  1677. r600_do_cleanup_cp(dev);
  1678. return -EINVAL;
  1679. }
  1680. if (init->gart_textures_offset) {
  1681. dev_priv->gart_textures =
  1682. drm_core_findmap(dev, init->gart_textures_offset);
  1683. if (!dev_priv->gart_textures) {
  1684. DRM_ERROR("could not find GART texture region!\n");
  1685. r600_do_cleanup_cp(dev);
  1686. return -EINVAL;
  1687. }
  1688. }
  1689. #if __OS_HAS_AGP
  1690. /* XXX */
  1691. if (dev_priv->flags & RADEON_IS_AGP) {
  1692. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1693. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1694. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1695. if (!dev_priv->cp_ring->handle ||
  1696. !dev_priv->ring_rptr->handle ||
  1697. !dev->agp_buffer_map->handle) {
  1698. DRM_ERROR("could not find ioremap agp regions!\n");
  1699. r600_do_cleanup_cp(dev);
  1700. return -EINVAL;
  1701. }
  1702. } else
  1703. #endif
  1704. {
  1705. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  1706. dev_priv->ring_rptr->handle =
  1707. (void *)dev_priv->ring_rptr->offset;
  1708. dev->agp_buffer_map->handle =
  1709. (void *)dev->agp_buffer_map->offset;
  1710. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1711. dev_priv->cp_ring->handle);
  1712. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1713. dev_priv->ring_rptr->handle);
  1714. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1715. dev->agp_buffer_map->handle);
  1716. }
  1717. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1718. dev_priv->fb_size =
  1719. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1720. - dev_priv->fb_location;
  1721. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1722. ((dev_priv->front_offset
  1723. + dev_priv->fb_location) >> 10));
  1724. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1725. ((dev_priv->back_offset
  1726. + dev_priv->fb_location) >> 10));
  1727. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1728. ((dev_priv->depth_offset
  1729. + dev_priv->fb_location) >> 10));
  1730. dev_priv->gart_size = init->gart_size;
  1731. /* New let's set the memory map ... */
  1732. if (dev_priv->new_memmap) {
  1733. u32 base = 0;
  1734. DRM_INFO("Setting GART location based on new memory map\n");
  1735. /* If using AGP, try to locate the AGP aperture at the same
  1736. * location in the card and on the bus, though we have to
  1737. * align it down.
  1738. */
  1739. #if __OS_HAS_AGP
  1740. /* XXX */
  1741. if (dev_priv->flags & RADEON_IS_AGP) {
  1742. base = dev->agp->base;
  1743. /* Check if valid */
  1744. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1745. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1746. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1747. dev->agp->base);
  1748. base = 0;
  1749. }
  1750. }
  1751. #endif
  1752. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1753. if (base == 0) {
  1754. base = dev_priv->fb_location + dev_priv->fb_size;
  1755. if (base < dev_priv->fb_location ||
  1756. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1757. base = dev_priv->fb_location
  1758. - dev_priv->gart_size;
  1759. }
  1760. dev_priv->gart_vm_start = base & 0xffc00000u;
  1761. if (dev_priv->gart_vm_start != base)
  1762. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1763. base, dev_priv->gart_vm_start);
  1764. }
  1765. #if __OS_HAS_AGP
  1766. /* XXX */
  1767. if (dev_priv->flags & RADEON_IS_AGP)
  1768. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1769. - dev->agp->base
  1770. + dev_priv->gart_vm_start);
  1771. else
  1772. #endif
  1773. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1774. - (unsigned long)dev->sg->virtual
  1775. + dev_priv->gart_vm_start);
  1776. DRM_DEBUG("fb 0x%08x size %d\n",
  1777. (unsigned int) dev_priv->fb_location,
  1778. (unsigned int) dev_priv->fb_size);
  1779. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1780. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1781. (unsigned int) dev_priv->gart_vm_start);
  1782. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1783. dev_priv->gart_buffers_offset);
  1784. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1785. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1786. + init->ring_size / sizeof(u32));
  1787. dev_priv->ring.size = init->ring_size;
  1788. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1789. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1790. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1791. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1792. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1793. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1794. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1795. #if __OS_HAS_AGP
  1796. if (dev_priv->flags & RADEON_IS_AGP) {
  1797. /* XXX turn off pcie gart */
  1798. } else
  1799. #endif
  1800. {
  1801. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1802. /* if we have an offset set from userspace */
  1803. if (!dev_priv->pcigart_offset_set) {
  1804. DRM_ERROR("Need gart offset from userspace\n");
  1805. r600_do_cleanup_cp(dev);
  1806. return -EINVAL;
  1807. }
  1808. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1809. dev_priv->gart_info.bus_addr =
  1810. dev_priv->pcigart_offset + dev_priv->fb_location;
  1811. dev_priv->gart_info.mapping.offset =
  1812. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1813. dev_priv->gart_info.mapping.size =
  1814. dev_priv->gart_info.table_size;
  1815. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1816. if (!dev_priv->gart_info.mapping.handle) {
  1817. DRM_ERROR("ioremap failed.\n");
  1818. r600_do_cleanup_cp(dev);
  1819. return -EINVAL;
  1820. }
  1821. dev_priv->gart_info.addr =
  1822. dev_priv->gart_info.mapping.handle;
  1823. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1824. dev_priv->gart_info.addr,
  1825. dev_priv->pcigart_offset);
  1826. if (!r600_page_table_init(dev)) {
  1827. DRM_ERROR("Failed to init GART table\n");
  1828. r600_do_cleanup_cp(dev);
  1829. return -EINVAL;
  1830. }
  1831. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1832. r700_vm_init(dev);
  1833. else
  1834. r600_vm_init(dev);
  1835. }
  1836. if (!dev_priv->me_fw || !dev_priv->pfp_fw) {
  1837. int err = r600_cp_init_microcode(dev_priv);
  1838. if (err) {
  1839. DRM_ERROR("Failed to load firmware!\n");
  1840. r600_do_cleanup_cp(dev);
  1841. return err;
  1842. }
  1843. }
  1844. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1845. r700_cp_load_microcode(dev_priv);
  1846. else
  1847. r600_cp_load_microcode(dev_priv);
  1848. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1849. dev_priv->last_buf = 0;
  1850. r600_do_engine_reset(dev);
  1851. r600_test_writeback(dev_priv);
  1852. return 0;
  1853. }
  1854. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1855. {
  1856. drm_radeon_private_t *dev_priv = dev->dev_private;
  1857. DRM_DEBUG("\n");
  1858. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1859. r700_vm_init(dev);
  1860. r700_cp_load_microcode(dev_priv);
  1861. } else {
  1862. r600_vm_init(dev);
  1863. r600_cp_load_microcode(dev_priv);
  1864. }
  1865. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1866. r600_do_engine_reset(dev);
  1867. return 0;
  1868. }
  1869. /* Wait for the CP to go idle.
  1870. */
  1871. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1872. {
  1873. RING_LOCALS;
  1874. DRM_DEBUG("\n");
  1875. BEGIN_RING(5);
  1876. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1877. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1878. /* wait for 3D idle clean */
  1879. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1880. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1881. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1882. ADVANCE_RING();
  1883. COMMIT_RING();
  1884. return r600_do_wait_for_idle(dev_priv);
  1885. }
  1886. /* Start the Command Processor.
  1887. */
  1888. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1889. {
  1890. u32 cp_me;
  1891. RING_LOCALS;
  1892. DRM_DEBUG("\n");
  1893. BEGIN_RING(7);
  1894. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1895. OUT_RING(0x00000001);
  1896. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1897. OUT_RING(0x00000003);
  1898. else
  1899. OUT_RING(0x00000000);
  1900. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1901. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1902. OUT_RING(0x00000000);
  1903. OUT_RING(0x00000000);
  1904. ADVANCE_RING();
  1905. COMMIT_RING();
  1906. /* set the mux and reset the halt bit */
  1907. cp_me = 0xff;
  1908. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1909. dev_priv->cp_running = 1;
  1910. }
  1911. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1912. {
  1913. u32 cur_read_ptr;
  1914. DRM_DEBUG("\n");
  1915. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1916. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1917. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1918. dev_priv->ring.tail = cur_read_ptr;
  1919. }
  1920. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1921. {
  1922. uint32_t cp_me;
  1923. DRM_DEBUG("\n");
  1924. cp_me = 0xff | R600_CP_ME_HALT;
  1925. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1926. dev_priv->cp_running = 0;
  1927. }
  1928. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1929. struct drm_buf *buf, int start, int end)
  1930. {
  1931. drm_radeon_private_t *dev_priv = dev->dev_private;
  1932. RING_LOCALS;
  1933. if (start != end) {
  1934. unsigned long offset = (dev_priv->gart_buffers_offset
  1935. + buf->offset + start);
  1936. int dwords = (end - start + 3) / sizeof(u32);
  1937. DRM_DEBUG("dwords:%d\n", dwords);
  1938. DRM_DEBUG("offset 0x%lx\n", offset);
  1939. /* Indirect buffer data must be a multiple of 16 dwords.
  1940. * pad the data with a Type-2 CP packet.
  1941. */
  1942. while (dwords & 0xf) {
  1943. u32 *data = (u32 *)
  1944. ((char *)dev->agp_buffer_map->handle
  1945. + buf->offset + start);
  1946. data[dwords++] = RADEON_CP_PACKET2;
  1947. }
  1948. /* Fire off the indirect buffer */
  1949. BEGIN_RING(4);
  1950. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1951. OUT_RING((offset & 0xfffffffc));
  1952. OUT_RING((upper_32_bits(offset) & 0xff));
  1953. OUT_RING(dwords);
  1954. ADVANCE_RING();
  1955. }
  1956. return 0;
  1957. }