smpboot.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/smp.h>
  54. #include <asm/cpu.h>
  55. #include <asm/numa.h>
  56. #include <asm/pgtable.h>
  57. #include <asm/tlbflush.h>
  58. #include <asm/mtrr.h>
  59. #include <asm/nmi.h>
  60. #include <asm/vmi.h>
  61. #include <linux/mc146818rtc.h>
  62. #include <mach_apic.h>
  63. #include <mach_wakecpu.h>
  64. #include <smpboot_hooks.h>
  65. /*
  66. * FIXME: For x86_64, those are defined in other files. But moving them here,
  67. * would make the setup areas dependent on smp, which is a loss. When we
  68. * integrate apic between arches, we can probably do a better job, but
  69. * right now, they'll stay here -- glommer
  70. */
  71. /* which logical CPU number maps to which CPU (physical APIC ID) */
  72. u16 x86_cpu_to_apicid_init[NR_CPUS] __initdata =
  73. { [0 ... NR_CPUS-1] = BAD_APICID };
  74. void *x86_cpu_to_apicid_early_ptr;
  75. #ifdef CONFIG_X86_32
  76. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  77. = { [0 ... NR_CPUS-1] = BAD_APICID };
  78. void *x86_bios_cpu_apicid_early_ptr;
  79. u8 apicid_2_node[MAX_APICID];
  80. #endif
  81. /* Internal processor count */
  82. unsigned int num_processors;
  83. /* State of each CPU */
  84. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  85. unsigned disabled_cpus __cpuinitdata;
  86. /* Store all idle threads, this can be reused instead of creating
  87. * a new thread. Also avoids complicated thread destroy functionality
  88. * for idle threads.
  89. */
  90. #ifdef CONFIG_HOTPLUG_CPU
  91. /*
  92. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  93. * removed after init for !CONFIG_HOTPLUG_CPU.
  94. */
  95. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  96. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  97. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  98. #else
  99. struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  100. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  101. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  102. #endif
  103. /* Number of siblings per CPU package */
  104. int smp_num_siblings = 1;
  105. EXPORT_SYMBOL(smp_num_siblings);
  106. /* Last level cache ID of each logical CPU */
  107. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  108. /* bitmap of online cpus */
  109. cpumask_t cpu_online_map __read_mostly;
  110. EXPORT_SYMBOL(cpu_online_map);
  111. cpumask_t cpu_callin_map;
  112. cpumask_t cpu_callout_map;
  113. cpumask_t cpu_possible_map;
  114. EXPORT_SYMBOL(cpu_possible_map);
  115. /* representing HT siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  118. /* representing HT and core siblings of each logical CPU */
  119. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  120. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  121. /* Per CPU bogomips and other parameters */
  122. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  123. EXPORT_PER_CPU_SYMBOL(cpu_info);
  124. static atomic_t init_deasserted;
  125. static int boot_cpu_logical_apicid;
  126. /* ready for x86_64, no harm for x86, since it will overwrite after alloc */
  127. unsigned char *trampoline_base = __va(SMP_TRAMPOLINE_BASE);
  128. /* representing cpus for which sibling maps can be computed */
  129. static cpumask_t cpu_sibling_setup_map;
  130. /* Set if we find a B stepping CPU */
  131. int __cpuinitdata smp_b_stepping;
  132. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  133. /* which logical CPUs are on which nodes */
  134. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  135. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  136. EXPORT_SYMBOL(node_to_cpumask_map);
  137. /* which node each logical CPU is on */
  138. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  139. EXPORT_SYMBOL(cpu_to_node_map);
  140. /* set up a mapping between cpu and node. */
  141. static void map_cpu_to_node(int cpu, int node)
  142. {
  143. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  144. cpu_set(cpu, node_to_cpumask_map[node]);
  145. cpu_to_node_map[cpu] = node;
  146. }
  147. /* undo a mapping between cpu and node. */
  148. static void unmap_cpu_to_node(int cpu)
  149. {
  150. int node;
  151. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  152. for (node = 0; node < MAX_NUMNODES; node++)
  153. cpu_clear(cpu, node_to_cpumask_map[node]);
  154. cpu_to_node_map[cpu] = 0;
  155. }
  156. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  157. #define map_cpu_to_node(cpu, node) ({})
  158. #define unmap_cpu_to_node(cpu) ({})
  159. #endif
  160. #ifdef CONFIG_X86_32
  161. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  162. { [0 ... NR_CPUS-1] = BAD_APICID };
  163. void map_cpu_to_logical_apicid(void)
  164. {
  165. int cpu = smp_processor_id();
  166. int apicid = logical_smp_processor_id();
  167. int node = apicid_to_node(apicid);
  168. if (!node_online(node))
  169. node = first_online_node;
  170. cpu_2_logical_apicid[cpu] = apicid;
  171. map_cpu_to_node(cpu, node);
  172. }
  173. void unmap_cpu_to_logical_apicid(int cpu)
  174. {
  175. cpu_2_logical_apicid[cpu] = BAD_APICID;
  176. unmap_cpu_to_node(cpu);
  177. }
  178. #else
  179. #define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
  180. #define map_cpu_to_logical_apicid() do {} while (0)
  181. #endif
  182. /*
  183. * Report back to the Boot Processor.
  184. * Running on AP.
  185. */
  186. void __cpuinit smp_callin(void)
  187. {
  188. int cpuid, phys_id;
  189. unsigned long timeout;
  190. /*
  191. * If waken up by an INIT in an 82489DX configuration
  192. * we may get here before an INIT-deassert IPI reaches
  193. * our local APIC. We have to wait for the IPI or we'll
  194. * lock up on an APIC access.
  195. */
  196. wait_for_init_deassert(&init_deasserted);
  197. /*
  198. * (This works even if the APIC is not enabled.)
  199. */
  200. phys_id = GET_APIC_ID(read_apic_id());
  201. cpuid = smp_processor_id();
  202. if (cpu_isset(cpuid, cpu_callin_map)) {
  203. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  204. phys_id, cpuid);
  205. }
  206. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  207. /*
  208. * STARTUP IPIs are fragile beasts as they might sometimes
  209. * trigger some glue motherboard logic. Complete APIC bus
  210. * silence for 1 second, this overestimates the time the
  211. * boot CPU is spending to send the up to 2 STARTUP IPIs
  212. * by a factor of two. This should be enough.
  213. */
  214. /*
  215. * Waiting 2s total for startup (udelay is not yet working)
  216. */
  217. timeout = jiffies + 2*HZ;
  218. while (time_before(jiffies, timeout)) {
  219. /*
  220. * Has the boot CPU finished it's STARTUP sequence?
  221. */
  222. if (cpu_isset(cpuid, cpu_callout_map))
  223. break;
  224. cpu_relax();
  225. }
  226. if (!time_before(jiffies, timeout)) {
  227. panic("%s: CPU%d started up but did not get a callout!\n",
  228. __func__, cpuid);
  229. }
  230. /*
  231. * the boot CPU has finished the init stage and is spinning
  232. * on callin_map until we finish. We are free to set up this
  233. * CPU, first the APIC. (this is probably redundant on most
  234. * boards)
  235. */
  236. Dprintk("CALLIN, before setup_local_APIC().\n");
  237. smp_callin_clear_local_apic();
  238. setup_local_APIC();
  239. end_local_APIC_setup();
  240. map_cpu_to_logical_apicid();
  241. /*
  242. * Get our bogomips.
  243. *
  244. * Need to enable IRQs because it can take longer and then
  245. * the NMI watchdog might kill us.
  246. */
  247. local_irq_enable();
  248. calibrate_delay();
  249. local_irq_disable();
  250. Dprintk("Stack at about %p\n", &cpuid);
  251. /*
  252. * Save our processor parameters
  253. */
  254. smp_store_cpu_info(cpuid);
  255. /*
  256. * Allow the master to continue.
  257. */
  258. cpu_set(cpuid, cpu_callin_map);
  259. }
  260. /*
  261. * Activate a secondary processor.
  262. */
  263. void __cpuinit start_secondary(void *unused)
  264. {
  265. /*
  266. * Don't put *anything* before cpu_init(), SMP booting is too
  267. * fragile that we want to limit the things done here to the
  268. * most necessary things.
  269. */
  270. #ifdef CONFIG_VMI
  271. vmi_bringup();
  272. #endif
  273. cpu_init();
  274. preempt_disable();
  275. smp_callin();
  276. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  277. barrier();
  278. /*
  279. * Check TSC synchronization with the BP:
  280. */
  281. check_tsc_sync_target();
  282. if (nmi_watchdog == NMI_IO_APIC) {
  283. disable_8259A_irq(0);
  284. enable_NMI_through_LVT0();
  285. enable_8259A_irq(0);
  286. }
  287. /* This must be done before setting cpu_online_map */
  288. set_cpu_sibling_map(raw_smp_processor_id());
  289. wmb();
  290. /*
  291. * We need to hold call_lock, so there is no inconsistency
  292. * between the time smp_call_function() determines number of
  293. * IPI recipients, and the time when the determination is made
  294. * for which cpus receive the IPI. Holding this
  295. * lock helps us to not include this cpu in a currently in progress
  296. * smp_call_function().
  297. */
  298. lock_ipi_call_lock();
  299. #ifdef CONFIG_X86_64
  300. spin_lock(&vector_lock);
  301. /* Setup the per cpu irq handling data structures */
  302. __setup_vector_irq(smp_processor_id());
  303. /*
  304. * Allow the master to continue.
  305. */
  306. spin_unlock(&vector_lock);
  307. #endif
  308. cpu_set(smp_processor_id(), cpu_online_map);
  309. unlock_ipi_call_lock();
  310. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  311. setup_secondary_clock();
  312. wmb();
  313. cpu_idle();
  314. }
  315. #ifdef CONFIG_X86_32
  316. /*
  317. * Everything has been set up for the secondary
  318. * CPUs - they just need to reload everything
  319. * from the task structure
  320. * This function must not return.
  321. */
  322. void __devinit initialize_secondary(void)
  323. {
  324. /*
  325. * We don't actually need to load the full TSS,
  326. * basically just the stack pointer and the ip.
  327. */
  328. asm volatile(
  329. "movl %0,%%esp\n\t"
  330. "jmp *%1"
  331. :
  332. :"m" (current->thread.sp), "m" (current->thread.ip));
  333. }
  334. #endif
  335. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  336. {
  337. #ifdef CONFIG_X86_32
  338. /*
  339. * Mask B, Pentium, but not Pentium MMX
  340. */
  341. if (c->x86_vendor == X86_VENDOR_INTEL &&
  342. c->x86 == 5 &&
  343. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  344. c->x86_model <= 3)
  345. /*
  346. * Remember we have B step Pentia with bugs
  347. */
  348. smp_b_stepping = 1;
  349. /*
  350. * Certain Athlons might work (for various values of 'work') in SMP
  351. * but they are not certified as MP capable.
  352. */
  353. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  354. if (num_possible_cpus() == 1)
  355. goto valid_k7;
  356. /* Athlon 660/661 is valid. */
  357. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  358. (c->x86_mask == 1)))
  359. goto valid_k7;
  360. /* Duron 670 is valid */
  361. if ((c->x86_model == 7) && (c->x86_mask == 0))
  362. goto valid_k7;
  363. /*
  364. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  365. * bit. It's worth noting that the A5 stepping (662) of some
  366. * Athlon XP's have the MP bit set.
  367. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  368. * more.
  369. */
  370. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  371. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  372. (c->x86_model > 7))
  373. if (cpu_has_mp)
  374. goto valid_k7;
  375. /* If we get here, not a certified SMP capable AMD system. */
  376. add_taint(TAINT_UNSAFE_SMP);
  377. }
  378. valid_k7:
  379. ;
  380. #endif
  381. }
  382. void smp_checks(void)
  383. {
  384. if (smp_b_stepping)
  385. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  386. "with B stepping processors.\n");
  387. /*
  388. * Don't taint if we are running SMP kernel on a single non-MP
  389. * approved Athlon
  390. */
  391. if (tainted & TAINT_UNSAFE_SMP) {
  392. if (num_online_cpus())
  393. printk(KERN_INFO "WARNING: This combination of AMD"
  394. "processors is not suitable for SMP.\n");
  395. else
  396. tainted &= ~TAINT_UNSAFE_SMP;
  397. }
  398. }
  399. /*
  400. * The bootstrap kernel entry code has set these up. Save them for
  401. * a given CPU
  402. */
  403. void __cpuinit smp_store_cpu_info(int id)
  404. {
  405. struct cpuinfo_x86 *c = &cpu_data(id);
  406. *c = boot_cpu_data;
  407. c->cpu_index = id;
  408. if (id != 0)
  409. identify_secondary_cpu(c);
  410. smp_apply_quirks(c);
  411. }
  412. void __cpuinit set_cpu_sibling_map(int cpu)
  413. {
  414. int i;
  415. struct cpuinfo_x86 *c = &cpu_data(cpu);
  416. cpu_set(cpu, cpu_sibling_setup_map);
  417. if (smp_num_siblings > 1) {
  418. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  419. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  420. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  421. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  422. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  423. cpu_set(i, per_cpu(cpu_core_map, cpu));
  424. cpu_set(cpu, per_cpu(cpu_core_map, i));
  425. cpu_set(i, c->llc_shared_map);
  426. cpu_set(cpu, cpu_data(i).llc_shared_map);
  427. }
  428. }
  429. } else {
  430. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  431. }
  432. cpu_set(cpu, c->llc_shared_map);
  433. if (current_cpu_data.x86_max_cores == 1) {
  434. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  435. c->booted_cores = 1;
  436. return;
  437. }
  438. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  439. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  440. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  441. cpu_set(i, c->llc_shared_map);
  442. cpu_set(cpu, cpu_data(i).llc_shared_map);
  443. }
  444. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  445. cpu_set(i, per_cpu(cpu_core_map, cpu));
  446. cpu_set(cpu, per_cpu(cpu_core_map, i));
  447. /*
  448. * Does this new cpu bringup a new core?
  449. */
  450. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  451. /*
  452. * for each core in package, increment
  453. * the booted_cores for this new cpu
  454. */
  455. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  456. c->booted_cores++;
  457. /*
  458. * increment the core count for all
  459. * the other cpus in this package
  460. */
  461. if (i != cpu)
  462. cpu_data(i).booted_cores++;
  463. } else if (i != cpu && !c->booted_cores)
  464. c->booted_cores = cpu_data(i).booted_cores;
  465. }
  466. }
  467. }
  468. /* maps the cpu to the sched domain representing multi-core */
  469. cpumask_t cpu_coregroup_map(int cpu)
  470. {
  471. struct cpuinfo_x86 *c = &cpu_data(cpu);
  472. /*
  473. * For perf, we return last level cache shared map.
  474. * And for power savings, we return cpu_core_map
  475. */
  476. if (sched_mc_power_savings || sched_smt_power_savings)
  477. return per_cpu(cpu_core_map, cpu);
  478. else
  479. return c->llc_shared_map;
  480. }
  481. /*
  482. * Currently trivial. Write the real->protected mode
  483. * bootstrap into the page concerned. The caller
  484. * has made sure it's suitably aligned.
  485. */
  486. unsigned long __cpuinit setup_trampoline(void)
  487. {
  488. memcpy(trampoline_base, trampoline_data,
  489. trampoline_end - trampoline_data);
  490. return virt_to_phys(trampoline_base);
  491. }
  492. #ifdef CONFIG_X86_32
  493. /*
  494. * We are called very early to get the low memory for the
  495. * SMP bootup trampoline page.
  496. */
  497. void __init smp_alloc_memory(void)
  498. {
  499. trampoline_base = alloc_bootmem_low_pages(PAGE_SIZE);
  500. /*
  501. * Has to be in very low memory so we can execute
  502. * real-mode AP code.
  503. */
  504. if (__pa(trampoline_base) >= 0x9F000)
  505. BUG();
  506. }
  507. #endif
  508. void impress_friends(void)
  509. {
  510. int cpu;
  511. unsigned long bogosum = 0;
  512. /*
  513. * Allow the user to impress friends.
  514. */
  515. Dprintk("Before bogomips.\n");
  516. for_each_possible_cpu(cpu)
  517. if (cpu_isset(cpu, cpu_callout_map))
  518. bogosum += cpu_data(cpu).loops_per_jiffy;
  519. printk(KERN_INFO
  520. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  521. num_online_cpus(),
  522. bogosum/(500000/HZ),
  523. (bogosum/(5000/HZ))%100);
  524. Dprintk("Before bogocount - setting activated=1.\n");
  525. }
  526. static inline void __inquire_remote_apic(int apicid)
  527. {
  528. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  529. char *names[] = { "ID", "VERSION", "SPIV" };
  530. int timeout;
  531. u32 status;
  532. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  533. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  534. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  535. /*
  536. * Wait for idle.
  537. */
  538. status = safe_apic_wait_icr_idle();
  539. if (status)
  540. printk(KERN_CONT
  541. "a previous APIC delivery may have failed\n");
  542. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  543. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  544. timeout = 0;
  545. do {
  546. udelay(100);
  547. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  548. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  549. switch (status) {
  550. case APIC_ICR_RR_VALID:
  551. status = apic_read(APIC_RRR);
  552. printk(KERN_CONT "%08x\n", status);
  553. break;
  554. default:
  555. printk(KERN_CONT "failed\n");
  556. }
  557. }
  558. }
  559. #ifdef WAKE_SECONDARY_VIA_NMI
  560. /*
  561. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  562. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  563. * won't ... remember to clear down the APIC, etc later.
  564. */
  565. static int __devinit
  566. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  567. {
  568. unsigned long send_status, accept_status = 0;
  569. int maxlvt;
  570. /* Target chip */
  571. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  572. /* Boot on the stack */
  573. /* Kick the second */
  574. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  575. Dprintk("Waiting for send to finish...\n");
  576. send_status = safe_apic_wait_icr_idle();
  577. /*
  578. * Give the other CPU some time to accept the IPI.
  579. */
  580. udelay(200);
  581. /*
  582. * Due to the Pentium erratum 3AP.
  583. */
  584. maxlvt = lapic_get_maxlvt();
  585. if (maxlvt > 3) {
  586. apic_read_around(APIC_SPIV);
  587. apic_write(APIC_ESR, 0);
  588. }
  589. accept_status = (apic_read(APIC_ESR) & 0xEF);
  590. Dprintk("NMI sent.\n");
  591. if (send_status)
  592. printk(KERN_ERR "APIC never delivered???\n");
  593. if (accept_status)
  594. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  595. return (send_status | accept_status);
  596. }
  597. #endif /* WAKE_SECONDARY_VIA_NMI */
  598. #ifdef WAKE_SECONDARY_VIA_INIT
  599. static int __devinit
  600. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  601. {
  602. unsigned long send_status, accept_status = 0;
  603. int maxlvt, num_starts, j;
  604. /*
  605. * Be paranoid about clearing APIC errors.
  606. */
  607. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  608. apic_read_around(APIC_SPIV);
  609. apic_write(APIC_ESR, 0);
  610. apic_read(APIC_ESR);
  611. }
  612. Dprintk("Asserting INIT.\n");
  613. /*
  614. * Turn INIT on target chip
  615. */
  616. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  617. /*
  618. * Send IPI
  619. */
  620. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  621. | APIC_DM_INIT);
  622. Dprintk("Waiting for send to finish...\n");
  623. send_status = safe_apic_wait_icr_idle();
  624. mdelay(10);
  625. Dprintk("Deasserting INIT.\n");
  626. /* Target chip */
  627. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  628. /* Send IPI */
  629. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  630. Dprintk("Waiting for send to finish...\n");
  631. send_status = safe_apic_wait_icr_idle();
  632. mb();
  633. atomic_set(&init_deasserted, 1);
  634. /*
  635. * Should we send STARTUP IPIs ?
  636. *
  637. * Determine this based on the APIC version.
  638. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  639. */
  640. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  641. num_starts = 2;
  642. else
  643. num_starts = 0;
  644. /*
  645. * Paravirt / VMI wants a startup IPI hook here to set up the
  646. * target processor state.
  647. */
  648. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  649. #ifdef CONFIG_X86_64
  650. (unsigned long)init_rsp);
  651. #else
  652. (unsigned long)stack_start.sp);
  653. #endif
  654. /*
  655. * Run STARTUP IPI loop.
  656. */
  657. Dprintk("#startup loops: %d.\n", num_starts);
  658. maxlvt = lapic_get_maxlvt();
  659. for (j = 1; j <= num_starts; j++) {
  660. Dprintk("Sending STARTUP #%d.\n", j);
  661. apic_read_around(APIC_SPIV);
  662. apic_write(APIC_ESR, 0);
  663. apic_read(APIC_ESR);
  664. Dprintk("After apic_write.\n");
  665. /*
  666. * STARTUP IPI
  667. */
  668. /* Target chip */
  669. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  670. /* Boot on the stack */
  671. /* Kick the second */
  672. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  673. | (start_eip >> 12));
  674. /*
  675. * Give the other CPU some time to accept the IPI.
  676. */
  677. udelay(300);
  678. Dprintk("Startup point 1.\n");
  679. Dprintk("Waiting for send to finish...\n");
  680. send_status = safe_apic_wait_icr_idle();
  681. /*
  682. * Give the other CPU some time to accept the IPI.
  683. */
  684. udelay(200);
  685. /*
  686. * Due to the Pentium erratum 3AP.
  687. */
  688. if (maxlvt > 3) {
  689. apic_read_around(APIC_SPIV);
  690. apic_write(APIC_ESR, 0);
  691. }
  692. accept_status = (apic_read(APIC_ESR) & 0xEF);
  693. if (send_status || accept_status)
  694. break;
  695. }
  696. Dprintk("After Startup.\n");
  697. if (send_status)
  698. printk(KERN_ERR "APIC never delivered???\n");
  699. if (accept_status)
  700. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  701. return (send_status | accept_status);
  702. }
  703. #endif /* WAKE_SECONDARY_VIA_INIT */
  704. struct create_idle {
  705. struct work_struct work;
  706. struct task_struct *idle;
  707. struct completion done;
  708. int cpu;
  709. };
  710. static void __cpuinit do_fork_idle(struct work_struct *work)
  711. {
  712. struct create_idle *c_idle =
  713. container_of(work, struct create_idle, work);
  714. c_idle->idle = fork_idle(c_idle->cpu);
  715. complete(&c_idle->done);
  716. }
  717. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  718. /*
  719. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  720. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  721. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  722. */
  723. {
  724. unsigned long boot_error = 0;
  725. int timeout;
  726. unsigned long start_ip;
  727. unsigned short nmi_high = 0, nmi_low = 0;
  728. struct create_idle c_idle = {
  729. .cpu = cpu,
  730. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  731. };
  732. INIT_WORK(&c_idle.work, do_fork_idle);
  733. #ifdef CONFIG_X86_64
  734. /* allocate memory for gdts of secondary cpus. Hotplug is considered */
  735. if (!cpu_gdt_descr[cpu].address &&
  736. !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
  737. printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
  738. return -1;
  739. }
  740. /* Allocate node local memory for AP pdas */
  741. if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
  742. struct x8664_pda *newpda, *pda;
  743. int node = cpu_to_node(cpu);
  744. pda = cpu_pda(cpu);
  745. newpda = kmalloc_node(sizeof(struct x8664_pda), GFP_ATOMIC,
  746. node);
  747. if (newpda) {
  748. memcpy(newpda, pda, sizeof(struct x8664_pda));
  749. cpu_pda(cpu) = newpda;
  750. } else
  751. printk(KERN_ERR
  752. "Could not allocate node local PDA for CPU %d on node %d\n",
  753. cpu, node);
  754. }
  755. #endif
  756. alternatives_smp_switch(1);
  757. c_idle.idle = get_idle_for_cpu(cpu);
  758. /*
  759. * We can't use kernel_thread since we must avoid to
  760. * reschedule the child.
  761. */
  762. if (c_idle.idle) {
  763. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  764. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  765. init_idle(c_idle.idle, cpu);
  766. goto do_rest;
  767. }
  768. if (!keventd_up() || current_is_keventd())
  769. c_idle.work.func(&c_idle.work);
  770. else {
  771. schedule_work(&c_idle.work);
  772. wait_for_completion(&c_idle.done);
  773. }
  774. if (IS_ERR(c_idle.idle)) {
  775. printk("failed fork for CPU %d\n", cpu);
  776. return PTR_ERR(c_idle.idle);
  777. }
  778. set_idle_for_cpu(cpu, c_idle.idle);
  779. do_rest:
  780. #ifdef CONFIG_X86_32
  781. per_cpu(current_task, cpu) = c_idle.idle;
  782. init_gdt(cpu);
  783. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  784. c_idle.idle->thread.ip = (unsigned long) start_secondary;
  785. /* Stack for startup_32 can be just as for start_secondary onwards */
  786. stack_start.sp = (void *) c_idle.idle->thread.sp;
  787. irq_ctx_init(cpu);
  788. #else
  789. cpu_pda(cpu)->pcurrent = c_idle.idle;
  790. init_rsp = c_idle.idle->thread.sp;
  791. load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
  792. initial_code = (unsigned long)start_secondary;
  793. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  794. #endif
  795. /* start_ip had better be page-aligned! */
  796. start_ip = setup_trampoline();
  797. /* So we see what's up */
  798. printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
  799. cpu, apicid, start_ip);
  800. /*
  801. * This grunge runs the startup process for
  802. * the targeted processor.
  803. */
  804. atomic_set(&init_deasserted, 0);
  805. Dprintk("Setting warm reset code and vector.\n");
  806. store_NMI_vector(&nmi_high, &nmi_low);
  807. smpboot_setup_warm_reset_vector(start_ip);
  808. /*
  809. * Be paranoid about clearing APIC errors.
  810. */
  811. apic_write(APIC_ESR, 0);
  812. apic_read(APIC_ESR);
  813. /*
  814. * Starting actual IPI sequence...
  815. */
  816. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  817. if (!boot_error) {
  818. /*
  819. * allow APs to start initializing.
  820. */
  821. Dprintk("Before Callout %d.\n", cpu);
  822. cpu_set(cpu, cpu_callout_map);
  823. Dprintk("After Callout %d.\n", cpu);
  824. /*
  825. * Wait 5s total for a response
  826. */
  827. for (timeout = 0; timeout < 50000; timeout++) {
  828. if (cpu_isset(cpu, cpu_callin_map))
  829. break; /* It has booted */
  830. udelay(100);
  831. }
  832. if (cpu_isset(cpu, cpu_callin_map)) {
  833. /* number CPUs logically, starting from 1 (BSP is 0) */
  834. Dprintk("OK.\n");
  835. printk(KERN_INFO "CPU%d: ", cpu);
  836. print_cpu_info(&cpu_data(cpu));
  837. Dprintk("CPU has booted.\n");
  838. } else {
  839. boot_error = 1;
  840. if (*((volatile unsigned char *)trampoline_base)
  841. == 0xA5)
  842. /* trampoline started but...? */
  843. printk(KERN_ERR "Stuck ??\n");
  844. else
  845. /* trampoline code not run */
  846. printk(KERN_ERR "Not responding.\n");
  847. inquire_remote_apic(apicid);
  848. }
  849. }
  850. if (boot_error) {
  851. /* Try to put things back the way they were before ... */
  852. unmap_cpu_to_logical_apicid(cpu);
  853. #ifdef CONFIG_X86_64
  854. clear_node_cpumask(cpu); /* was set by numa_add_cpu */
  855. #endif
  856. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  857. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  858. cpu_clear(cpu, cpu_possible_map);
  859. cpu_clear(cpu, cpu_present_map);
  860. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  861. }
  862. /* mark "stuck" area as not stuck */
  863. *((volatile unsigned long *)trampoline_base) = 0;
  864. return boot_error;
  865. }
  866. int __cpuinit native_cpu_up(unsigned int cpu)
  867. {
  868. int apicid = cpu_present_to_apicid(cpu);
  869. unsigned long flags;
  870. int err;
  871. WARN_ON(irqs_disabled());
  872. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  873. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  874. !physid_isset(apicid, phys_cpu_present_map)) {
  875. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  876. return -EINVAL;
  877. }
  878. /*
  879. * Already booted CPU?
  880. */
  881. if (cpu_isset(cpu, cpu_callin_map)) {
  882. Dprintk("do_boot_cpu %d Already started\n", cpu);
  883. return -ENOSYS;
  884. }
  885. /*
  886. * Save current MTRR state in case it was changed since early boot
  887. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  888. */
  889. mtrr_save_state();
  890. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  891. #ifdef CONFIG_X86_32
  892. /* init low mem mapping */
  893. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  894. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  895. flush_tlb_all();
  896. #endif
  897. err = do_boot_cpu(apicid, cpu);
  898. if (err < 0) {
  899. Dprintk("do_boot_cpu failed %d\n", err);
  900. return err;
  901. }
  902. /*
  903. * Check TSC synchronization with the AP (keep irqs disabled
  904. * while doing so):
  905. */
  906. local_irq_save(flags);
  907. check_tsc_sync_source(cpu);
  908. local_irq_restore(flags);
  909. while (!cpu_isset(cpu, cpu_online_map)) {
  910. cpu_relax();
  911. touch_nmi_watchdog();
  912. }
  913. return 0;
  914. }
  915. /*
  916. * Fall back to non SMP mode after errors.
  917. *
  918. * RED-PEN audit/test this more. I bet there is more state messed up here.
  919. */
  920. static __init void disable_smp(void)
  921. {
  922. cpu_present_map = cpumask_of_cpu(0);
  923. cpu_possible_map = cpumask_of_cpu(0);
  924. #ifdef CONFIG_X86_32
  925. smpboot_clear_io_apic_irqs();
  926. #endif
  927. if (smp_found_config)
  928. phys_cpu_present_map =
  929. physid_mask_of_physid(boot_cpu_physical_apicid);
  930. else
  931. phys_cpu_present_map = physid_mask_of_physid(0);
  932. map_cpu_to_logical_apicid();
  933. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  934. cpu_set(0, per_cpu(cpu_core_map, 0));
  935. }
  936. /*
  937. * Various sanity checks.
  938. */
  939. static int __init smp_sanity_check(unsigned max_cpus)
  940. {
  941. preempt_disable();
  942. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  943. printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
  944. "by the BIOS.\n", hard_smp_processor_id());
  945. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  946. }
  947. /*
  948. * If we couldn't find an SMP configuration at boot time,
  949. * get out of here now!
  950. */
  951. if (!smp_found_config && !acpi_lapic) {
  952. preempt_enable();
  953. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  954. disable_smp();
  955. if (APIC_init_uniprocessor())
  956. printk(KERN_NOTICE "Local APIC not detected."
  957. " Using dummy APIC emulation.\n");
  958. return -1;
  959. }
  960. /*
  961. * Should not be necessary because the MP table should list the boot
  962. * CPU too, but we do it for the sake of robustness anyway.
  963. */
  964. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  965. printk(KERN_NOTICE
  966. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  967. boot_cpu_physical_apicid);
  968. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  969. }
  970. preempt_enable();
  971. /*
  972. * If we couldn't find a local APIC, then get out of here now!
  973. */
  974. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  975. !cpu_has_apic) {
  976. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  977. boot_cpu_physical_apicid);
  978. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  979. "(tell your hw vendor)\n");
  980. smpboot_clear_io_apic();
  981. return -1;
  982. }
  983. verify_local_APIC();
  984. /*
  985. * If SMP should be disabled, then really disable it!
  986. */
  987. if (!max_cpus) {
  988. printk(KERN_INFO "SMP mode deactivated,"
  989. "forcing use of dummy APIC emulation.\n");
  990. smpboot_clear_io_apic();
  991. #ifdef CONFIG_X86_32
  992. if (nmi_watchdog == NMI_LOCAL_APIC) {
  993. printk(KERN_INFO "activating minimal APIC for"
  994. "NMI watchdog use.\n");
  995. connect_bsp_APIC();
  996. setup_local_APIC();
  997. end_local_APIC_setup();
  998. }
  999. #endif
  1000. return -1;
  1001. }
  1002. return 0;
  1003. }
  1004. static void __init smp_cpu_index_default(void)
  1005. {
  1006. int i;
  1007. struct cpuinfo_x86 *c;
  1008. for_each_cpu_mask(i, cpu_possible_map) {
  1009. c = &cpu_data(i);
  1010. /* mark all to hotplug */
  1011. c->cpu_index = NR_CPUS;
  1012. }
  1013. }
  1014. /*
  1015. * Prepare for SMP bootup. The MP table or ACPI has been read
  1016. * earlier. Just do some sanity checking here and enable APIC mode.
  1017. */
  1018. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  1019. {
  1020. nmi_watchdog_default();
  1021. smp_cpu_index_default();
  1022. current_cpu_data = boot_cpu_data;
  1023. cpu_callin_map = cpumask_of_cpu(0);
  1024. mb();
  1025. /*
  1026. * Setup boot CPU information
  1027. */
  1028. smp_store_cpu_info(0); /* Final full version of the data */
  1029. boot_cpu_logical_apicid = logical_smp_processor_id();
  1030. current_thread_info()->cpu = 0; /* needed? */
  1031. set_cpu_sibling_map(0);
  1032. if (smp_sanity_check(max_cpus) < 0) {
  1033. printk(KERN_INFO "SMP disabled\n");
  1034. disable_smp();
  1035. return;
  1036. }
  1037. preempt_disable();
  1038. if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
  1039. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  1040. GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
  1041. /* Or can we switch back to PIC here? */
  1042. }
  1043. preempt_enable();
  1044. #ifdef CONFIG_X86_32
  1045. connect_bsp_APIC();
  1046. #endif
  1047. /*
  1048. * Switch from PIC to APIC mode.
  1049. */
  1050. setup_local_APIC();
  1051. #ifdef CONFIG_X86_64
  1052. /*
  1053. * Enable IO APIC before setting up error vector
  1054. */
  1055. if (!skip_ioapic_setup && nr_ioapics)
  1056. enable_IO_APIC();
  1057. #endif
  1058. end_local_APIC_setup();
  1059. map_cpu_to_logical_apicid();
  1060. setup_portio_remap();
  1061. smpboot_setup_io_apic();
  1062. /*
  1063. * Set up local APIC timer on boot CPU.
  1064. */
  1065. printk(KERN_INFO "CPU%d: ", 0);
  1066. print_cpu_info(&cpu_data(0));
  1067. setup_boot_clock();
  1068. }
  1069. /*
  1070. * Early setup to make printk work.
  1071. */
  1072. void __init native_smp_prepare_boot_cpu(void)
  1073. {
  1074. int me = smp_processor_id();
  1075. #ifdef CONFIG_X86_32
  1076. init_gdt(me);
  1077. switch_to_new_gdt();
  1078. #endif
  1079. /* already set me in cpu_online_map in boot_cpu_init() */
  1080. cpu_set(me, cpu_callout_map);
  1081. per_cpu(cpu_state, me) = CPU_ONLINE;
  1082. }
  1083. void __init native_smp_cpus_done(unsigned int max_cpus)
  1084. {
  1085. /*
  1086. * Cleanup possible dangling ends...
  1087. */
  1088. smpboot_restore_warm_reset_vector();
  1089. Dprintk("Boot done.\n");
  1090. impress_friends();
  1091. smp_checks();
  1092. #ifdef CONFIG_X86_IO_APIC
  1093. setup_ioapic_dest();
  1094. #endif
  1095. check_nmi_watchdog();
  1096. #ifdef CONFIG_X86_32
  1097. zap_low_mappings();
  1098. #endif
  1099. }
  1100. #ifdef CONFIG_HOTPLUG_CPU
  1101. # ifdef CONFIG_X86_32
  1102. void cpu_exit_clear(void)
  1103. {
  1104. int cpu = raw_smp_processor_id();
  1105. idle_task_exit();
  1106. cpu_uninit();
  1107. irq_ctx_exit(cpu);
  1108. cpu_clear(cpu, cpu_callout_map);
  1109. cpu_clear(cpu, cpu_callin_map);
  1110. unmap_cpu_to_logical_apicid(cpu);
  1111. }
  1112. # endif /* CONFIG_X86_32 */
  1113. void remove_siblinginfo(int cpu)
  1114. {
  1115. int sibling;
  1116. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1117. for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
  1118. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1119. /*/
  1120. * last thread sibling in this cpu core going down
  1121. */
  1122. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1123. cpu_data(sibling).booted_cores--;
  1124. }
  1125. for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
  1126. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1127. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1128. cpus_clear(per_cpu(cpu_core_map, cpu));
  1129. c->phys_proc_id = 0;
  1130. c->cpu_core_id = 0;
  1131. cpu_clear(cpu, cpu_sibling_setup_map);
  1132. }
  1133. int additional_cpus __initdata = -1;
  1134. static __init int setup_additional_cpus(char *s)
  1135. {
  1136. return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
  1137. }
  1138. early_param("additional_cpus", setup_additional_cpus);
  1139. /*
  1140. * cpu_possible_map should be static, it cannot change as cpu's
  1141. * are onlined, or offlined. The reason is per-cpu data-structures
  1142. * are allocated by some modules at init time, and dont expect to
  1143. * do this dynamically on cpu arrival/departure.
  1144. * cpu_present_map on the other hand can change dynamically.
  1145. * In case when cpu_hotplug is not compiled, then we resort to current
  1146. * behaviour, which is cpu_possible == cpu_present.
  1147. * - Ashok Raj
  1148. *
  1149. * Three ways to find out the number of additional hotplug CPUs:
  1150. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1151. * - The user can overwrite it with additional_cpus=NUM
  1152. * - Otherwise don't reserve additional CPUs.
  1153. * We do this because additional CPUs waste a lot of memory.
  1154. * -AK
  1155. */
  1156. __init void prefill_possible_map(void)
  1157. {
  1158. int i;
  1159. int possible;
  1160. if (additional_cpus == -1) {
  1161. if (disabled_cpus > 0)
  1162. additional_cpus = disabled_cpus;
  1163. else
  1164. additional_cpus = 0;
  1165. }
  1166. possible = num_processors + additional_cpus;
  1167. if (possible > NR_CPUS)
  1168. possible = NR_CPUS;
  1169. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1170. possible, max_t(int, possible - num_processors, 0));
  1171. for (i = 0; i < possible; i++)
  1172. cpu_set(i, cpu_possible_map);
  1173. }
  1174. static void __ref remove_cpu_from_maps(int cpu)
  1175. {
  1176. cpu_clear(cpu, cpu_online_map);
  1177. #ifdef CONFIG_X86_64
  1178. cpu_clear(cpu, cpu_callout_map);
  1179. cpu_clear(cpu, cpu_callin_map);
  1180. /* was set by cpu_init() */
  1181. clear_bit(cpu, (unsigned long *)&cpu_initialized);
  1182. clear_node_cpumask(cpu);
  1183. #endif
  1184. }
  1185. int __cpu_disable(void)
  1186. {
  1187. int cpu = smp_processor_id();
  1188. /*
  1189. * Perhaps use cpufreq to drop frequency, but that could go
  1190. * into generic code.
  1191. *
  1192. * We won't take down the boot processor on i386 due to some
  1193. * interrupts only being able to be serviced by the BSP.
  1194. * Especially so if we're not using an IOAPIC -zwane
  1195. */
  1196. if (cpu == 0)
  1197. return -EBUSY;
  1198. if (nmi_watchdog == NMI_LOCAL_APIC)
  1199. stop_apic_nmi_watchdog(NULL);
  1200. clear_local_APIC();
  1201. /*
  1202. * HACK:
  1203. * Allow any queued timer interrupts to get serviced
  1204. * This is only a temporary solution until we cleanup
  1205. * fixup_irqs as we do for IA64.
  1206. */
  1207. local_irq_enable();
  1208. mdelay(1);
  1209. local_irq_disable();
  1210. remove_siblinginfo(cpu);
  1211. /* It's now safe to remove this processor from the online map */
  1212. remove_cpu_from_maps(cpu);
  1213. fixup_irqs(cpu_online_map);
  1214. return 0;
  1215. }
  1216. void __cpu_die(unsigned int cpu)
  1217. {
  1218. /* We don't do anything here: idle task is faking death itself. */
  1219. unsigned int i;
  1220. for (i = 0; i < 10; i++) {
  1221. /* They ack this in play_dead by setting CPU_DEAD */
  1222. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1223. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1224. if (1 == num_online_cpus())
  1225. alternatives_smp_switch(0);
  1226. return;
  1227. }
  1228. msleep(100);
  1229. }
  1230. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1231. }
  1232. #else /* ... !CONFIG_HOTPLUG_CPU */
  1233. int __cpu_disable(void)
  1234. {
  1235. return -ENOSYS;
  1236. }
  1237. void __cpu_die(unsigned int cpu)
  1238. {
  1239. /* We said "no" in __cpu_disable */
  1240. BUG();
  1241. }
  1242. #endif
  1243. /*
  1244. * If the BIOS enumerates physical processors before logical,
  1245. * maxcpus=N at enumeration-time can be used to disable HT.
  1246. */
  1247. static int __init parse_maxcpus(char *arg)
  1248. {
  1249. extern unsigned int maxcpus;
  1250. maxcpus = simple_strtoul(arg, NULL, 0);
  1251. return 0;
  1252. }
  1253. early_param("maxcpus", parse_maxcpus);