visws_quirks.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /*
  2. * SGI Visual Workstation support and quirks, unmaintained.
  3. *
  4. * Split out from setup.c by davej@suse.de
  5. *
  6. * Copyright (C) 1999 Bent Hagemark, Ingo Molnar
  7. *
  8. * SGI Visual Workstation interrupt controller
  9. *
  10. * The Cobalt system ASIC in the Visual Workstation contains a "Cobalt" APIC
  11. * which serves as the main interrupt controller in the system. Non-legacy
  12. * hardware in the system uses this controller directly. Legacy devices
  13. * are connected to the PIIX4 which in turn has its 8259(s) connected to
  14. * a of the Cobalt APIC entry.
  15. *
  16. * 09/02/2000 - Updated for 2.4 by jbarnes@sgi.com
  17. *
  18. * 25/11/2002 - Updated for 2.5 by Andrey Panin <pazke@orbita1.ru>
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/smp.h>
  24. #include <asm/visws/cobalt.h>
  25. #include <asm/visws/piix4.h>
  26. #include <asm/io_apic.h>
  27. #include <asm/fixmap.h>
  28. #include <asm/reboot.h>
  29. #include <asm/setup.h>
  30. #include <asm/apic.h>
  31. #include <asm/e820.h>
  32. #include <asm/time.h>
  33. #include <asm/io.h>
  34. #include <linux/kernel_stat.h>
  35. #include <asm/i8259.h>
  36. #include <asm/irq_vectors.h>
  37. #include <asm/visws/lithium.h>
  38. #include <linux/sched.h>
  39. #include <linux/kernel.h>
  40. #include <linux/pci.h>
  41. #include <linux/pci_ids.h>
  42. extern int no_broadcast;
  43. char visws_board_type = -1;
  44. char visws_board_rev = -1;
  45. static void __init visws_time_init(void)
  46. {
  47. printk(KERN_INFO "Starting Cobalt Timer system clock\n");
  48. /* Set the countdown value */
  49. co_cpu_write(CO_CPU_TIMEVAL, CO_TIME_HZ/HZ);
  50. /* Start the timer */
  51. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) | CO_CTRL_TIMERUN);
  52. /* Enable (unmask) the timer interrupt */
  53. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) & ~CO_CTRL_TIMEMASK);
  54. setup_default_timer_irq();
  55. }
  56. /* Replaces the default init_ISA_irqs in the generic setup */
  57. static void __init visws_pre_intr_init(void)
  58. {
  59. init_VISWS_APIC_irqs();
  60. }
  61. /* Quirk for machine specific memory setup. */
  62. #define MB (1024 * 1024)
  63. unsigned long sgivwfb_mem_phys;
  64. unsigned long sgivwfb_mem_size;
  65. EXPORT_SYMBOL(sgivwfb_mem_phys);
  66. EXPORT_SYMBOL(sgivwfb_mem_size);
  67. long long mem_size __initdata = 0;
  68. static char * __init visws_memory_setup(void)
  69. {
  70. long long gfx_mem_size = 8 * MB;
  71. mem_size = boot_params.alt_mem_k;
  72. if (!mem_size) {
  73. printk(KERN_WARNING "Bootloader didn't set memory size, upgrade it !\n");
  74. mem_size = 128 * MB;
  75. }
  76. /*
  77. * this hardcodes the graphics memory to 8 MB
  78. * it really should be sized dynamically (or at least
  79. * set as a boot param)
  80. */
  81. if (!sgivwfb_mem_size) {
  82. printk(KERN_WARNING "Defaulting to 8 MB framebuffer size\n");
  83. sgivwfb_mem_size = 8 * MB;
  84. }
  85. /*
  86. * Trim to nearest MB
  87. */
  88. sgivwfb_mem_size &= ~((1 << 20) - 1);
  89. sgivwfb_mem_phys = mem_size - gfx_mem_size;
  90. e820_add_region(0, LOWMEMSIZE(), E820_RAM);
  91. e820_add_region(HIGH_MEMORY, mem_size - sgivwfb_mem_size - HIGH_MEMORY, E820_RAM);
  92. e820_add_region(sgivwfb_mem_phys, sgivwfb_mem_size, E820_RESERVED);
  93. return "PROM";
  94. }
  95. static void visws_machine_emergency_restart(void)
  96. {
  97. /*
  98. * Visual Workstations restart after this
  99. * register is poked on the PIIX4
  100. */
  101. outb(PIIX4_RESET_VAL, PIIX4_RESET_PORT);
  102. }
  103. static void visws_machine_power_off(void)
  104. {
  105. unsigned short pm_status;
  106. /* extern unsigned int pci_bus0; */
  107. while ((pm_status = inw(PMSTS_PORT)) & 0x100)
  108. outw(pm_status, PMSTS_PORT);
  109. outw(PM_SUSPEND_ENABLE, PMCNTRL_PORT);
  110. mdelay(10);
  111. #define PCI_CONF1_ADDRESS(bus, devfn, reg) \
  112. (0x80000000 | (bus << 16) | (devfn << 8) | (reg & ~3))
  113. /* outl(PCI_CONF1_ADDRESS(pci_bus0, SPECIAL_DEV, SPECIAL_REG), 0xCF8); */
  114. outl(PIIX_SPECIAL_STOP, 0xCFC);
  115. }
  116. static void __init visws_get_smp_config(unsigned int early)
  117. {
  118. }
  119. /*
  120. * The Visual Workstation is Intel MP compliant in the hardware
  121. * sense, but it doesn't have a BIOS(-configuration table).
  122. * No problem for Linux.
  123. */
  124. static void __init MP_processor_info(struct mpc_cpu *m)
  125. {
  126. int ver, logical_apicid;
  127. physid_mask_t apic_cpus;
  128. if (!(m->cpuflag & CPU_ENABLED))
  129. return;
  130. logical_apicid = m->apicid;
  131. printk(KERN_INFO "%sCPU #%d %u:%u APIC version %d\n",
  132. m->cpuflag & CPU_BOOTPROCESSOR ? "Bootup " : "",
  133. m->apicid, (m->cpufeature & CPU_FAMILY_MASK) >> 8,
  134. (m->cpufeature & CPU_MODEL_MASK) >> 4, m->apicver);
  135. if (m->cpuflag & CPU_BOOTPROCESSOR)
  136. boot_cpu_physical_apicid = m->apicid;
  137. ver = m->apicver;
  138. if ((ver >= 0x14 && m->apicid >= 0xff) || m->apicid >= 0xf) {
  139. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  140. m->apicid, MAX_APICS);
  141. return;
  142. }
  143. apic->apicid_to_cpu_present(m->apicid, &apic_cpus);
  144. physids_or(phys_cpu_present_map, phys_cpu_present_map, apic_cpus);
  145. /*
  146. * Validate version
  147. */
  148. if (ver == 0x0) {
  149. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! "
  150. "fixing up to 0x10. (tell your hw vendor)\n",
  151. m->apicid);
  152. ver = 0x10;
  153. }
  154. apic_version[m->apicid] = ver;
  155. }
  156. static void __init visws_find_smp_config(void)
  157. {
  158. struct mpc_cpu *mp = phys_to_virt(CO_CPU_TAB_PHYS);
  159. unsigned short ncpus = readw(phys_to_virt(CO_CPU_NUM_PHYS));
  160. if (ncpus > CO_CPU_MAX) {
  161. printk(KERN_WARNING "find_visws_smp: got cpu count of %d at %p\n",
  162. ncpus, mp);
  163. ncpus = CO_CPU_MAX;
  164. }
  165. if (ncpus > setup_max_cpus)
  166. ncpus = setup_max_cpus;
  167. #ifdef CONFIG_X86_LOCAL_APIC
  168. smp_found_config = 1;
  169. #endif
  170. while (ncpus--)
  171. MP_processor_info(mp++);
  172. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  173. }
  174. static void visws_trap_init(void);
  175. void __init visws_early_detect(void)
  176. {
  177. int raw;
  178. visws_board_type = (char)(inb_p(PIIX_GPI_BD_REG) & PIIX_GPI_BD_REG)
  179. >> PIIX_GPI_BD_SHIFT;
  180. if (visws_board_type < 0)
  181. return;
  182. /*
  183. * Override the default platform setup functions
  184. */
  185. x86_init.resources.memory_setup = visws_memory_setup;
  186. x86_init.mpparse.get_smp_config = visws_get_smp_config;
  187. x86_init.mpparse.find_smp_config = visws_find_smp_config;
  188. x86_init.irqs.pre_vector_init = visws_pre_intr_init;
  189. x86_init.irqs.trap_init = visws_trap_init;
  190. x86_init.timers.timer_init = visws_time_init;
  191. x86_init.pci.init = pci_visws_init;
  192. x86_init.pci.init_irq = x86_init_noop;
  193. /*
  194. * Install reboot quirks:
  195. */
  196. pm_power_off = visws_machine_power_off;
  197. machine_ops.emergency_restart = visws_machine_emergency_restart;
  198. /*
  199. * Do not use broadcast IPIs:
  200. */
  201. no_broadcast = 0;
  202. #ifdef CONFIG_X86_IO_APIC
  203. /*
  204. * Turn off IO-APIC detection and initialization:
  205. */
  206. skip_ioapic_setup = 1;
  207. #endif
  208. /*
  209. * Get Board rev.
  210. * First, we have to initialize the 307 part to allow us access
  211. * to the GPIO registers. Let's map them at 0x0fc0 which is right
  212. * after the PIIX4 PM section.
  213. */
  214. outb_p(SIO_DEV_SEL, SIO_INDEX);
  215. outb_p(SIO_GP_DEV, SIO_DATA); /* Talk to GPIO regs. */
  216. outb_p(SIO_DEV_MSB, SIO_INDEX);
  217. outb_p(SIO_GP_MSB, SIO_DATA); /* MSB of GPIO base address */
  218. outb_p(SIO_DEV_LSB, SIO_INDEX);
  219. outb_p(SIO_GP_LSB, SIO_DATA); /* LSB of GPIO base address */
  220. outb_p(SIO_DEV_ENB, SIO_INDEX);
  221. outb_p(1, SIO_DATA); /* Enable GPIO registers. */
  222. /*
  223. * Now, we have to map the power management section to write
  224. * a bit which enables access to the GPIO registers.
  225. * What lunatic came up with this shit?
  226. */
  227. outb_p(SIO_DEV_SEL, SIO_INDEX);
  228. outb_p(SIO_PM_DEV, SIO_DATA); /* Talk to GPIO regs. */
  229. outb_p(SIO_DEV_MSB, SIO_INDEX);
  230. outb_p(SIO_PM_MSB, SIO_DATA); /* MSB of PM base address */
  231. outb_p(SIO_DEV_LSB, SIO_INDEX);
  232. outb_p(SIO_PM_LSB, SIO_DATA); /* LSB of PM base address */
  233. outb_p(SIO_DEV_ENB, SIO_INDEX);
  234. outb_p(1, SIO_DATA); /* Enable PM registers. */
  235. /*
  236. * Now, write the PM register which enables the GPIO registers.
  237. */
  238. outb_p(SIO_PM_FER2, SIO_PM_INDEX);
  239. outb_p(SIO_PM_GP_EN, SIO_PM_DATA);
  240. /*
  241. * Now, initialize the GPIO registers.
  242. * We want them all to be inputs which is the
  243. * power on default, so let's leave them alone.
  244. * So, let's just read the board rev!
  245. */
  246. raw = inb_p(SIO_GP_DATA1);
  247. raw &= 0x7f; /* 7 bits of valid board revision ID. */
  248. if (visws_board_type == VISWS_320) {
  249. if (raw < 0x6) {
  250. visws_board_rev = 4;
  251. } else if (raw < 0xc) {
  252. visws_board_rev = 5;
  253. } else {
  254. visws_board_rev = 6;
  255. }
  256. } else if (visws_board_type == VISWS_540) {
  257. visws_board_rev = 2;
  258. } else {
  259. visws_board_rev = raw;
  260. }
  261. printk(KERN_INFO "Silicon Graphics Visual Workstation %s (rev %d) detected\n",
  262. (visws_board_type == VISWS_320 ? "320" :
  263. (visws_board_type == VISWS_540 ? "540" :
  264. "unknown")), visws_board_rev);
  265. }
  266. #define A01234 (LI_INTA_0 | LI_INTA_1 | LI_INTA_2 | LI_INTA_3 | LI_INTA_4)
  267. #define BCD (LI_INTB | LI_INTC | LI_INTD)
  268. #define ALLDEVS (A01234 | BCD)
  269. static __init void lithium_init(void)
  270. {
  271. set_fixmap(FIX_LI_PCIA, LI_PCI_A_PHYS);
  272. set_fixmap(FIX_LI_PCIB, LI_PCI_B_PHYS);
  273. if ((li_pcia_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  274. (li_pcia_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  275. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'A');
  276. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  277. }
  278. if ((li_pcib_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  279. (li_pcib_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  280. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'B');
  281. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  282. }
  283. li_pcia_write16(LI_PCI_INTEN, ALLDEVS);
  284. li_pcib_write16(LI_PCI_INTEN, ALLDEVS);
  285. }
  286. static __init void cobalt_init(void)
  287. {
  288. /*
  289. * On normal SMP PC this is used only with SMP, but we have to
  290. * use it and set it up here to start the Cobalt clock
  291. */
  292. set_fixmap(FIX_APIC_BASE, APIC_DEFAULT_PHYS_BASE);
  293. setup_local_APIC();
  294. printk(KERN_INFO "Local APIC Version %#x, ID %#x\n",
  295. (unsigned int)apic_read(APIC_LVR),
  296. (unsigned int)apic_read(APIC_ID));
  297. set_fixmap(FIX_CO_CPU, CO_CPU_PHYS);
  298. set_fixmap(FIX_CO_APIC, CO_APIC_PHYS);
  299. printk(KERN_INFO "Cobalt Revision %#lx, APIC ID %#lx\n",
  300. co_cpu_read(CO_CPU_REV), co_apic_read(CO_APIC_ID));
  301. /* Enable Cobalt APIC being careful to NOT change the ID! */
  302. co_apic_write(CO_APIC_ID, co_apic_read(CO_APIC_ID) | CO_APIC_ENABLE);
  303. printk(KERN_INFO "Cobalt APIC enabled: ID reg %#lx\n",
  304. co_apic_read(CO_APIC_ID));
  305. }
  306. static void __init visws_trap_init(void)
  307. {
  308. lithium_init();
  309. cobalt_init();
  310. }
  311. /*
  312. * IRQ controller / APIC support:
  313. */
  314. static DEFINE_SPINLOCK(cobalt_lock);
  315. /*
  316. * Set the given Cobalt APIC Redirection Table entry to point
  317. * to the given IDT vector/index.
  318. */
  319. static inline void co_apic_set(int entry, int irq)
  320. {
  321. co_apic_write(CO_APIC_LO(entry), CO_APIC_LEVEL | (irq + FIRST_EXTERNAL_VECTOR));
  322. co_apic_write(CO_APIC_HI(entry), 0);
  323. }
  324. /*
  325. * Cobalt (IO)-APIC functions to handle PCI devices.
  326. */
  327. static inline int co_apic_ide0_hack(void)
  328. {
  329. extern char visws_board_type;
  330. extern char visws_board_rev;
  331. if (visws_board_type == VISWS_320 && visws_board_rev == 5)
  332. return 5;
  333. return CO_APIC_IDE0;
  334. }
  335. static int is_co_apic(unsigned int irq)
  336. {
  337. if (IS_CO_APIC(irq))
  338. return CO_APIC(irq);
  339. switch (irq) {
  340. case 0: return CO_APIC_CPU;
  341. case CO_IRQ_IDE0: return co_apic_ide0_hack();
  342. case CO_IRQ_IDE1: return CO_APIC_IDE1;
  343. default: return -1;
  344. }
  345. }
  346. /*
  347. * This is the SGI Cobalt (IO-)APIC:
  348. */
  349. static void enable_cobalt_irq(unsigned int irq)
  350. {
  351. co_apic_set(is_co_apic(irq), irq);
  352. }
  353. static void disable_cobalt_irq(unsigned int irq)
  354. {
  355. int entry = is_co_apic(irq);
  356. co_apic_write(CO_APIC_LO(entry), CO_APIC_MASK);
  357. co_apic_read(CO_APIC_LO(entry));
  358. }
  359. /*
  360. * "irq" really just serves to identify the device. Here is where we
  361. * map this to the Cobalt APIC entry where it's physically wired.
  362. * This is called via request_irq -> setup_irq -> irq_desc->startup()
  363. */
  364. static unsigned int startup_cobalt_irq(unsigned int irq)
  365. {
  366. unsigned long flags;
  367. struct irq_desc *desc = irq_to_desc(irq);
  368. spin_lock_irqsave(&cobalt_lock, flags);
  369. if ((desc->status & (IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING)))
  370. desc->status &= ~(IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING);
  371. enable_cobalt_irq(irq);
  372. spin_unlock_irqrestore(&cobalt_lock, flags);
  373. return 0;
  374. }
  375. static void ack_cobalt_irq(unsigned int irq)
  376. {
  377. unsigned long flags;
  378. spin_lock_irqsave(&cobalt_lock, flags);
  379. disable_cobalt_irq(irq);
  380. apic_write(APIC_EOI, APIC_EIO_ACK);
  381. spin_unlock_irqrestore(&cobalt_lock, flags);
  382. }
  383. static void end_cobalt_irq(unsigned int irq)
  384. {
  385. unsigned long flags;
  386. struct irq_desc *desc = irq_to_desc(irq);
  387. spin_lock_irqsave(&cobalt_lock, flags);
  388. if (!(desc->status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  389. enable_cobalt_irq(irq);
  390. spin_unlock_irqrestore(&cobalt_lock, flags);
  391. }
  392. static struct irq_chip cobalt_irq_type = {
  393. .name = "Cobalt-APIC",
  394. .startup = startup_cobalt_irq,
  395. .shutdown = disable_cobalt_irq,
  396. .enable = enable_cobalt_irq,
  397. .disable = disable_cobalt_irq,
  398. .ack = ack_cobalt_irq,
  399. .end = end_cobalt_irq,
  400. };
  401. /*
  402. * This is the PIIX4-based 8259 that is wired up indirectly to Cobalt
  403. * -- not the manner expected by the code in i8259.c.
  404. *
  405. * there is a 'master' physical interrupt source that gets sent to
  406. * the CPU. But in the chipset there are various 'virtual' interrupts
  407. * waiting to be handled. We represent this to Linux through a 'master'
  408. * interrupt controller type, and through a special virtual interrupt-
  409. * controller. Device drivers only see the virtual interrupt sources.
  410. */
  411. static unsigned int startup_piix4_master_irq(unsigned int irq)
  412. {
  413. legacy_pic->init(0);
  414. return startup_cobalt_irq(irq);
  415. }
  416. static void end_piix4_master_irq(unsigned int irq)
  417. {
  418. unsigned long flags;
  419. spin_lock_irqsave(&cobalt_lock, flags);
  420. enable_cobalt_irq(irq);
  421. spin_unlock_irqrestore(&cobalt_lock, flags);
  422. }
  423. static struct irq_chip piix4_master_irq_type = {
  424. .name = "PIIX4-master",
  425. .startup = startup_piix4_master_irq,
  426. .ack = ack_cobalt_irq,
  427. .end = end_piix4_master_irq,
  428. };
  429. static struct irq_chip piix4_virtual_irq_type = {
  430. .name = "PIIX4-virtual",
  431. };
  432. /*
  433. * PIIX4-8259 master/virtual functions to handle interrupt requests
  434. * from legacy devices: floppy, parallel, serial, rtc.
  435. *
  436. * None of these get Cobalt APIC entries, neither do they have IDT
  437. * entries. These interrupts are purely virtual and distributed from
  438. * the 'master' interrupt source: CO_IRQ_8259.
  439. *
  440. * When the 8259 interrupts its handler figures out which of these
  441. * devices is interrupting and dispatches to its handler.
  442. *
  443. * CAREFUL: devices see the 'virtual' interrupt only. Thus disable/
  444. * enable_irq gets the right irq. This 'master' irq is never directly
  445. * manipulated by any driver.
  446. */
  447. static irqreturn_t piix4_master_intr(int irq, void *dev_id)
  448. {
  449. int realirq;
  450. struct irq_desc *desc;
  451. unsigned long flags;
  452. raw_spin_lock_irqsave(&i8259A_lock, flags);
  453. /* Find out what's interrupting in the PIIX4 master 8259 */
  454. outb(0x0c, 0x20); /* OCW3 Poll command */
  455. realirq = inb(0x20);
  456. /*
  457. * Bit 7 == 0 means invalid/spurious
  458. */
  459. if (unlikely(!(realirq & 0x80)))
  460. goto out_unlock;
  461. realirq &= 7;
  462. if (unlikely(realirq == 2)) {
  463. outb(0x0c, 0xa0);
  464. realirq = inb(0xa0);
  465. if (unlikely(!(realirq & 0x80)))
  466. goto out_unlock;
  467. realirq = (realirq & 7) + 8;
  468. }
  469. /* mask and ack interrupt */
  470. cached_irq_mask |= 1 << realirq;
  471. if (unlikely(realirq > 7)) {
  472. inb(0xa1);
  473. outb(cached_slave_mask, 0xa1);
  474. outb(0x60 + (realirq & 7), 0xa0);
  475. outb(0x60 + 2, 0x20);
  476. } else {
  477. inb(0x21);
  478. outb(cached_master_mask, 0x21);
  479. outb(0x60 + realirq, 0x20);
  480. }
  481. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  482. desc = irq_to_desc(realirq);
  483. /*
  484. * handle this 'virtual interrupt' as a Cobalt one now.
  485. */
  486. kstat_incr_irqs_this_cpu(realirq, desc);
  487. if (likely(desc->action != NULL))
  488. handle_IRQ_event(realirq, desc->action);
  489. if (!(desc->status & IRQ_DISABLED))
  490. legacy_pic->chip->unmask(realirq);
  491. return IRQ_HANDLED;
  492. out_unlock:
  493. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  494. return IRQ_NONE;
  495. }
  496. static struct irqaction master_action = {
  497. .handler = piix4_master_intr,
  498. .name = "PIIX4-8259",
  499. };
  500. static struct irqaction cascade_action = {
  501. .handler = no_action,
  502. .name = "cascade",
  503. };
  504. static inline void set_piix4_virtual_irq_type(void)
  505. {
  506. piix4_virtual_irq_type.shutdown = i8259A_chip.mask;
  507. piix4_virtual_irq_type.enable = i8259A_chip.unmask;
  508. piix4_virtual_irq_type.disable = i8259A_chip.mask;
  509. }
  510. void init_VISWS_APIC_irqs(void)
  511. {
  512. int i;
  513. for (i = 0; i < CO_IRQ_APIC0 + CO_APIC_LAST + 1; i++) {
  514. struct irq_desc *desc = irq_to_desc(i);
  515. desc->status = IRQ_DISABLED;
  516. desc->action = 0;
  517. desc->depth = 1;
  518. if (i == 0) {
  519. desc->chip = &cobalt_irq_type;
  520. }
  521. else if (i == CO_IRQ_IDE0) {
  522. desc->chip = &cobalt_irq_type;
  523. }
  524. else if (i == CO_IRQ_IDE1) {
  525. desc->chip = &cobalt_irq_type;
  526. }
  527. else if (i == CO_IRQ_8259) {
  528. desc->chip = &piix4_master_irq_type;
  529. }
  530. else if (i < CO_IRQ_APIC0) {
  531. set_piix4_virtual_irq_type();
  532. desc->chip = &piix4_virtual_irq_type;
  533. }
  534. else if (IS_CO_APIC(i)) {
  535. desc->chip = &cobalt_irq_type;
  536. }
  537. }
  538. setup_irq(CO_IRQ_8259, &master_action);
  539. setup_irq(2, &cascade_action);
  540. }