pcic.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. /*
  2. * pcic.c: MicroSPARC-IIep PCI controller support
  3. *
  4. * Copyright (C) 1998 V. Roganov and G. Raiko
  5. *
  6. * Code is derived from Ultra/PCI PSYCHO controller support, see that
  7. * for author info.
  8. *
  9. * Support for diverse IIep based platforms by Pete Zaitcev.
  10. * CP-1200 by Eric Brower.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/init.h>
  15. #include <linux/mm.h>
  16. #include <linux/slab.h>
  17. #include <linux/jiffies.h>
  18. #include <asm/swift.h> /* for cache flushing. */
  19. #include <asm/io.h>
  20. #include <linux/ctype.h>
  21. #include <linux/pci.h>
  22. #include <linux/time.h>
  23. #include <linux/timex.h>
  24. #include <linux/interrupt.h>
  25. #include <asm/irq.h>
  26. #include <asm/oplib.h>
  27. #include <asm/prom.h>
  28. #include <asm/pcic.h>
  29. #include <asm/timex.h>
  30. #include <asm/timer.h>
  31. #include <asm/uaccess.h>
  32. #include <asm/irq_regs.h>
  33. #include "irq.h"
  34. /*
  35. * I studied different documents and many live PROMs both from 2.30
  36. * family and 3.xx versions. I came to the amazing conclusion: there is
  37. * absolutely no way to route interrupts in IIep systems relying on
  38. * information which PROM presents. We must hardcode interrupt routing
  39. * schematics. And this actually sucks. -- zaitcev 1999/05/12
  40. *
  41. * To find irq for a device we determine which routing map
  42. * is in effect or, in other words, on which machine we are running.
  43. * We use PROM name for this although other techniques may be used
  44. * in special cases (Gleb reports a PROMless IIep based system).
  45. * Once we know the map we take device configuration address and
  46. * find PCIC pin number where INT line goes. Then we may either program
  47. * preferred irq into the PCIC or supply the preexisting irq to the device.
  48. */
  49. struct pcic_ca2irq {
  50. unsigned char busno; /* PCI bus number */
  51. unsigned char devfn; /* Configuration address */
  52. unsigned char pin; /* PCIC external interrupt pin */
  53. unsigned char irq; /* Preferred IRQ (mappable in PCIC) */
  54. unsigned int force; /* Enforce preferred IRQ */
  55. };
  56. struct pcic_sn2list {
  57. char *sysname;
  58. struct pcic_ca2irq *intmap;
  59. int mapdim;
  60. };
  61. /*
  62. * JavaEngine-1 apparently has different versions.
  63. *
  64. * According to communications with Sun folks, for P2 build 501-4628-03:
  65. * pin 0 - parallel, audio;
  66. * pin 1 - Ethernet;
  67. * pin 2 - su;
  68. * pin 3 - PS/2 kbd and mouse.
  69. *
  70. * OEM manual (805-1486):
  71. * pin 0: Ethernet
  72. * pin 1: All EBus
  73. * pin 2: IGA (unused)
  74. * pin 3: Not connected
  75. * OEM manual says that 501-4628 & 501-4811 are the same thing,
  76. * only the latter has NAND flash in place.
  77. *
  78. * So far unofficial Sun wins over the OEM manual. Poor OEMs...
  79. */
  80. static struct pcic_ca2irq pcic_i_je1a[] = { /* 501-4811-03 */
  81. { 0, 0x00, 2, 12, 0 }, /* EBus: hogs all */
  82. { 0, 0x01, 1, 6, 1 }, /* Happy Meal */
  83. { 0, 0x80, 0, 7, 0 }, /* IGA (unused) */
  84. };
  85. /* XXX JS-E entry is incomplete - PCI Slot 2 address (pin 7)? */
  86. static struct pcic_ca2irq pcic_i_jse[] = {
  87. { 0, 0x00, 0, 13, 0 }, /* Ebus - serial and keyboard */
  88. { 0, 0x01, 1, 6, 0 }, /* hme */
  89. { 0, 0x08, 2, 9, 0 }, /* VGA - we hope not used :) */
  90. { 0, 0x10, 6, 8, 0 }, /* PCI INTA# in Slot 1 */
  91. { 0, 0x18, 7, 12, 0 }, /* PCI INTA# in Slot 2, shared w. RTC */
  92. { 0, 0x38, 4, 9, 0 }, /* All ISA devices. Read 8259. */
  93. { 0, 0x80, 5, 11, 0 }, /* EIDE */
  94. /* {0,0x88, 0,0,0} - unknown device... PMU? Probably no interrupt. */
  95. { 0, 0xA0, 4, 9, 0 }, /* USB */
  96. /*
  97. * Some pins belong to non-PCI devices, we hardcode them in drivers.
  98. * sun4m timers - irq 10, 14
  99. * PC style RTC - pin 7, irq 4 ?
  100. * Smart card, Parallel - pin 4 shared with USB, ISA
  101. * audio - pin 3, irq 5 ?
  102. */
  103. };
  104. /* SPARCengine-6 was the original release name of CP1200.
  105. * The documentation differs between the two versions
  106. */
  107. static struct pcic_ca2irq pcic_i_se6[] = {
  108. { 0, 0x08, 0, 2, 0 }, /* SCSI */
  109. { 0, 0x01, 1, 6, 0 }, /* HME */
  110. { 0, 0x00, 3, 13, 0 }, /* EBus */
  111. };
  112. /*
  113. * Krups (courtesy of Varol Kaptan)
  114. * No documentation available, but it was easy to guess
  115. * because it was very similar to Espresso.
  116. *
  117. * pin 0 - kbd, mouse, serial;
  118. * pin 1 - Ethernet;
  119. * pin 2 - igs (we do not use it);
  120. * pin 3 - audio;
  121. * pin 4,5,6 - unused;
  122. * pin 7 - RTC (from P2 onwards as David B. says).
  123. */
  124. static struct pcic_ca2irq pcic_i_jk[] = {
  125. { 0, 0x00, 0, 13, 0 }, /* Ebus - serial and keyboard */
  126. { 0, 0x01, 1, 6, 0 }, /* hme */
  127. };
  128. /*
  129. * Several entries in this list may point to the same routing map
  130. * as several PROMs may be installed on the same physical board.
  131. */
  132. #define SN2L_INIT(name, map) \
  133. { name, map, ARRAY_SIZE(map) }
  134. static struct pcic_sn2list pcic_known_sysnames[] = {
  135. SN2L_INIT("SUNW,JavaEngine1", pcic_i_je1a), /* JE1, PROM 2.32 */
  136. SN2L_INIT("SUNW,JS-E", pcic_i_jse), /* PROLL JavaStation-E */
  137. SN2L_INIT("SUNW,SPARCengine-6", pcic_i_se6), /* SPARCengine-6/CP-1200 */
  138. SN2L_INIT("SUNW,JS-NC", pcic_i_jk), /* PROLL JavaStation-NC */
  139. SN2L_INIT("SUNW,JSIIep", pcic_i_jk), /* OBP JavaStation-NC */
  140. { NULL, NULL, 0 }
  141. };
  142. /*
  143. * Only one PCIC per IIep,
  144. * and since we have no SMP IIep, only one per system.
  145. */
  146. static int pcic0_up;
  147. static struct linux_pcic pcic0;
  148. void __iomem *pcic_regs;
  149. volatile int pcic_speculative;
  150. volatile int pcic_trapped;
  151. #define CONFIG_CMD(bus, device_fn, where) (0x80000000 | (((unsigned int)bus) << 16) | (((unsigned int)device_fn) << 8) | (where & ~3))
  152. static int pcic_read_config_dword(unsigned int busno, unsigned int devfn,
  153. int where, u32 *value)
  154. {
  155. struct linux_pcic *pcic;
  156. unsigned long flags;
  157. pcic = &pcic0;
  158. local_irq_save(flags);
  159. #if 0 /* does not fail here */
  160. pcic_speculative = 1;
  161. pcic_trapped = 0;
  162. #endif
  163. writel(CONFIG_CMD(busno, devfn, where), pcic->pcic_config_space_addr);
  164. #if 0 /* does not fail here */
  165. nop();
  166. if (pcic_trapped) {
  167. local_irq_restore(flags);
  168. *value = ~0;
  169. return 0;
  170. }
  171. #endif
  172. pcic_speculative = 2;
  173. pcic_trapped = 0;
  174. *value = readl(pcic->pcic_config_space_data + (where&4));
  175. nop();
  176. if (pcic_trapped) {
  177. pcic_speculative = 0;
  178. local_irq_restore(flags);
  179. *value = ~0;
  180. return 0;
  181. }
  182. pcic_speculative = 0;
  183. local_irq_restore(flags);
  184. return 0;
  185. }
  186. static int pcic_read_config(struct pci_bus *bus, unsigned int devfn,
  187. int where, int size, u32 *val)
  188. {
  189. unsigned int v;
  190. if (bus->number != 0) return -EINVAL;
  191. switch (size) {
  192. case 1:
  193. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  194. *val = 0xff & (v >> (8*(where & 3)));
  195. return 0;
  196. case 2:
  197. if (where&1) return -EINVAL;
  198. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  199. *val = 0xffff & (v >> (8*(where & 3)));
  200. return 0;
  201. case 4:
  202. if (where&3) return -EINVAL;
  203. pcic_read_config_dword(bus->number, devfn, where&~3, val);
  204. return 0;
  205. }
  206. return -EINVAL;
  207. }
  208. static int pcic_write_config_dword(unsigned int busno, unsigned int devfn,
  209. int where, u32 value)
  210. {
  211. struct linux_pcic *pcic;
  212. unsigned long flags;
  213. pcic = &pcic0;
  214. local_irq_save(flags);
  215. writel(CONFIG_CMD(busno, devfn, where), pcic->pcic_config_space_addr);
  216. writel(value, pcic->pcic_config_space_data + (where&4));
  217. local_irq_restore(flags);
  218. return 0;
  219. }
  220. static int pcic_write_config(struct pci_bus *bus, unsigned int devfn,
  221. int where, int size, u32 val)
  222. {
  223. unsigned int v;
  224. if (bus->number != 0) return -EINVAL;
  225. switch (size) {
  226. case 1:
  227. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  228. v = (v & ~(0xff << (8*(where&3)))) |
  229. ((0xff&val) << (8*(where&3)));
  230. return pcic_write_config_dword(bus->number, devfn, where&~3, v);
  231. case 2:
  232. if (where&1) return -EINVAL;
  233. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  234. v = (v & ~(0xffff << (8*(where&3)))) |
  235. ((0xffff&val) << (8*(where&3)));
  236. return pcic_write_config_dword(bus->number, devfn, where&~3, v);
  237. case 4:
  238. if (where&3) return -EINVAL;
  239. return pcic_write_config_dword(bus->number, devfn, where, val);
  240. }
  241. return -EINVAL;
  242. }
  243. static struct pci_ops pcic_ops = {
  244. .read = pcic_read_config,
  245. .write = pcic_write_config,
  246. };
  247. /*
  248. * On sparc64 pcibios_init() calls pci_controller_probe().
  249. * We want PCIC probed little ahead so that interrupt controller
  250. * would be operational.
  251. */
  252. int __init pcic_probe(void)
  253. {
  254. struct linux_pcic *pcic;
  255. struct linux_prom_registers regs[PROMREG_MAX];
  256. struct linux_pbm_info* pbm;
  257. char namebuf[64];
  258. int node;
  259. int err;
  260. if (pcic0_up) {
  261. prom_printf("PCIC: called twice!\n");
  262. prom_halt();
  263. }
  264. pcic = &pcic0;
  265. node = prom_getchild (prom_root_node);
  266. node = prom_searchsiblings (node, "pci");
  267. if (node == 0)
  268. return -ENODEV;
  269. /*
  270. * Map in PCIC register set, config space, and IO base
  271. */
  272. err = prom_getproperty(node, "reg", (char*)regs, sizeof(regs));
  273. if (err == 0 || err == -1) {
  274. prom_printf("PCIC: Error, cannot get PCIC registers "
  275. "from PROM.\n");
  276. prom_halt();
  277. }
  278. pcic0_up = 1;
  279. pcic->pcic_res_regs.name = "pcic_registers";
  280. pcic->pcic_regs = ioremap(regs[0].phys_addr, regs[0].reg_size);
  281. if (!pcic->pcic_regs) {
  282. prom_printf("PCIC: Error, cannot map PCIC registers.\n");
  283. prom_halt();
  284. }
  285. pcic->pcic_res_io.name = "pcic_io";
  286. if ((pcic->pcic_io = (unsigned long)
  287. ioremap(regs[1].phys_addr, 0x10000)) == 0) {
  288. prom_printf("PCIC: Error, cannot map PCIC IO Base.\n");
  289. prom_halt();
  290. }
  291. pcic->pcic_res_cfg_addr.name = "pcic_cfg_addr";
  292. if ((pcic->pcic_config_space_addr =
  293. ioremap(regs[2].phys_addr, regs[2].reg_size * 2)) == 0) {
  294. prom_printf("PCIC: Error, cannot map "
  295. "PCI Configuration Space Address.\n");
  296. prom_halt();
  297. }
  298. /*
  299. * Docs say three least significant bits in address and data
  300. * must be the same. Thus, we need adjust size of data.
  301. */
  302. pcic->pcic_res_cfg_data.name = "pcic_cfg_data";
  303. if ((pcic->pcic_config_space_data =
  304. ioremap(regs[3].phys_addr, regs[3].reg_size * 2)) == 0) {
  305. prom_printf("PCIC: Error, cannot map "
  306. "PCI Configuration Space Data.\n");
  307. prom_halt();
  308. }
  309. pbm = &pcic->pbm;
  310. pbm->prom_node = node;
  311. prom_getstring(node, "name", namebuf, 63); namebuf[63] = 0;
  312. strcpy(pbm->prom_name, namebuf);
  313. {
  314. extern volatile int t_nmi[1];
  315. extern int pcic_nmi_trap_patch[1];
  316. t_nmi[0] = pcic_nmi_trap_patch[0];
  317. t_nmi[1] = pcic_nmi_trap_patch[1];
  318. t_nmi[2] = pcic_nmi_trap_patch[2];
  319. t_nmi[3] = pcic_nmi_trap_patch[3];
  320. swift_flush_dcache();
  321. pcic_regs = pcic->pcic_regs;
  322. }
  323. prom_getstring(prom_root_node, "name", namebuf, 63); namebuf[63] = 0;
  324. {
  325. struct pcic_sn2list *p;
  326. for (p = pcic_known_sysnames; p->sysname != NULL; p++) {
  327. if (strcmp(namebuf, p->sysname) == 0)
  328. break;
  329. }
  330. pcic->pcic_imap = p->intmap;
  331. pcic->pcic_imdim = p->mapdim;
  332. }
  333. if (pcic->pcic_imap == NULL) {
  334. /*
  335. * We do not panic here for the sake of embedded systems.
  336. */
  337. printk("PCIC: System %s is unknown, cannot route interrupts\n",
  338. namebuf);
  339. }
  340. return 0;
  341. }
  342. static void __init pcic_pbm_scan_bus(struct linux_pcic *pcic)
  343. {
  344. struct linux_pbm_info *pbm = &pcic->pbm;
  345. pbm->pci_bus = pci_scan_bus(pbm->pci_first_busno, &pcic_ops, pbm);
  346. #if 0 /* deadwood transplanted from sparc64 */
  347. pci_fill_in_pbm_cookies(pbm->pci_bus, pbm, pbm->prom_node);
  348. pci_record_assignments(pbm, pbm->pci_bus);
  349. pci_assign_unassigned(pbm, pbm->pci_bus);
  350. pci_fixup_irq(pbm, pbm->pci_bus);
  351. #endif
  352. }
  353. /*
  354. * Main entry point from the PCI subsystem.
  355. */
  356. static int __init pcic_init(void)
  357. {
  358. struct linux_pcic *pcic;
  359. /*
  360. * PCIC should be initialized at start of the timer.
  361. * So, here we report the presence of PCIC and do some magic passes.
  362. */
  363. if(!pcic0_up)
  364. return 0;
  365. pcic = &pcic0;
  366. /*
  367. * Switch off IOTLB translation.
  368. */
  369. writeb(PCI_DVMA_CONTROL_IOTLB_DISABLE,
  370. pcic->pcic_regs+PCI_DVMA_CONTROL);
  371. /*
  372. * Increase mapped size for PCI memory space (DMA access).
  373. * Should be done in that order (size first, address second).
  374. * Why we couldn't set up 4GB and forget about it? XXX
  375. */
  376. writel(0xF0000000UL, pcic->pcic_regs+PCI_SIZE_0);
  377. writel(0+PCI_BASE_ADDRESS_SPACE_MEMORY,
  378. pcic->pcic_regs+PCI_BASE_ADDRESS_0);
  379. pcic_pbm_scan_bus(pcic);
  380. return 0;
  381. }
  382. int pcic_present(void)
  383. {
  384. return pcic0_up;
  385. }
  386. static int __devinit pdev_to_pnode(struct linux_pbm_info *pbm,
  387. struct pci_dev *pdev)
  388. {
  389. struct linux_prom_pci_registers regs[PROMREG_MAX];
  390. int err;
  391. int node = prom_getchild(pbm->prom_node);
  392. while(node) {
  393. err = prom_getproperty(node, "reg",
  394. (char *)&regs[0], sizeof(regs));
  395. if(err != 0 && err != -1) {
  396. unsigned long devfn = (regs[0].which_io >> 8) & 0xff;
  397. if(devfn == pdev->devfn)
  398. return node;
  399. }
  400. node = prom_getsibling(node);
  401. }
  402. return 0;
  403. }
  404. static inline struct pcidev_cookie *pci_devcookie_alloc(void)
  405. {
  406. return kmalloc(sizeof(struct pcidev_cookie), GFP_ATOMIC);
  407. }
  408. static void pcic_map_pci_device(struct linux_pcic *pcic,
  409. struct pci_dev *dev, int node)
  410. {
  411. char namebuf[64];
  412. unsigned long address;
  413. unsigned long flags;
  414. int j;
  415. if (node == 0 || node == -1) {
  416. strcpy(namebuf, "???");
  417. } else {
  418. prom_getstring(node, "name", namebuf, 63); namebuf[63] = 0;
  419. }
  420. for (j = 0; j < 6; j++) {
  421. address = dev->resource[j].start;
  422. if (address == 0) break; /* are sequential */
  423. flags = dev->resource[j].flags;
  424. if ((flags & IORESOURCE_IO) != 0) {
  425. if (address < 0x10000) {
  426. /*
  427. * A device responds to I/O cycles on PCI.
  428. * We generate these cycles with memory
  429. * access into the fixed map (phys 0x30000000).
  430. *
  431. * Since a device driver does not want to
  432. * do ioremap() before accessing PC-style I/O,
  433. * we supply virtual, ready to access address.
  434. *
  435. * Note that request_region()
  436. * works for these devices.
  437. *
  438. * XXX Neat trick, but it's a *bad* idea
  439. * to shit into regions like that.
  440. * What if we want to allocate one more
  441. * PCI base address...
  442. */
  443. dev->resource[j].start =
  444. pcic->pcic_io + address;
  445. dev->resource[j].end = 1; /* XXX */
  446. dev->resource[j].flags =
  447. (flags & ~IORESOURCE_IO) | IORESOURCE_MEM;
  448. } else {
  449. /*
  450. * OOPS... PCI Spec allows this. Sun does
  451. * not have any devices getting above 64K
  452. * so it must be user with a weird I/O
  453. * board in a PCI slot. We must remap it
  454. * under 64K but it is not done yet. XXX
  455. */
  456. printk("PCIC: Skipping I/O space at 0x%lx, "
  457. "this will Oops if a driver attaches "
  458. "device '%s' at %02x:%02x)\n", address,
  459. namebuf, dev->bus->number, dev->devfn);
  460. }
  461. }
  462. }
  463. }
  464. static void
  465. pcic_fill_irq(struct linux_pcic *pcic, struct pci_dev *dev, int node)
  466. {
  467. struct pcic_ca2irq *p;
  468. int i, ivec;
  469. char namebuf[64];
  470. if (node == 0 || node == -1) {
  471. strcpy(namebuf, "???");
  472. } else {
  473. prom_getstring(node, "name", namebuf, sizeof(namebuf));
  474. }
  475. if ((p = pcic->pcic_imap) == 0) {
  476. dev->irq = 0;
  477. return;
  478. }
  479. for (i = 0; i < pcic->pcic_imdim; i++) {
  480. if (p->busno == dev->bus->number && p->devfn == dev->devfn)
  481. break;
  482. p++;
  483. }
  484. if (i >= pcic->pcic_imdim) {
  485. printk("PCIC: device %s devfn %02x:%02x not found in %d\n",
  486. namebuf, dev->bus->number, dev->devfn, pcic->pcic_imdim);
  487. dev->irq = 0;
  488. return;
  489. }
  490. i = p->pin;
  491. if (i >= 0 && i < 4) {
  492. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO);
  493. dev->irq = ivec >> (i << 2) & 0xF;
  494. } else if (i >= 4 && i < 8) {
  495. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI);
  496. dev->irq = ivec >> ((i-4) << 2) & 0xF;
  497. } else { /* Corrupted map */
  498. printk("PCIC: BAD PIN %d\n", i); for (;;) {}
  499. }
  500. /* P3 */ /* printk("PCIC: device %s pin %d ivec 0x%x irq %x\n", namebuf, i, ivec, dev->irq); */
  501. /*
  502. * dev->irq=0 means PROM did not bother to program the upper
  503. * half of PCIC. This happens on JS-E with PROM 3.11, for instance.
  504. */
  505. if (dev->irq == 0 || p->force) {
  506. if (p->irq == 0 || p->irq >= 15) { /* Corrupted map */
  507. printk("PCIC: BAD IRQ %d\n", p->irq); for (;;) {}
  508. }
  509. printk("PCIC: setting irq %d at pin %d for device %02x:%02x\n",
  510. p->irq, p->pin, dev->bus->number, dev->devfn);
  511. dev->irq = p->irq;
  512. i = p->pin;
  513. if (i >= 4) {
  514. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI);
  515. ivec &= ~(0xF << ((i - 4) << 2));
  516. ivec |= p->irq << ((i - 4) << 2);
  517. writew(ivec, pcic->pcic_regs+PCI_INT_SELECT_HI);
  518. } else {
  519. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO);
  520. ivec &= ~(0xF << (i << 2));
  521. ivec |= p->irq << (i << 2);
  522. writew(ivec, pcic->pcic_regs+PCI_INT_SELECT_LO);
  523. }
  524. }
  525. }
  526. /*
  527. * Normally called from {do_}pci_scan_bus...
  528. */
  529. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  530. {
  531. struct pci_dev *dev;
  532. int i, has_io, has_mem;
  533. unsigned int cmd;
  534. struct linux_pcic *pcic;
  535. /* struct linux_pbm_info* pbm = &pcic->pbm; */
  536. int node;
  537. struct pcidev_cookie *pcp;
  538. if (!pcic0_up) {
  539. printk("pcibios_fixup_bus: no PCIC\n");
  540. return;
  541. }
  542. pcic = &pcic0;
  543. /*
  544. * Next crud is an equivalent of pbm = pcic_bus_to_pbm(bus);
  545. */
  546. if (bus->number != 0) {
  547. printk("pcibios_fixup_bus: nonzero bus 0x%x\n", bus->number);
  548. return;
  549. }
  550. list_for_each_entry(dev, &bus->devices, bus_list) {
  551. /*
  552. * Comment from i386 branch:
  553. * There are buggy BIOSes that forget to enable I/O and memory
  554. * access to PCI devices. We try to fix this, but we need to
  555. * be sure that the BIOS didn't forget to assign an address
  556. * to the device. [mj]
  557. * OBP is a case of such BIOS :-)
  558. */
  559. has_io = has_mem = 0;
  560. for(i=0; i<6; i++) {
  561. unsigned long f = dev->resource[i].flags;
  562. if (f & IORESOURCE_IO) {
  563. has_io = 1;
  564. } else if (f & IORESOURCE_MEM)
  565. has_mem = 1;
  566. }
  567. pcic_read_config(dev->bus, dev->devfn, PCI_COMMAND, 2, &cmd);
  568. if (has_io && !(cmd & PCI_COMMAND_IO)) {
  569. printk("PCIC: Enabling I/O for device %02x:%02x\n",
  570. dev->bus->number, dev->devfn);
  571. cmd |= PCI_COMMAND_IO;
  572. pcic_write_config(dev->bus, dev->devfn,
  573. PCI_COMMAND, 2, cmd);
  574. }
  575. if (has_mem && !(cmd & PCI_COMMAND_MEMORY)) {
  576. printk("PCIC: Enabling memory for device %02x:%02x\n",
  577. dev->bus->number, dev->devfn);
  578. cmd |= PCI_COMMAND_MEMORY;
  579. pcic_write_config(dev->bus, dev->devfn,
  580. PCI_COMMAND, 2, cmd);
  581. }
  582. node = pdev_to_pnode(&pcic->pbm, dev);
  583. if(node == 0)
  584. node = -1;
  585. /* cookies */
  586. pcp = pci_devcookie_alloc();
  587. pcp->pbm = &pcic->pbm;
  588. pcp->prom_node = of_find_node_by_phandle(node);
  589. dev->sysdata = pcp;
  590. /* fixing I/O to look like memory */
  591. if ((dev->class>>16) != PCI_BASE_CLASS_BRIDGE)
  592. pcic_map_pci_device(pcic, dev, node);
  593. pcic_fill_irq(pcic, dev, node);
  594. }
  595. }
  596. /*
  597. * pcic_pin_to_irq() is exported to bus probing code
  598. */
  599. unsigned int
  600. pcic_pin_to_irq(unsigned int pin, const char *name)
  601. {
  602. struct linux_pcic *pcic = &pcic0;
  603. unsigned int irq;
  604. unsigned int ivec;
  605. if (pin < 4) {
  606. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO);
  607. irq = ivec >> (pin << 2) & 0xF;
  608. } else if (pin < 8) {
  609. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI);
  610. irq = ivec >> ((pin-4) << 2) & 0xF;
  611. } else { /* Corrupted map */
  612. printk("PCIC: BAD PIN %d FOR %s\n", pin, name);
  613. for (;;) {} /* XXX Cannot panic properly in case of PROLL */
  614. }
  615. /* P3 */ /* printk("PCIC: dev %s pin %d ivec 0x%x irq %x\n", name, pin, ivec, irq); */
  616. return irq;
  617. }
  618. /* Makes compiler happy */
  619. static volatile int pcic_timer_dummy;
  620. static void pcic_clear_clock_irq(void)
  621. {
  622. pcic_timer_dummy = readl(pcic0.pcic_regs+PCI_SYS_LIMIT);
  623. }
  624. static irqreturn_t pcic_timer_handler (int irq, void *h)
  625. {
  626. write_seqlock(&xtime_lock); /* Dummy, to show that we remember */
  627. pcic_clear_clock_irq();
  628. do_timer(1);
  629. write_sequnlock(&xtime_lock);
  630. #ifndef CONFIG_SMP
  631. update_process_times(user_mode(get_irq_regs()));
  632. #endif
  633. return IRQ_HANDLED;
  634. }
  635. #define USECS_PER_JIFFY 10000 /* We have 100HZ "standard" timer for sparc */
  636. #define TICK_TIMER_LIMIT ((100*1000000/4)/100)
  637. u32 pci_gettimeoffset(void)
  638. {
  639. /*
  640. * We divide all by 100
  641. * to have microsecond resolution and to avoid overflow
  642. */
  643. unsigned long count =
  644. readl(pcic0.pcic_regs+PCI_SYS_COUNTER) & ~PCI_SYS_COUNTER_OVERFLOW;
  645. count = ((count/100)*USECS_PER_JIFFY) / (TICK_TIMER_LIMIT/100);
  646. return count * 1000;
  647. }
  648. void __init pci_time_init(void)
  649. {
  650. struct linux_pcic *pcic = &pcic0;
  651. unsigned long v;
  652. int timer_irq, irq;
  653. do_arch_gettimeoffset = pci_gettimeoffset;
  654. btfixup();
  655. writel (TICK_TIMER_LIMIT, pcic->pcic_regs+PCI_SYS_LIMIT);
  656. /* PROM should set appropriate irq */
  657. v = readb(pcic->pcic_regs+PCI_COUNTER_IRQ);
  658. timer_irq = PCI_COUNTER_IRQ_SYS(v);
  659. writel (PCI_COUNTER_IRQ_SET(timer_irq, 0),
  660. pcic->pcic_regs+PCI_COUNTER_IRQ);
  661. irq = request_irq(timer_irq, pcic_timer_handler,
  662. (IRQF_DISABLED | SA_STATIC_ALLOC), "timer", NULL);
  663. if (irq) {
  664. prom_printf("time_init: unable to attach IRQ%d\n", timer_irq);
  665. prom_halt();
  666. }
  667. local_irq_enable();
  668. }
  669. #if 0
  670. static void watchdog_reset() {
  671. writeb(0, pcic->pcic_regs+PCI_SYS_STATUS);
  672. }
  673. #endif
  674. /*
  675. * Other archs parse arguments here.
  676. */
  677. char * __devinit pcibios_setup(char *str)
  678. {
  679. return str;
  680. }
  681. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  682. resource_size_t size, resource_size_t align)
  683. {
  684. return res->start;
  685. }
  686. int pcibios_enable_device(struct pci_dev *pdev, int mask)
  687. {
  688. return 0;
  689. }
  690. /*
  691. * NMI
  692. */
  693. void pcic_nmi(unsigned int pend, struct pt_regs *regs)
  694. {
  695. pend = flip_dword(pend);
  696. if (!pcic_speculative || (pend & PCI_SYS_INT_PENDING_PIO) == 0) {
  697. /*
  698. * XXX On CP-1200 PCI #SERR may happen, we do not know
  699. * what to do about it yet.
  700. */
  701. printk("Aiee, NMI pend 0x%x pc 0x%x spec %d, hanging\n",
  702. pend, (int)regs->pc, pcic_speculative);
  703. for (;;) { }
  704. }
  705. pcic_speculative = 0;
  706. pcic_trapped = 1;
  707. regs->pc = regs->npc;
  708. regs->npc += 4;
  709. }
  710. static inline unsigned long get_irqmask(int irq_nr)
  711. {
  712. return 1 << irq_nr;
  713. }
  714. static void pcic_disable_irq(unsigned int irq_nr)
  715. {
  716. unsigned long mask, flags;
  717. mask = get_irqmask(irq_nr);
  718. local_irq_save(flags);
  719. writel(mask, pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_SET);
  720. local_irq_restore(flags);
  721. }
  722. static void pcic_enable_irq(unsigned int irq_nr)
  723. {
  724. unsigned long mask, flags;
  725. mask = get_irqmask(irq_nr);
  726. local_irq_save(flags);
  727. writel(mask, pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_CLEAR);
  728. local_irq_restore(flags);
  729. }
  730. static void pcic_load_profile_irq(int cpu, unsigned int limit)
  731. {
  732. printk("PCIC: unimplemented code: FILE=%s LINE=%d", __FILE__, __LINE__);
  733. }
  734. /* We assume the caller has disabled local interrupts when these are called,
  735. * or else very bizarre behavior will result.
  736. */
  737. static void pcic_disable_pil_irq(unsigned int pil)
  738. {
  739. writel(get_irqmask(pil), pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_SET);
  740. }
  741. static void pcic_enable_pil_irq(unsigned int pil)
  742. {
  743. writel(get_irqmask(pil), pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_CLEAR);
  744. }
  745. void __init sun4m_pci_init_IRQ(void)
  746. {
  747. BTFIXUPSET_CALL(enable_irq, pcic_enable_irq, BTFIXUPCALL_NORM);
  748. BTFIXUPSET_CALL(disable_irq, pcic_disable_irq, BTFIXUPCALL_NORM);
  749. BTFIXUPSET_CALL(enable_pil_irq, pcic_enable_pil_irq, BTFIXUPCALL_NORM);
  750. BTFIXUPSET_CALL(disable_pil_irq, pcic_disable_pil_irq, BTFIXUPCALL_NORM);
  751. BTFIXUPSET_CALL(clear_clock_irq, pcic_clear_clock_irq, BTFIXUPCALL_NORM);
  752. BTFIXUPSET_CALL(load_profile_irq, pcic_load_profile_irq, BTFIXUPCALL_NORM);
  753. }
  754. int pcibios_assign_resource(struct pci_dev *pdev, int resource)
  755. {
  756. return -ENXIO;
  757. }
  758. struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
  759. {
  760. struct pcidev_cookie *pc = pdev->sysdata;
  761. return pc->prom_node;
  762. }
  763. EXPORT_SYMBOL(pci_device_to_OF_node);
  764. /*
  765. * This probably belongs here rather than ioport.c because
  766. * we do not want this crud linked into SBus kernels.
  767. * Also, think for a moment about likes of floppy.c that
  768. * include architecture specific parts. They may want to redefine ins/outs.
  769. *
  770. * We do not use horrible macros here because we want to
  771. * advance pointer by sizeof(size).
  772. */
  773. void outsb(unsigned long addr, const void *src, unsigned long count)
  774. {
  775. while (count) {
  776. count -= 1;
  777. outb(*(const char *)src, addr);
  778. src += 1;
  779. /* addr += 1; */
  780. }
  781. }
  782. EXPORT_SYMBOL(outsb);
  783. void outsw(unsigned long addr, const void *src, unsigned long count)
  784. {
  785. while (count) {
  786. count -= 2;
  787. outw(*(const short *)src, addr);
  788. src += 2;
  789. /* addr += 2; */
  790. }
  791. }
  792. EXPORT_SYMBOL(outsw);
  793. void outsl(unsigned long addr, const void *src, unsigned long count)
  794. {
  795. while (count) {
  796. count -= 4;
  797. outl(*(const long *)src, addr);
  798. src += 4;
  799. /* addr += 4; */
  800. }
  801. }
  802. EXPORT_SYMBOL(outsl);
  803. void insb(unsigned long addr, void *dst, unsigned long count)
  804. {
  805. while (count) {
  806. count -= 1;
  807. *(unsigned char *)dst = inb(addr);
  808. dst += 1;
  809. /* addr += 1; */
  810. }
  811. }
  812. EXPORT_SYMBOL(insb);
  813. void insw(unsigned long addr, void *dst, unsigned long count)
  814. {
  815. while (count) {
  816. count -= 2;
  817. *(unsigned short *)dst = inw(addr);
  818. dst += 2;
  819. /* addr += 2; */
  820. }
  821. }
  822. EXPORT_SYMBOL(insw);
  823. void insl(unsigned long addr, void *dst, unsigned long count)
  824. {
  825. while (count) {
  826. count -= 4;
  827. /*
  828. * XXX I am sure we are in for an unaligned trap here.
  829. */
  830. *(unsigned long *)dst = inl(addr);
  831. dst += 4;
  832. /* addr += 4; */
  833. }
  834. }
  835. EXPORT_SYMBOL(insl);
  836. subsys_initcall(pcic_init);