ppc_asm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  3. */
  4. #ifndef _ASM_POWERPC_PPC_ASM_H
  5. #define _ASM_POWERPC_PPC_ASM_H
  6. #include <linux/stringify.h>
  7. #include <linux/config.h>
  8. #ifdef __ASSEMBLY__
  9. /*
  10. * Macros for storing registers into and loading registers from
  11. * exception frames.
  12. */
  13. #ifdef __powerpc64__
  14. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  15. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  16. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  17. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  18. #else
  19. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  20. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  21. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  22. SAVE_10GPRS(22, base)
  23. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  24. REST_10GPRS(22, base)
  25. #endif
  26. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  27. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  28. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  29. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  30. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  31. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  32. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  33. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  34. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*(n)(base)
  35. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  36. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  37. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  38. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  39. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  40. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*(n)(base)
  41. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  42. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  43. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  44. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  45. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  46. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
  47. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  48. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  49. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  50. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  51. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  52. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
  53. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  54. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  55. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  56. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  57. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  58. #define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
  59. #define SAVE_2EVRS(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
  60. #define SAVE_4EVRS(n,s,base) SAVE_2EVRS(n,s,base); SAVE_2EVRS(n+2,s,base)
  61. #define SAVE_8EVRS(n,s,base) SAVE_4EVRS(n,s,base); SAVE_4EVRS(n+4,s,base)
  62. #define SAVE_16EVRS(n,s,base) SAVE_8EVRS(n,s,base); SAVE_8EVRS(n+8,s,base)
  63. #define SAVE_32EVRS(n,s,base) SAVE_16EVRS(n,s,base); SAVE_16EVRS(n+16,s,base)
  64. #define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
  65. #define REST_2EVRS(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
  66. #define REST_4EVRS(n,s,base) REST_2EVRS(n,s,base); REST_2EVRS(n+2,s,base)
  67. #define REST_8EVRS(n,s,base) REST_4EVRS(n,s,base); REST_4EVRS(n+4,s,base)
  68. #define REST_16EVRS(n,s,base) REST_8EVRS(n,s,base); REST_8EVRS(n+8,s,base)
  69. #define REST_32EVRS(n,s,base) REST_16EVRS(n,s,base); REST_16EVRS(n+16,s,base)
  70. /* Macros to adjust thread priority for Iseries hardware multithreading */
  71. #define HMT_VERY_LOW or 31,31,31 # very low priority\n"
  72. #define HMT_LOW or 1,1,1
  73. #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority\n"
  74. #define HMT_MEDIUM or 2,2,2
  75. #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority\n"
  76. #define HMT_HIGH or 3,3,3
  77. /* handle instructions that older assemblers may not know */
  78. #define RFCI .long 0x4c000066 /* rfci instruction */
  79. #define RFDI .long 0x4c00004e /* rfdi instruction */
  80. #define RFMCI .long 0x4c00004c /* rfmci instruction */
  81. #ifdef CONFIG_PPC64
  82. #define XGLUE(a,b) a##b
  83. #define GLUE(a,b) XGLUE(a,b)
  84. #define _GLOBAL(name) \
  85. .section ".text"; \
  86. .align 2 ; \
  87. .globl name; \
  88. .globl GLUE(.,name); \
  89. .section ".opd","aw"; \
  90. name: \
  91. .quad GLUE(.,name); \
  92. .quad .TOC.@tocbase; \
  93. .quad 0; \
  94. .previous; \
  95. .type GLUE(.,name),@function; \
  96. GLUE(.,name):
  97. #define _KPROBE(name) \
  98. .section ".kprobes.text","a"; \
  99. .align 2 ; \
  100. .globl name; \
  101. .globl GLUE(.,name); \
  102. .section ".opd","aw"; \
  103. name: \
  104. .quad GLUE(.,name); \
  105. .quad .TOC.@tocbase; \
  106. .quad 0; \
  107. .previous; \
  108. .type GLUE(.,name),@function; \
  109. GLUE(.,name):
  110. #define _STATIC(name) \
  111. .section ".text"; \
  112. .align 2 ; \
  113. .section ".opd","aw"; \
  114. name: \
  115. .quad GLUE(.,name); \
  116. .quad .TOC.@tocbase; \
  117. .quad 0; \
  118. .previous; \
  119. .type GLUE(.,name),@function; \
  120. GLUE(.,name):
  121. #else /* 32-bit */
  122. #define _GLOBAL(n) \
  123. .text; \
  124. .stabs __stringify(n:F-1),N_FUN,0,0,n;\
  125. .globl n; \
  126. n:
  127. #define _KPROBE(n) \
  128. .section ".kprobes.text","a"; \
  129. .globl n; \
  130. n:
  131. #endif
  132. /*
  133. * LOADADDR( rn, name )
  134. * loads the address of 'name' into 'rn'
  135. *
  136. * LOADBASE( rn, name )
  137. * loads the address (less the low 16 bits) of 'name' into 'rn'
  138. * suitable for base+disp addressing
  139. */
  140. #ifdef __powerpc64__
  141. #define LOADADDR(rn,name) \
  142. lis rn,name##@highest; \
  143. ori rn,rn,name##@higher; \
  144. rldicr rn,rn,32,31; \
  145. oris rn,rn,name##@h; \
  146. ori rn,rn,name##@l
  147. #define LOADBASE(rn,name) \
  148. .section .toc,"aw"; \
  149. 1: .tc name[TC],name; \
  150. .previous; \
  151. ld rn,1b@toc(r2)
  152. #define OFF(name) 0
  153. #define SET_REG_TO_CONST(reg, value) \
  154. lis reg,(((value)>>48)&0xFFFF); \
  155. ori reg,reg,(((value)>>32)&0xFFFF); \
  156. rldicr reg,reg,32,31; \
  157. oris reg,reg,(((value)>>16)&0xFFFF); \
  158. ori reg,reg,((value)&0xFFFF);
  159. #define SET_REG_TO_LABEL(reg, label) \
  160. lis reg,(label)@highest; \
  161. ori reg,reg,(label)@higher; \
  162. rldicr reg,reg,32,31; \
  163. oris reg,reg,(label)@h; \
  164. ori reg,reg,(label)@l;
  165. /* operations for longs and pointers */
  166. #define LDL ld
  167. #define STL std
  168. #define CMPI cmpdi
  169. #else /* 32-bit */
  170. #define LOADADDR(rn,name) \
  171. lis rn,name@ha \
  172. addi rn,rn,name@l
  173. #define LOADBASE(rn,name) \
  174. lis rn,name@ha
  175. #define OFF(name) name@l
  176. /* operations for longs and pointers */
  177. #define LDL lwz
  178. #define STL stw
  179. #define CMPI cmpwi
  180. #endif
  181. /* various errata or part fixups */
  182. #ifdef CONFIG_PPC601_SYNC_FIX
  183. #define SYNC \
  184. BEGIN_FTR_SECTION \
  185. sync; \
  186. isync; \
  187. END_FTR_SECTION_IFSET(CPU_FTR_601)
  188. #define SYNC_601 \
  189. BEGIN_FTR_SECTION \
  190. sync; \
  191. END_FTR_SECTION_IFSET(CPU_FTR_601)
  192. #define ISYNC_601 \
  193. BEGIN_FTR_SECTION \
  194. isync; \
  195. END_FTR_SECTION_IFSET(CPU_FTR_601)
  196. #else
  197. #define SYNC
  198. #define SYNC_601
  199. #define ISYNC_601
  200. #endif
  201. #ifndef CONFIG_SMP
  202. #define TLBSYNC
  203. #else /* CONFIG_SMP */
  204. /* tlbsync is not implemented on 601 */
  205. #define TLBSYNC \
  206. BEGIN_FTR_SECTION \
  207. tlbsync; \
  208. sync; \
  209. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  210. #endif
  211. /*
  212. * This instruction is not implemented on the PPC 603 or 601; however, on
  213. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  214. * All of these instructions exist in the 8xx, they have magical powers,
  215. * and they must be used.
  216. */
  217. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  218. #define tlbia \
  219. li r4,1024; \
  220. mtctr r4; \
  221. lis r4,KERNELBASE@h; \
  222. 0: tlbie r4; \
  223. addi r4,r4,0x1000; \
  224. bdnz 0b
  225. #endif
  226. #ifdef CONFIG_IBM405_ERR77
  227. #define PPC405_ERR77(ra,rb) dcbt ra, rb;
  228. #define PPC405_ERR77_SYNC sync;
  229. #else
  230. #define PPC405_ERR77(ra,rb)
  231. #define PPC405_ERR77_SYNC
  232. #endif
  233. #ifdef CONFIG_IBM440EP_ERR42
  234. #define PPC440EP_ERR42 isync
  235. #else
  236. #define PPC440EP_ERR42
  237. #endif
  238. #if defined(CONFIG_BOOKE)
  239. #define tophys(rd,rs) \
  240. addis rd,rs,0
  241. #define tovirt(rd,rs) \
  242. addis rd,rs,0
  243. #elif defined(CONFIG_PPC64)
  244. /* PPPBBB - DRENG If KERNELBASE is always 0xC0...,
  245. * Then we can easily do this with one asm insn. -Peter
  246. */
  247. #define tophys(rd,rs) \
  248. lis rd,((KERNELBASE>>48)&0xFFFF); \
  249. rldicr rd,rd,32,31; \
  250. sub rd,rs,rd
  251. #define tovirt(rd,rs) \
  252. lis rd,((KERNELBASE>>48)&0xFFFF); \
  253. rldicr rd,rd,32,31; \
  254. add rd,rs,rd
  255. #else
  256. /*
  257. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  258. * physical base address of RAM at compile time.
  259. */
  260. #define tophys(rd,rs) \
  261. 0: addis rd,rs,-KERNELBASE@h; \
  262. .section ".vtop_fixup","aw"; \
  263. .align 1; \
  264. .long 0b; \
  265. .previous
  266. #define tovirt(rd,rs) \
  267. 0: addis rd,rs,KERNELBASE@h; \
  268. .section ".ptov_fixup","aw"; \
  269. .align 1; \
  270. .long 0b; \
  271. .previous
  272. #endif
  273. #ifdef CONFIG_PPC64
  274. #define RFI rfid
  275. #define MTMSRD(r) mtmsrd r
  276. #else
  277. #define FIX_SRR1(ra, rb)
  278. #ifndef CONFIG_40x
  279. #define RFI rfi
  280. #else
  281. #define RFI rfi; b . /* Prevent prefetch past rfi */
  282. #endif
  283. #define MTMSRD(r) mtmsr r
  284. #define CLR_TOP32(r)
  285. #endif
  286. /* The boring bits... */
  287. /* Condition Register Bit Fields */
  288. #define cr0 0
  289. #define cr1 1
  290. #define cr2 2
  291. #define cr3 3
  292. #define cr4 4
  293. #define cr5 5
  294. #define cr6 6
  295. #define cr7 7
  296. /* General Purpose Registers (GPRs) */
  297. #define r0 0
  298. #define r1 1
  299. #define r2 2
  300. #define r3 3
  301. #define r4 4
  302. #define r5 5
  303. #define r6 6
  304. #define r7 7
  305. #define r8 8
  306. #define r9 9
  307. #define r10 10
  308. #define r11 11
  309. #define r12 12
  310. #define r13 13
  311. #define r14 14
  312. #define r15 15
  313. #define r16 16
  314. #define r17 17
  315. #define r18 18
  316. #define r19 19
  317. #define r20 20
  318. #define r21 21
  319. #define r22 22
  320. #define r23 23
  321. #define r24 24
  322. #define r25 25
  323. #define r26 26
  324. #define r27 27
  325. #define r28 28
  326. #define r29 29
  327. #define r30 30
  328. #define r31 31
  329. /* Floating Point Registers (FPRs) */
  330. #define fr0 0
  331. #define fr1 1
  332. #define fr2 2
  333. #define fr3 3
  334. #define fr4 4
  335. #define fr5 5
  336. #define fr6 6
  337. #define fr7 7
  338. #define fr8 8
  339. #define fr9 9
  340. #define fr10 10
  341. #define fr11 11
  342. #define fr12 12
  343. #define fr13 13
  344. #define fr14 14
  345. #define fr15 15
  346. #define fr16 16
  347. #define fr17 17
  348. #define fr18 18
  349. #define fr19 19
  350. #define fr20 20
  351. #define fr21 21
  352. #define fr22 22
  353. #define fr23 23
  354. #define fr24 24
  355. #define fr25 25
  356. #define fr26 26
  357. #define fr27 27
  358. #define fr28 28
  359. #define fr29 29
  360. #define fr30 30
  361. #define fr31 31
  362. /* AltiVec Registers (VPRs) */
  363. #define vr0 0
  364. #define vr1 1
  365. #define vr2 2
  366. #define vr3 3
  367. #define vr4 4
  368. #define vr5 5
  369. #define vr6 6
  370. #define vr7 7
  371. #define vr8 8
  372. #define vr9 9
  373. #define vr10 10
  374. #define vr11 11
  375. #define vr12 12
  376. #define vr13 13
  377. #define vr14 14
  378. #define vr15 15
  379. #define vr16 16
  380. #define vr17 17
  381. #define vr18 18
  382. #define vr19 19
  383. #define vr20 20
  384. #define vr21 21
  385. #define vr22 22
  386. #define vr23 23
  387. #define vr24 24
  388. #define vr25 25
  389. #define vr26 26
  390. #define vr27 27
  391. #define vr28 28
  392. #define vr29 29
  393. #define vr30 30
  394. #define vr31 31
  395. /* SPE Registers (EVPRs) */
  396. #define evr0 0
  397. #define evr1 1
  398. #define evr2 2
  399. #define evr3 3
  400. #define evr4 4
  401. #define evr5 5
  402. #define evr6 6
  403. #define evr7 7
  404. #define evr8 8
  405. #define evr9 9
  406. #define evr10 10
  407. #define evr11 11
  408. #define evr12 12
  409. #define evr13 13
  410. #define evr14 14
  411. #define evr15 15
  412. #define evr16 16
  413. #define evr17 17
  414. #define evr18 18
  415. #define evr19 19
  416. #define evr20 20
  417. #define evr21 21
  418. #define evr22 22
  419. #define evr23 23
  420. #define evr24 24
  421. #define evr25 25
  422. #define evr26 26
  423. #define evr27 27
  424. #define evr28 28
  425. #define evr29 29
  426. #define evr30 30
  427. #define evr31 31
  428. /* some stab codes */
  429. #define N_FUN 36
  430. #define N_RSYM 64
  431. #define N_SLINE 68
  432. #define N_SO 100
  433. #define ASM_CONST(x) x
  434. #else
  435. #define __ASM_CONST(x) x##UL
  436. #define ASM_CONST(x) __ASM_CONST(x)
  437. #endif /* __ASSEMBLY__ */
  438. #endif /* _ASM_POWERPC_PPC_ASM_H */