rt2400pci.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2400pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. /*
  62. * Wait until the BBP becomes ready.
  63. */
  64. reg = rt2400pci_bbp_check(rt2x00dev);
  65. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  66. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  67. return;
  68. }
  69. /*
  70. * Write the data into the BBP.
  71. */
  72. reg = 0;
  73. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  74. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  75. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  76. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  77. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  78. }
  79. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, u8 *value)
  81. {
  82. u32 reg;
  83. /*
  84. * Wait until the BBP becomes ready.
  85. */
  86. reg = rt2400pci_bbp_check(rt2x00dev);
  87. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  88. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  89. return;
  90. }
  91. /*
  92. * Write the request into the BBP.
  93. */
  94. reg = 0;
  95. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  96. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  97. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  98. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  99. /*
  100. * Wait until the BBP becomes ready.
  101. */
  102. reg = rt2400pci_bbp_check(rt2x00dev);
  103. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  104. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  105. *value = 0xff;
  106. return;
  107. }
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. }
  110. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u32 value)
  112. {
  113. u32 reg;
  114. unsigned int i;
  115. if (!word)
  116. return;
  117. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  118. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  119. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  120. goto rf_write;
  121. udelay(REGISTER_BUSY_DELAY);
  122. }
  123. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  124. return;
  125. rf_write:
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  128. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  129. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  130. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  131. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  132. rt2x00_rf_write(rt2x00dev, word, value);
  133. }
  134. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  135. {
  136. struct rt2x00_dev *rt2x00dev = eeprom->data;
  137. u32 reg;
  138. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  139. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  140. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  141. eeprom->reg_data_clock =
  142. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  143. eeprom->reg_chip_select =
  144. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  145. }
  146. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  147. {
  148. struct rt2x00_dev *rt2x00dev = eeprom->data;
  149. u32 reg = 0;
  150. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  151. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  152. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  153. !!eeprom->reg_data_clock);
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  155. !!eeprom->reg_chip_select);
  156. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  157. }
  158. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  159. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  160. static void rt2400pci_read_csr(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int word, u32 *data)
  162. {
  163. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  164. }
  165. static void rt2400pci_write_csr(struct rt2x00_dev *rt2x00dev,
  166. const unsigned int word, u32 data)
  167. {
  168. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  169. }
  170. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  171. .owner = THIS_MODULE,
  172. .csr = {
  173. .read = rt2400pci_read_csr,
  174. .write = rt2400pci_write_csr,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_size = sizeof(u16),
  182. .word_count = EEPROM_SIZE / sizeof(u16),
  183. },
  184. .bbp = {
  185. .read = rt2400pci_bbp_read,
  186. .write = rt2400pci_bbp_write,
  187. .word_size = sizeof(u8),
  188. .word_count = BBP_SIZE / sizeof(u8),
  189. },
  190. .rf = {
  191. .read = rt2x00_rf_read,
  192. .write = rt2400pci_rf_write,
  193. .word_size = sizeof(u32),
  194. .word_count = RF_SIZE / sizeof(u32),
  195. },
  196. };
  197. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  198. #ifdef CONFIG_RT2400PCI_RFKILL
  199. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  200. {
  201. u32 reg;
  202. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  203. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  204. }
  205. #else
  206. #define rt2400pci_rfkill_poll NULL
  207. #endif /* CONFIG_RT2400PCI_RFKILL */
  208. #ifdef CONFIG_RT2400PCI_LEDS
  209. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  210. enum led_brightness brightness)
  211. {
  212. struct rt2x00_led *led =
  213. container_of(led_cdev, struct rt2x00_led, led_dev);
  214. unsigned int enabled = brightness != LED_OFF;
  215. u32 reg;
  216. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  217. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  218. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  219. else if (led->type == LED_TYPE_ACTIVITY)
  220. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  221. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  222. }
  223. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  224. unsigned long *delay_on,
  225. unsigned long *delay_off)
  226. {
  227. struct rt2x00_led *led =
  228. container_of(led_cdev, struct rt2x00_led, led_dev);
  229. u32 reg;
  230. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  231. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  232. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  233. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  234. return 0;
  235. }
  236. #endif /* CONFIG_RT2400PCI_LEDS */
  237. /*
  238. * Configuration handlers.
  239. */
  240. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  241. const unsigned int filter_flags)
  242. {
  243. u32 reg;
  244. /*
  245. * Start configuration steps.
  246. * Note that the version error will always be dropped
  247. * since there is no filter for it at this time.
  248. */
  249. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  250. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  251. !(filter_flags & FIF_FCSFAIL));
  252. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  253. !(filter_flags & FIF_PLCPFAIL));
  254. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  255. !(filter_flags & FIF_CONTROL));
  256. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  257. !(filter_flags & FIF_PROMISC_IN_BSS));
  258. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  259. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  260. !rt2x00dev->intf_ap_count);
  261. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  262. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  263. }
  264. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  265. struct rt2x00_intf *intf,
  266. struct rt2x00intf_conf *conf,
  267. const unsigned int flags)
  268. {
  269. unsigned int bcn_preload;
  270. u32 reg;
  271. if (flags & CONFIG_UPDATE_TYPE) {
  272. /*
  273. * Enable beacon config
  274. */
  275. bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
  276. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  277. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  278. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  279. /*
  280. * Enable synchronisation.
  281. */
  282. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  283. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  284. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  285. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  286. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  287. }
  288. if (flags & CONFIG_UPDATE_MAC)
  289. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  290. conf->mac, sizeof(conf->mac));
  291. if (flags & CONFIG_UPDATE_BSSID)
  292. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  293. conf->bssid, sizeof(conf->bssid));
  294. }
  295. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  296. struct rt2x00lib_erp *erp)
  297. {
  298. int preamble_mask;
  299. u32 reg;
  300. /*
  301. * When short preamble is enabled, we should set bit 0x08
  302. */
  303. preamble_mask = erp->short_preamble << 3;
  304. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  305. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  306. erp->ack_timeout);
  307. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  308. erp->ack_consume_time);
  309. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  310. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  311. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  312. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  313. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  314. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  315. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  316. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  317. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  318. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  319. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  320. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  321. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  322. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  323. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  324. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  325. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  326. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  327. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  328. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  329. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  330. }
  331. static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  332. const int basic_rate_mask)
  333. {
  334. rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
  335. }
  336. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  337. struct rf_channel *rf)
  338. {
  339. /*
  340. * Switch on tuning bits.
  341. */
  342. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  343. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  344. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  345. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  346. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  347. /*
  348. * RF2420 chipset don't need any additional actions.
  349. */
  350. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  351. return;
  352. /*
  353. * For the RT2421 chipsets we need to write an invalid
  354. * reference clock rate to activate auto_tune.
  355. * After that we set the value back to the correct channel.
  356. */
  357. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  358. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  359. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  360. msleep(1);
  361. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  362. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  363. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  364. msleep(1);
  365. /*
  366. * Switch off tuning bits.
  367. */
  368. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  369. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  370. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  371. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  372. /*
  373. * Clear false CRC during channel switch.
  374. */
  375. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  376. }
  377. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  378. {
  379. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  380. }
  381. static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  382. struct antenna_setup *ant)
  383. {
  384. u8 r1;
  385. u8 r4;
  386. /*
  387. * We should never come here because rt2x00lib is supposed
  388. * to catch this and send us the correct antenna explicitely.
  389. */
  390. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  391. ant->tx == ANTENNA_SW_DIVERSITY);
  392. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  393. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  394. /*
  395. * Configure the TX antenna.
  396. */
  397. switch (ant->tx) {
  398. case ANTENNA_HW_DIVERSITY:
  399. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  400. break;
  401. case ANTENNA_A:
  402. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  403. break;
  404. case ANTENNA_B:
  405. default:
  406. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  407. break;
  408. }
  409. /*
  410. * Configure the RX antenna.
  411. */
  412. switch (ant->rx) {
  413. case ANTENNA_HW_DIVERSITY:
  414. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  415. break;
  416. case ANTENNA_A:
  417. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  418. break;
  419. case ANTENNA_B:
  420. default:
  421. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  422. break;
  423. }
  424. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  425. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  426. }
  427. static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
  428. struct rt2x00lib_conf *libconf)
  429. {
  430. u32 reg;
  431. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  432. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
  433. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  434. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  435. rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
  436. rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
  437. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  438. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  439. rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
  440. rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
  441. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  442. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  443. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  444. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  445. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  446. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  447. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  448. libconf->conf->beacon_int * 16);
  449. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  450. libconf->conf->beacon_int * 16);
  451. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  452. }
  453. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  454. struct rt2x00lib_conf *libconf,
  455. const unsigned int flags)
  456. {
  457. if (flags & CONFIG_UPDATE_PHYMODE)
  458. rt2400pci_config_phymode(rt2x00dev, libconf->basic_rates);
  459. if (flags & CONFIG_UPDATE_CHANNEL)
  460. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  461. if (flags & CONFIG_UPDATE_TXPOWER)
  462. rt2400pci_config_txpower(rt2x00dev,
  463. libconf->conf->power_level);
  464. if (flags & CONFIG_UPDATE_ANTENNA)
  465. rt2400pci_config_antenna(rt2x00dev, &libconf->ant);
  466. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  467. rt2400pci_config_duration(rt2x00dev, libconf);
  468. }
  469. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  470. const int cw_min, const int cw_max)
  471. {
  472. u32 reg;
  473. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  474. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  475. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  476. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  477. }
  478. /*
  479. * Link tuning
  480. */
  481. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  482. struct link_qual *qual)
  483. {
  484. u32 reg;
  485. u8 bbp;
  486. /*
  487. * Update FCS error count from register.
  488. */
  489. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  490. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  491. /*
  492. * Update False CCA count from register.
  493. */
  494. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  495. qual->false_cca = bbp;
  496. }
  497. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  498. {
  499. rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
  500. rt2x00dev->link.vgc_level = 0x08;
  501. }
  502. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  503. {
  504. u8 reg;
  505. /*
  506. * The link tuner should not run longer then 60 seconds,
  507. * and should run once every 2 seconds.
  508. */
  509. if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
  510. return;
  511. /*
  512. * Base r13 link tuning on the false cca count.
  513. */
  514. rt2400pci_bbp_read(rt2x00dev, 13, &reg);
  515. if (rt2x00dev->link.qual.false_cca > 512 && reg < 0x20) {
  516. rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
  517. rt2x00dev->link.vgc_level = reg;
  518. } else if (rt2x00dev->link.qual.false_cca < 100 && reg > 0x08) {
  519. rt2400pci_bbp_write(rt2x00dev, 13, --reg);
  520. rt2x00dev->link.vgc_level = reg;
  521. }
  522. }
  523. /*
  524. * Initialization functions.
  525. */
  526. static void rt2400pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
  527. struct queue_entry *entry)
  528. {
  529. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  530. u32 word;
  531. rt2x00_desc_read(priv_rx->desc, 2, &word);
  532. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH,
  533. entry->queue->data_size);
  534. rt2x00_desc_write(priv_rx->desc, 2, word);
  535. rt2x00_desc_read(priv_rx->desc, 1, &word);
  536. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, priv_rx->data_dma);
  537. rt2x00_desc_write(priv_rx->desc, 1, word);
  538. rt2x00_desc_read(priv_rx->desc, 0, &word);
  539. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  540. rt2x00_desc_write(priv_rx->desc, 0, word);
  541. }
  542. static void rt2400pci_init_txentry(struct rt2x00_dev *rt2x00dev,
  543. struct queue_entry *entry)
  544. {
  545. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  546. u32 word;
  547. rt2x00_desc_read(priv_tx->desc, 0, &word);
  548. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  549. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  550. rt2x00_desc_write(priv_tx->desc, 0, word);
  551. }
  552. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  553. {
  554. struct queue_entry_priv_pci_rx *priv_rx;
  555. struct queue_entry_priv_pci_tx *priv_tx;
  556. u32 reg;
  557. /*
  558. * Initialize registers.
  559. */
  560. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  561. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  562. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  563. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  564. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  565. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  566. priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
  567. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  568. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  569. priv_tx->desc_dma);
  570. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  571. priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
  572. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  573. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  574. priv_tx->desc_dma);
  575. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  576. priv_tx = rt2x00dev->bcn[1].entries[0].priv_data;
  577. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  578. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  579. priv_tx->desc_dma);
  580. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  581. priv_tx = rt2x00dev->bcn[0].entries[0].priv_data;
  582. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  583. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  584. priv_tx->desc_dma);
  585. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  586. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  587. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  588. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  589. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  590. priv_rx = rt2x00dev->rx->entries[0].priv_data;
  591. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  592. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER, priv_rx->desc_dma);
  593. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  594. return 0;
  595. }
  596. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  597. {
  598. u32 reg;
  599. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  600. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  601. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  602. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  603. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  604. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  605. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  606. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  607. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  608. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  609. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  610. (rt2x00dev->rx->data_size / 128));
  611. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  612. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  613. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  614. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  615. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  616. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  617. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  618. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  619. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  620. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  621. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  622. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  623. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  624. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  625. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  626. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  627. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  628. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  629. return -EBUSY;
  630. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  631. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  632. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  633. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  634. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  635. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  636. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  637. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  638. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  639. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  640. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  641. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  642. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  643. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  644. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  645. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  646. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  647. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  648. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  649. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  650. /*
  651. * We must clear the FCS and FIFO error count.
  652. * These registers are cleared on read,
  653. * so we may pass a useless variable to store the value.
  654. */
  655. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  656. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  657. return 0;
  658. }
  659. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  660. {
  661. unsigned int i;
  662. u16 eeprom;
  663. u8 reg_id;
  664. u8 value;
  665. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  666. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  667. if ((value != 0xff) && (value != 0x00))
  668. goto continue_csr_init;
  669. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  670. udelay(REGISTER_BUSY_DELAY);
  671. }
  672. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  673. return -EACCES;
  674. continue_csr_init:
  675. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  676. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  677. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  678. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  679. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  680. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  681. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  682. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  683. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  684. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  685. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  686. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  687. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  688. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  689. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  690. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  691. if (eeprom != 0xffff && eeprom != 0x0000) {
  692. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  693. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  694. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  695. }
  696. }
  697. return 0;
  698. }
  699. /*
  700. * Device state switch handlers.
  701. */
  702. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  703. enum dev_state state)
  704. {
  705. u32 reg;
  706. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  707. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  708. state == STATE_RADIO_RX_OFF);
  709. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  710. }
  711. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  712. enum dev_state state)
  713. {
  714. int mask = (state == STATE_RADIO_IRQ_OFF);
  715. u32 reg;
  716. /*
  717. * When interrupts are being enabled, the interrupt registers
  718. * should clear the register to assure a clean state.
  719. */
  720. if (state == STATE_RADIO_IRQ_ON) {
  721. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  722. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  723. }
  724. /*
  725. * Only toggle the interrupts bits we are going to use.
  726. * Non-checked interrupt bits are disabled by default.
  727. */
  728. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  729. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  730. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  731. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  732. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  733. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  734. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  735. }
  736. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  737. {
  738. /*
  739. * Initialize all registers.
  740. */
  741. if (rt2400pci_init_queues(rt2x00dev) ||
  742. rt2400pci_init_registers(rt2x00dev) ||
  743. rt2400pci_init_bbp(rt2x00dev)) {
  744. ERROR(rt2x00dev, "Register initialization failed.\n");
  745. return -EIO;
  746. }
  747. /*
  748. * Enable interrupts.
  749. */
  750. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  751. return 0;
  752. }
  753. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  754. {
  755. u32 reg;
  756. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  757. /*
  758. * Disable synchronisation.
  759. */
  760. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  761. /*
  762. * Cancel RX and TX.
  763. */
  764. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  765. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  766. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  767. /*
  768. * Disable interrupts.
  769. */
  770. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  771. }
  772. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  773. enum dev_state state)
  774. {
  775. u32 reg;
  776. unsigned int i;
  777. char put_to_sleep;
  778. char bbp_state;
  779. char rf_state;
  780. put_to_sleep = (state != STATE_AWAKE);
  781. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  782. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  783. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  784. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  785. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  786. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  787. /*
  788. * Device is not guaranteed to be in the requested state yet.
  789. * We must wait until the register indicates that the
  790. * device has entered the correct state.
  791. */
  792. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  793. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  794. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  795. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  796. if (bbp_state == state && rf_state == state)
  797. return 0;
  798. msleep(10);
  799. }
  800. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  801. "current device state: bbp %d and rf %d.\n",
  802. state, bbp_state, rf_state);
  803. return -EBUSY;
  804. }
  805. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  806. enum dev_state state)
  807. {
  808. int retval = 0;
  809. switch (state) {
  810. case STATE_RADIO_ON:
  811. retval = rt2400pci_enable_radio(rt2x00dev);
  812. break;
  813. case STATE_RADIO_OFF:
  814. rt2400pci_disable_radio(rt2x00dev);
  815. break;
  816. case STATE_RADIO_RX_ON:
  817. case STATE_RADIO_RX_ON_LINK:
  818. rt2400pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
  819. break;
  820. case STATE_RADIO_RX_OFF:
  821. case STATE_RADIO_RX_OFF_LINK:
  822. rt2400pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
  823. break;
  824. case STATE_DEEP_SLEEP:
  825. case STATE_SLEEP:
  826. case STATE_STANDBY:
  827. case STATE_AWAKE:
  828. retval = rt2400pci_set_state(rt2x00dev, state);
  829. break;
  830. default:
  831. retval = -ENOTSUPP;
  832. break;
  833. }
  834. return retval;
  835. }
  836. /*
  837. * TX descriptor initialization
  838. */
  839. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  840. struct sk_buff *skb,
  841. struct txentry_desc *txdesc)
  842. {
  843. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  844. struct queue_entry_priv_pci_tx *entry_priv = skbdesc->entry->priv_data;
  845. __le32 *txd = skbdesc->desc;
  846. u32 word;
  847. /*
  848. * Start writing the descriptor words.
  849. */
  850. rt2x00_desc_read(entry_priv->desc, 1, &word);
  851. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, entry_priv->data_dma);
  852. rt2x00_desc_write(entry_priv->desc, 1, word);
  853. rt2x00_desc_read(txd, 2, &word);
  854. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, skbdesc->data_len);
  855. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skbdesc->data_len);
  856. rt2x00_desc_write(txd, 2, word);
  857. rt2x00_desc_read(txd, 3, &word);
  858. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  859. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  860. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  861. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  862. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  863. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  864. rt2x00_desc_write(txd, 3, word);
  865. rt2x00_desc_read(txd, 4, &word);
  866. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  867. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  868. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  869. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  870. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  871. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  872. rt2x00_desc_write(txd, 4, word);
  873. rt2x00_desc_read(txd, 0, &word);
  874. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  875. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  876. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  877. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  878. rt2x00_set_field32(&word, TXD_W0_ACK,
  879. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  880. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  881. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  882. rt2x00_set_field32(&word, TXD_W0_RTS,
  883. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  884. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  885. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  886. + test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  887. rt2x00_desc_write(txd, 0, word);
  888. }
  889. /*
  890. * TX data initialization
  891. */
  892. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  893. const enum data_queue_qid queue)
  894. {
  895. u32 reg;
  896. if (queue == QID_BEACON) {
  897. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  898. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  899. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  900. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  901. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  902. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  903. }
  904. return;
  905. }
  906. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  907. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  908. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  909. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  910. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  911. }
  912. /*
  913. * RX control handlers
  914. */
  915. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  916. struct rxdone_entry_desc *rxdesc)
  917. {
  918. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  919. u32 word0;
  920. u32 word2;
  921. u32 word3;
  922. rt2x00_desc_read(priv_rx->desc, 0, &word0);
  923. rt2x00_desc_read(priv_rx->desc, 2, &word2);
  924. rt2x00_desc_read(priv_rx->desc, 3, &word3);
  925. rxdesc->flags = 0;
  926. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  927. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  928. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  929. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  930. /*
  931. * Obtain the status about this packet.
  932. * The signal is the PLCP value, and needs to be stripped
  933. * of the preamble bit (0x08).
  934. */
  935. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  936. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  937. entry->queue->rt2x00dev->rssi_offset;
  938. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  939. rxdesc->dev_flags = RXDONE_SIGNAL_PLCP;
  940. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  941. rxdesc->dev_flags |= RXDONE_MY_BSS;
  942. }
  943. /*
  944. * Interrupt functions.
  945. */
  946. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  947. const enum data_queue_qid queue_idx)
  948. {
  949. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  950. struct queue_entry_priv_pci_tx *priv_tx;
  951. struct queue_entry *entry;
  952. struct txdone_entry_desc txdesc;
  953. u32 word;
  954. while (!rt2x00queue_empty(queue)) {
  955. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  956. priv_tx = entry->priv_data;
  957. rt2x00_desc_read(priv_tx->desc, 0, &word);
  958. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  959. !rt2x00_get_field32(word, TXD_W0_VALID))
  960. break;
  961. /*
  962. * Obtain the status about this packet.
  963. */
  964. txdesc.flags = 0;
  965. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  966. case 0: /* Success */
  967. case 1: /* Success with retry */
  968. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  969. break;
  970. case 2: /* Failure, excessive retries */
  971. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  972. /* Don't break, this is a failed frame! */
  973. default: /* Failure */
  974. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  975. }
  976. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  977. rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
  978. }
  979. }
  980. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  981. {
  982. struct rt2x00_dev *rt2x00dev = dev_instance;
  983. u32 reg;
  984. /*
  985. * Get the interrupt sources & saved to local variable.
  986. * Write register value back to clear pending interrupts.
  987. */
  988. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  989. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  990. if (!reg)
  991. return IRQ_NONE;
  992. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  993. return IRQ_HANDLED;
  994. /*
  995. * Handle interrupts, walk through all bits
  996. * and run the tasks, the bits are checked in order of
  997. * priority.
  998. */
  999. /*
  1000. * 1 - Beacon timer expired interrupt.
  1001. */
  1002. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1003. rt2x00lib_beacondone(rt2x00dev);
  1004. /*
  1005. * 2 - Rx ring done interrupt.
  1006. */
  1007. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1008. rt2x00pci_rxdone(rt2x00dev);
  1009. /*
  1010. * 3 - Atim ring transmit done interrupt.
  1011. */
  1012. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1013. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1014. /*
  1015. * 4 - Priority ring transmit done interrupt.
  1016. */
  1017. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1018. rt2400pci_txdone(rt2x00dev, QID_AC_BE);
  1019. /*
  1020. * 5 - Tx ring transmit done interrupt.
  1021. */
  1022. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1023. rt2400pci_txdone(rt2x00dev, QID_AC_BK);
  1024. return IRQ_HANDLED;
  1025. }
  1026. /*
  1027. * Device probe functions.
  1028. */
  1029. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1030. {
  1031. struct eeprom_93cx6 eeprom;
  1032. u32 reg;
  1033. u16 word;
  1034. u8 *mac;
  1035. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1036. eeprom.data = rt2x00dev;
  1037. eeprom.register_read = rt2400pci_eepromregister_read;
  1038. eeprom.register_write = rt2400pci_eepromregister_write;
  1039. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1040. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1041. eeprom.reg_data_in = 0;
  1042. eeprom.reg_data_out = 0;
  1043. eeprom.reg_data_clock = 0;
  1044. eeprom.reg_chip_select = 0;
  1045. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1046. EEPROM_SIZE / sizeof(u16));
  1047. /*
  1048. * Start validation of the data that has been read.
  1049. */
  1050. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1051. if (!is_valid_ether_addr(mac)) {
  1052. DECLARE_MAC_BUF(macbuf);
  1053. random_ether_addr(mac);
  1054. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1055. }
  1056. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1057. if (word == 0xffff) {
  1058. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1059. return -EINVAL;
  1060. }
  1061. return 0;
  1062. }
  1063. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1064. {
  1065. u32 reg;
  1066. u16 value;
  1067. u16 eeprom;
  1068. /*
  1069. * Read EEPROM word for configuration.
  1070. */
  1071. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1072. /*
  1073. * Identify RF chipset.
  1074. */
  1075. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1076. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1077. rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
  1078. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1079. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1080. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1081. return -ENODEV;
  1082. }
  1083. /*
  1084. * Identify default antenna configuration.
  1085. */
  1086. rt2x00dev->default_ant.tx =
  1087. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1088. rt2x00dev->default_ant.rx =
  1089. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1090. /*
  1091. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1092. * I am not 100% sure about this, but the legacy drivers do not
  1093. * indicate antenna swapping in software is required when
  1094. * diversity is enabled.
  1095. */
  1096. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1097. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1098. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1099. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1100. /*
  1101. * Store led mode, for correct led behaviour.
  1102. */
  1103. #ifdef CONFIG_RT2400PCI_LEDS
  1104. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1105. rt2x00dev->led_radio.rt2x00dev = rt2x00dev;
  1106. rt2x00dev->led_radio.type = LED_TYPE_RADIO;
  1107. rt2x00dev->led_radio.led_dev.brightness_set =
  1108. rt2400pci_brightness_set;
  1109. rt2x00dev->led_radio.led_dev.blink_set =
  1110. rt2400pci_blink_set;
  1111. rt2x00dev->led_radio.flags = LED_INITIALIZED;
  1112. if (value == LED_MODE_TXRX_ACTIVITY) {
  1113. rt2x00dev->led_qual.rt2x00dev = rt2x00dev;
  1114. rt2x00dev->led_qual.type = LED_TYPE_ACTIVITY;
  1115. rt2x00dev->led_qual.led_dev.brightness_set =
  1116. rt2400pci_brightness_set;
  1117. rt2x00dev->led_qual.led_dev.blink_set =
  1118. rt2400pci_blink_set;
  1119. rt2x00dev->led_qual.flags = LED_INITIALIZED;
  1120. }
  1121. #endif /* CONFIG_RT2400PCI_LEDS */
  1122. /*
  1123. * Detect if this device has an hardware controlled radio.
  1124. */
  1125. #ifdef CONFIG_RT2400PCI_RFKILL
  1126. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1127. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1128. #endif /* CONFIG_RT2400PCI_RFKILL */
  1129. /*
  1130. * Check if the BBP tuning should be enabled.
  1131. */
  1132. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1133. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1134. return 0;
  1135. }
  1136. /*
  1137. * RF value list for RF2420 & RF2421
  1138. * Supports: 2.4 GHz
  1139. */
  1140. static const struct rf_channel rf_vals_bg[] = {
  1141. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1142. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1143. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1144. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1145. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1146. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1147. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1148. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1149. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1150. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1151. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1152. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1153. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1154. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1155. };
  1156. static void rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1157. {
  1158. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1159. u8 *txpower;
  1160. unsigned int i;
  1161. /*
  1162. * Initialize all hw fields.
  1163. */
  1164. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1165. IEEE80211_HW_SIGNAL_DBM;
  1166. rt2x00dev->hw->extra_tx_headroom = 0;
  1167. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1168. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1169. rt2x00_eeprom_addr(rt2x00dev,
  1170. EEPROM_MAC_ADDR_0));
  1171. /*
  1172. * Convert tx_power array in eeprom.
  1173. */
  1174. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1175. for (i = 0; i < 14; i++)
  1176. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1177. /*
  1178. * Initialize hw_mode information.
  1179. */
  1180. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1181. spec->supported_rates = SUPPORT_RATE_CCK;
  1182. spec->tx_power_a = NULL;
  1183. spec->tx_power_bg = txpower;
  1184. spec->tx_power_default = DEFAULT_TXPOWER;
  1185. spec->num_channels = ARRAY_SIZE(rf_vals_bg);
  1186. spec->channels = rf_vals_bg;
  1187. }
  1188. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1189. {
  1190. int retval;
  1191. /*
  1192. * Allocate eeprom data.
  1193. */
  1194. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1195. if (retval)
  1196. return retval;
  1197. retval = rt2400pci_init_eeprom(rt2x00dev);
  1198. if (retval)
  1199. return retval;
  1200. /*
  1201. * Initialize hw specifications.
  1202. */
  1203. rt2400pci_probe_hw_mode(rt2x00dev);
  1204. /*
  1205. * This device requires the atim queue
  1206. */
  1207. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1208. /*
  1209. * Set the rssi offset.
  1210. */
  1211. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1212. return 0;
  1213. }
  1214. /*
  1215. * IEEE80211 stack callback functions.
  1216. */
  1217. static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
  1218. u32 short_retry, u32 long_retry)
  1219. {
  1220. struct rt2x00_dev *rt2x00dev = hw->priv;
  1221. u32 reg;
  1222. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  1223. rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
  1224. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
  1225. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  1226. return 0;
  1227. }
  1228. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1229. const struct ieee80211_tx_queue_params *params)
  1230. {
  1231. struct rt2x00_dev *rt2x00dev = hw->priv;
  1232. /*
  1233. * We don't support variating cw_min and cw_max variables
  1234. * per queue. So by default we only configure the TX queue,
  1235. * and ignore all other configurations.
  1236. */
  1237. if (queue != 0)
  1238. return -EINVAL;
  1239. if (rt2x00mac_conf_tx(hw, queue, params))
  1240. return -EINVAL;
  1241. /*
  1242. * Write configuration to register.
  1243. */
  1244. rt2400pci_config_cw(rt2x00dev,
  1245. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1246. return 0;
  1247. }
  1248. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1249. {
  1250. struct rt2x00_dev *rt2x00dev = hw->priv;
  1251. u64 tsf;
  1252. u32 reg;
  1253. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1254. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1255. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1256. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1257. return tsf;
  1258. }
  1259. static int rt2400pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1260. struct ieee80211_tx_control *control)
  1261. {
  1262. struct rt2x00_dev *rt2x00dev = hw->priv;
  1263. struct rt2x00_intf *intf = vif_to_intf(control->vif);
  1264. struct queue_entry_priv_pci_tx *priv_tx;
  1265. struct skb_frame_desc *skbdesc;
  1266. struct txentry_desc txdesc;
  1267. u32 reg;
  1268. if (unlikely(!intf->beacon))
  1269. return -ENOBUFS;
  1270. priv_tx = intf->beacon->priv_data;
  1271. /*
  1272. * Copy all TX descriptor information into txdesc,
  1273. * after that we are free to use the skb->cb array
  1274. * for our information.
  1275. */
  1276. intf->beacon->skb = skb;
  1277. rt2x00queue_create_tx_descriptor(intf->beacon, &txdesc, control);
  1278. /*
  1279. * Fill in skb descriptor
  1280. */
  1281. skbdesc = get_skb_frame_desc(skb);
  1282. memset(skbdesc, 0, sizeof(*skbdesc));
  1283. skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED;
  1284. skbdesc->data = skb->data;
  1285. skbdesc->data_len = skb->len;
  1286. skbdesc->desc = priv_tx->desc;
  1287. skbdesc->desc_len = intf->beacon->queue->desc_size;
  1288. skbdesc->entry = intf->beacon;
  1289. /*
  1290. * Disable beaconing while we are reloading the beacon data,
  1291. * otherwise we might be sending out invalid data.
  1292. */
  1293. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1294. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  1295. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  1296. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1297. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1298. /*
  1299. * Enable beacon generation.
  1300. * Write entire beacon with descriptor to register,
  1301. * and kick the beacon generator.
  1302. */
  1303. memcpy(priv_tx->data, skb->data, skb->len);
  1304. rt2x00queue_write_tx_descriptor(intf->beacon, &txdesc);
  1305. rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, QID_BEACON);
  1306. return 0;
  1307. }
  1308. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1309. {
  1310. struct rt2x00_dev *rt2x00dev = hw->priv;
  1311. u32 reg;
  1312. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1313. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1314. }
  1315. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1316. .tx = rt2x00mac_tx,
  1317. .start = rt2x00mac_start,
  1318. .stop = rt2x00mac_stop,
  1319. .add_interface = rt2x00mac_add_interface,
  1320. .remove_interface = rt2x00mac_remove_interface,
  1321. .config = rt2x00mac_config,
  1322. .config_interface = rt2x00mac_config_interface,
  1323. .configure_filter = rt2x00mac_configure_filter,
  1324. .get_stats = rt2x00mac_get_stats,
  1325. .set_retry_limit = rt2400pci_set_retry_limit,
  1326. .bss_info_changed = rt2x00mac_bss_info_changed,
  1327. .conf_tx = rt2400pci_conf_tx,
  1328. .get_tx_stats = rt2x00mac_get_tx_stats,
  1329. .get_tsf = rt2400pci_get_tsf,
  1330. .beacon_update = rt2400pci_beacon_update,
  1331. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1332. };
  1333. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1334. .irq_handler = rt2400pci_interrupt,
  1335. .probe_hw = rt2400pci_probe_hw,
  1336. .initialize = rt2x00pci_initialize,
  1337. .uninitialize = rt2x00pci_uninitialize,
  1338. .init_rxentry = rt2400pci_init_rxentry,
  1339. .init_txentry = rt2400pci_init_txentry,
  1340. .set_device_state = rt2400pci_set_device_state,
  1341. .rfkill_poll = rt2400pci_rfkill_poll,
  1342. .link_stats = rt2400pci_link_stats,
  1343. .reset_tuner = rt2400pci_reset_tuner,
  1344. .link_tuner = rt2400pci_link_tuner,
  1345. .write_tx_desc = rt2400pci_write_tx_desc,
  1346. .write_tx_data = rt2x00pci_write_tx_data,
  1347. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1348. .fill_rxdone = rt2400pci_fill_rxdone,
  1349. .config_filter = rt2400pci_config_filter,
  1350. .config_intf = rt2400pci_config_intf,
  1351. .config_erp = rt2400pci_config_erp,
  1352. .config = rt2400pci_config,
  1353. };
  1354. static const struct data_queue_desc rt2400pci_queue_rx = {
  1355. .entry_num = RX_ENTRIES,
  1356. .data_size = DATA_FRAME_SIZE,
  1357. .desc_size = RXD_DESC_SIZE,
  1358. .priv_size = sizeof(struct queue_entry_priv_pci_rx),
  1359. };
  1360. static const struct data_queue_desc rt2400pci_queue_tx = {
  1361. .entry_num = TX_ENTRIES,
  1362. .data_size = DATA_FRAME_SIZE,
  1363. .desc_size = TXD_DESC_SIZE,
  1364. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1365. };
  1366. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1367. .entry_num = BEACON_ENTRIES,
  1368. .data_size = MGMT_FRAME_SIZE,
  1369. .desc_size = TXD_DESC_SIZE,
  1370. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1371. };
  1372. static const struct data_queue_desc rt2400pci_queue_atim = {
  1373. .entry_num = ATIM_ENTRIES,
  1374. .data_size = DATA_FRAME_SIZE,
  1375. .desc_size = TXD_DESC_SIZE,
  1376. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1377. };
  1378. static const struct rt2x00_ops rt2400pci_ops = {
  1379. .name = KBUILD_MODNAME,
  1380. .max_sta_intf = 1,
  1381. .max_ap_intf = 1,
  1382. .eeprom_size = EEPROM_SIZE,
  1383. .rf_size = RF_SIZE,
  1384. .tx_queues = NUM_TX_QUEUES,
  1385. .rx = &rt2400pci_queue_rx,
  1386. .tx = &rt2400pci_queue_tx,
  1387. .bcn = &rt2400pci_queue_bcn,
  1388. .atim = &rt2400pci_queue_atim,
  1389. .lib = &rt2400pci_rt2x00_ops,
  1390. .hw = &rt2400pci_mac80211_ops,
  1391. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1392. .debugfs = &rt2400pci_rt2x00debug,
  1393. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1394. };
  1395. /*
  1396. * RT2400pci module information.
  1397. */
  1398. static struct pci_device_id rt2400pci_device_table[] = {
  1399. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1400. { 0, }
  1401. };
  1402. MODULE_AUTHOR(DRV_PROJECT);
  1403. MODULE_VERSION(DRV_VERSION);
  1404. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1405. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1406. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1407. MODULE_LICENSE("GPL");
  1408. static struct pci_driver rt2400pci_driver = {
  1409. .name = KBUILD_MODNAME,
  1410. .id_table = rt2400pci_device_table,
  1411. .probe = rt2x00pci_probe,
  1412. .remove = __devexit_p(rt2x00pci_remove),
  1413. .suspend = rt2x00pci_suspend,
  1414. .resume = rt2x00pci_resume,
  1415. };
  1416. static int __init rt2400pci_init(void)
  1417. {
  1418. return pci_register_driver(&rt2400pci_driver);
  1419. }
  1420. static void __exit rt2400pci_exit(void)
  1421. {
  1422. pci_unregister_driver(&rt2400pci_driver);
  1423. }
  1424. module_init(rt2400pci_init);
  1425. module_exit(rt2400pci_exit);