tegra30.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. aliases {
  6. serial0 = &uarta;
  7. serial1 = &uartb;
  8. serial2 = &uartc;
  9. serial3 = &uartd;
  10. serial4 = &uarte;
  11. };
  12. host1x {
  13. compatible = "nvidia,tegra30-host1x", "simple-bus";
  14. reg = <0x50000000 0x00024000>;
  15. interrupts = <0 65 0x04 /* mpcore syncpt */
  16. 0 67 0x04>; /* mpcore general */
  17. clocks = <&tegra_car 28>;
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. ranges = <0x54000000 0x54000000 0x04000000>;
  21. mpe {
  22. compatible = "nvidia,tegra30-mpe";
  23. reg = <0x54040000 0x00040000>;
  24. interrupts = <0 68 0x04>;
  25. clocks = <&tegra_car 60>;
  26. };
  27. vi {
  28. compatible = "nvidia,tegra30-vi";
  29. reg = <0x54080000 0x00040000>;
  30. interrupts = <0 69 0x04>;
  31. clocks = <&tegra_car 164>;
  32. };
  33. epp {
  34. compatible = "nvidia,tegra30-epp";
  35. reg = <0x540c0000 0x00040000>;
  36. interrupts = <0 70 0x04>;
  37. clocks = <&tegra_car 19>;
  38. };
  39. isp {
  40. compatible = "nvidia,tegra30-isp";
  41. reg = <0x54100000 0x00040000>;
  42. interrupts = <0 71 0x04>;
  43. clocks = <&tegra_car 23>;
  44. };
  45. gr2d {
  46. compatible = "nvidia,tegra30-gr2d";
  47. reg = <0x54140000 0x00040000>;
  48. interrupts = <0 72 0x04>;
  49. clocks = <&tegra_car 21>;
  50. };
  51. gr3d {
  52. compatible = "nvidia,tegra30-gr3d";
  53. reg = <0x54180000 0x00040000>;
  54. clocks = <&tegra_car 24 &tegra_car 98>;
  55. clock-names = "3d", "3d2";
  56. };
  57. dc@54200000 {
  58. compatible = "nvidia,tegra30-dc";
  59. reg = <0x54200000 0x00040000>;
  60. interrupts = <0 73 0x04>;
  61. clocks = <&tegra_car 27>, <&tegra_car 179>;
  62. clock-names = "disp1", "parent";
  63. rgb {
  64. status = "disabled";
  65. };
  66. };
  67. dc@54240000 {
  68. compatible = "nvidia,tegra30-dc";
  69. reg = <0x54240000 0x00040000>;
  70. interrupts = <0 74 0x04>;
  71. clocks = <&tegra_car 26>, <&tegra_car 179>;
  72. clock-names = "disp2", "parent";
  73. rgb {
  74. status = "disabled";
  75. };
  76. };
  77. hdmi {
  78. compatible = "nvidia,tegra30-hdmi";
  79. reg = <0x54280000 0x00040000>;
  80. interrupts = <0 75 0x04>;
  81. clocks = <&tegra_car 51>, <&tegra_car 189>;
  82. clock-names = "hdmi", "parent";
  83. status = "disabled";
  84. };
  85. tvo {
  86. compatible = "nvidia,tegra30-tvo";
  87. reg = <0x542c0000 0x00040000>;
  88. interrupts = <0 76 0x04>;
  89. clocks = <&tegra_car 169>;
  90. status = "disabled";
  91. };
  92. dsi {
  93. compatible = "nvidia,tegra30-dsi";
  94. reg = <0x54300000 0x00040000>;
  95. clocks = <&tegra_car 48>;
  96. status = "disabled";
  97. };
  98. };
  99. timer@50004600 {
  100. compatible = "arm,cortex-a9-twd-timer";
  101. reg = <0x50040600 0x20>;
  102. interrupts = <1 13 0xf04>;
  103. };
  104. intc: interrupt-controller {
  105. compatible = "arm,cortex-a9-gic";
  106. reg = <0x50041000 0x1000
  107. 0x50040100 0x0100>;
  108. interrupt-controller;
  109. #interrupt-cells = <3>;
  110. };
  111. cache-controller {
  112. compatible = "arm,pl310-cache";
  113. reg = <0x50043000 0x1000>;
  114. arm,data-latency = <6 6 2>;
  115. arm,tag-latency = <5 5 2>;
  116. cache-unified;
  117. cache-level = <2>;
  118. };
  119. timer@60005000 {
  120. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  121. reg = <0x60005000 0x400>;
  122. interrupts = <0 0 0x04
  123. 0 1 0x04
  124. 0 41 0x04
  125. 0 42 0x04
  126. 0 121 0x04
  127. 0 122 0x04>;
  128. clocks = <&tegra_car 5>;
  129. };
  130. tegra_car: clock {
  131. compatible = "nvidia,tegra30-car";
  132. reg = <0x60006000 0x1000>;
  133. #clock-cells = <1>;
  134. };
  135. apbdma: dma {
  136. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  137. reg = <0x6000a000 0x1400>;
  138. interrupts = <0 104 0x04
  139. 0 105 0x04
  140. 0 106 0x04
  141. 0 107 0x04
  142. 0 108 0x04
  143. 0 109 0x04
  144. 0 110 0x04
  145. 0 111 0x04
  146. 0 112 0x04
  147. 0 113 0x04
  148. 0 114 0x04
  149. 0 115 0x04
  150. 0 116 0x04
  151. 0 117 0x04
  152. 0 118 0x04
  153. 0 119 0x04
  154. 0 128 0x04
  155. 0 129 0x04
  156. 0 130 0x04
  157. 0 131 0x04
  158. 0 132 0x04
  159. 0 133 0x04
  160. 0 134 0x04
  161. 0 135 0x04
  162. 0 136 0x04
  163. 0 137 0x04
  164. 0 138 0x04
  165. 0 139 0x04
  166. 0 140 0x04
  167. 0 141 0x04
  168. 0 142 0x04
  169. 0 143 0x04>;
  170. clocks = <&tegra_car 34>;
  171. };
  172. ahb: ahb {
  173. compatible = "nvidia,tegra30-ahb";
  174. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  175. };
  176. gpio: gpio {
  177. compatible = "nvidia,tegra30-gpio";
  178. reg = <0x6000d000 0x1000>;
  179. interrupts = <0 32 0x04
  180. 0 33 0x04
  181. 0 34 0x04
  182. 0 35 0x04
  183. 0 55 0x04
  184. 0 87 0x04
  185. 0 89 0x04
  186. 0 125 0x04>;
  187. #gpio-cells = <2>;
  188. gpio-controller;
  189. #interrupt-cells = <2>;
  190. interrupt-controller;
  191. };
  192. pinmux: pinmux {
  193. compatible = "nvidia,tegra30-pinmux";
  194. reg = <0x70000868 0xd4 /* Pad control registers */
  195. 0x70003000 0x3e4>; /* Mux registers */
  196. };
  197. /*
  198. * There are two serial driver i.e. 8250 based simple serial
  199. * driver and APB DMA based serial driver for higher baudrate
  200. * and performace. To enable the 8250 based driver, the compatible
  201. * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
  202. * the APB DMA based serial driver, the comptible is
  203. * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
  204. */
  205. uarta: serial@70006000 {
  206. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  207. reg = <0x70006000 0x40>;
  208. reg-shift = <2>;
  209. interrupts = <0 36 0x04>;
  210. nvidia,dma-request-selector = <&apbdma 8>;
  211. clocks = <&tegra_car 6>;
  212. status = "disabled";
  213. };
  214. uartb: serial@70006040 {
  215. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  216. reg = <0x70006040 0x40>;
  217. reg-shift = <2>;
  218. interrupts = <0 37 0x04>;
  219. nvidia,dma-request-selector = <&apbdma 9>;
  220. clocks = <&tegra_car 160>;
  221. status = "disabled";
  222. };
  223. uartc: serial@70006200 {
  224. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  225. reg = <0x70006200 0x100>;
  226. reg-shift = <2>;
  227. interrupts = <0 46 0x04>;
  228. nvidia,dma-request-selector = <&apbdma 10>;
  229. clocks = <&tegra_car 55>;
  230. status = "disabled";
  231. };
  232. uartd: serial@70006300 {
  233. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  234. reg = <0x70006300 0x100>;
  235. reg-shift = <2>;
  236. interrupts = <0 90 0x04>;
  237. nvidia,dma-request-selector = <&apbdma 19>;
  238. clocks = <&tegra_car 65>;
  239. status = "disabled";
  240. };
  241. uarte: serial@70006400 {
  242. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  243. reg = <0x70006400 0x100>;
  244. reg-shift = <2>;
  245. interrupts = <0 91 0x04>;
  246. nvidia,dma-request-selector = <&apbdma 20>;
  247. clocks = <&tegra_car 66>;
  248. status = "disabled";
  249. };
  250. pwm: pwm {
  251. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  252. reg = <0x7000a000 0x100>;
  253. #pwm-cells = <2>;
  254. clocks = <&tegra_car 17>;
  255. };
  256. rtc {
  257. compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
  258. reg = <0x7000e000 0x100>;
  259. interrupts = <0 2 0x04>;
  260. clocks = <&tegra_car 4>;
  261. };
  262. i2c@7000c000 {
  263. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  264. reg = <0x7000c000 0x100>;
  265. interrupts = <0 38 0x04>;
  266. #address-cells = <1>;
  267. #size-cells = <0>;
  268. clocks = <&tegra_car 12>, <&tegra_car 182>;
  269. clock-names = "div-clk", "fast-clk";
  270. status = "disabled";
  271. };
  272. i2c@7000c400 {
  273. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  274. reg = <0x7000c400 0x100>;
  275. interrupts = <0 84 0x04>;
  276. #address-cells = <1>;
  277. #size-cells = <0>;
  278. clocks = <&tegra_car 54>, <&tegra_car 182>;
  279. clock-names = "div-clk", "fast-clk";
  280. status = "disabled";
  281. };
  282. i2c@7000c500 {
  283. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  284. reg = <0x7000c500 0x100>;
  285. interrupts = <0 92 0x04>;
  286. #address-cells = <1>;
  287. #size-cells = <0>;
  288. clocks = <&tegra_car 67>, <&tegra_car 182>;
  289. clock-names = "div-clk", "fast-clk";
  290. status = "disabled";
  291. };
  292. i2c@7000c700 {
  293. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  294. reg = <0x7000c700 0x100>;
  295. interrupts = <0 120 0x04>;
  296. #address-cells = <1>;
  297. #size-cells = <0>;
  298. clocks = <&tegra_car 103>, <&tegra_car 182>;
  299. clock-names = "div-clk", "fast-clk";
  300. status = "disabled";
  301. };
  302. i2c@7000d000 {
  303. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  304. reg = <0x7000d000 0x100>;
  305. interrupts = <0 53 0x04>;
  306. #address-cells = <1>;
  307. #size-cells = <0>;
  308. clocks = <&tegra_car 47>, <&tegra_car 182>;
  309. clock-names = "div-clk", "fast-clk";
  310. status = "disabled";
  311. };
  312. spi@7000d400 {
  313. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  314. reg = <0x7000d400 0x200>;
  315. interrupts = <0 59 0x04>;
  316. nvidia,dma-request-selector = <&apbdma 15>;
  317. #address-cells = <1>;
  318. #size-cells = <0>;
  319. clocks = <&tegra_car 41>;
  320. status = "disabled";
  321. };
  322. spi@7000d600 {
  323. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  324. reg = <0x7000d600 0x200>;
  325. interrupts = <0 82 0x04>;
  326. nvidia,dma-request-selector = <&apbdma 16>;
  327. #address-cells = <1>;
  328. #size-cells = <0>;
  329. clocks = <&tegra_car 44>;
  330. status = "disabled";
  331. };
  332. spi@7000d800 {
  333. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  334. reg = <0x7000d480 0x200>;
  335. interrupts = <0 83 0x04>;
  336. nvidia,dma-request-selector = <&apbdma 17>;
  337. #address-cells = <1>;
  338. #size-cells = <0>;
  339. clocks = <&tegra_car 46>;
  340. status = "disabled";
  341. };
  342. spi@7000da00 {
  343. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  344. reg = <0x7000da00 0x200>;
  345. interrupts = <0 93 0x04>;
  346. nvidia,dma-request-selector = <&apbdma 18>;
  347. #address-cells = <1>;
  348. #size-cells = <0>;
  349. clocks = <&tegra_car 68>;
  350. status = "disabled";
  351. };
  352. spi@7000dc00 {
  353. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  354. reg = <0x7000dc00 0x200>;
  355. interrupts = <0 94 0x04>;
  356. nvidia,dma-request-selector = <&apbdma 27>;
  357. #address-cells = <1>;
  358. #size-cells = <0>;
  359. clocks = <&tegra_car 104>;
  360. status = "disabled";
  361. };
  362. spi@7000de00 {
  363. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  364. reg = <0x7000de00 0x200>;
  365. interrupts = <0 79 0x04>;
  366. nvidia,dma-request-selector = <&apbdma 28>;
  367. #address-cells = <1>;
  368. #size-cells = <0>;
  369. clocks = <&tegra_car 105>;
  370. status = "disabled";
  371. };
  372. kbc {
  373. compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
  374. reg = <0x7000e200 0x100>;
  375. interrupts = <0 85 0x04>;
  376. clocks = <&tegra_car 36>;
  377. status = "disabled";
  378. };
  379. pmc {
  380. compatible = "nvidia,tegra30-pmc";
  381. reg = <0x7000e400 0x400>;
  382. clocks = <&tegra_car 218>, <&clk32k_in>;
  383. clock-names = "pclk", "clk32k_in";
  384. };
  385. memory-controller {
  386. compatible = "nvidia,tegra30-mc";
  387. reg = <0x7000f000 0x010
  388. 0x7000f03c 0x1b4
  389. 0x7000f200 0x028
  390. 0x7000f284 0x17c>;
  391. interrupts = <0 77 0x04>;
  392. };
  393. iommu {
  394. compatible = "nvidia,tegra30-smmu";
  395. reg = <0x7000f010 0x02c
  396. 0x7000f1f0 0x010
  397. 0x7000f228 0x05c>;
  398. nvidia,#asids = <4>; /* # of ASIDs */
  399. dma-window = <0 0x40000000>; /* IOVA start & length */
  400. nvidia,ahb = <&ahb>;
  401. };
  402. ahub {
  403. compatible = "nvidia,tegra30-ahub";
  404. reg = <0x70080000 0x200
  405. 0x70080200 0x100>;
  406. interrupts = <0 103 0x04>;
  407. nvidia,dma-request-selector = <&apbdma 1>;
  408. clocks = <&tegra_car 106>, <&tegra_car 107>, <&tegra_car 30>,
  409. <&tegra_car 11>, <&tegra_car 18>, <&tegra_car 101>,
  410. <&tegra_car 102>, <&tegra_car 108>, <&tegra_car 109>,
  411. <&tegra_car 110>, <&tegra_car 162>;
  412. clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  413. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  414. "spdif_in";
  415. ranges;
  416. #address-cells = <1>;
  417. #size-cells = <1>;
  418. tegra_i2s0: i2s@70080300 {
  419. compatible = "nvidia,tegra30-i2s";
  420. reg = <0x70080300 0x100>;
  421. nvidia,ahub-cif-ids = <4 4>;
  422. clocks = <&tegra_car 30>;
  423. status = "disabled";
  424. };
  425. tegra_i2s1: i2s@70080400 {
  426. compatible = "nvidia,tegra30-i2s";
  427. reg = <0x70080400 0x100>;
  428. nvidia,ahub-cif-ids = <5 5>;
  429. clocks = <&tegra_car 11>;
  430. status = "disabled";
  431. };
  432. tegra_i2s2: i2s@70080500 {
  433. compatible = "nvidia,tegra30-i2s";
  434. reg = <0x70080500 0x100>;
  435. nvidia,ahub-cif-ids = <6 6>;
  436. clocks = <&tegra_car 18>;
  437. status = "disabled";
  438. };
  439. tegra_i2s3: i2s@70080600 {
  440. compatible = "nvidia,tegra30-i2s";
  441. reg = <0x70080600 0x100>;
  442. nvidia,ahub-cif-ids = <7 7>;
  443. clocks = <&tegra_car 101>;
  444. status = "disabled";
  445. };
  446. tegra_i2s4: i2s@70080700 {
  447. compatible = "nvidia,tegra30-i2s";
  448. reg = <0x70080700 0x100>;
  449. nvidia,ahub-cif-ids = <8 8>;
  450. clocks = <&tegra_car 102>;
  451. status = "disabled";
  452. };
  453. };
  454. sdhci@78000000 {
  455. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  456. reg = <0x78000000 0x200>;
  457. interrupts = <0 14 0x04>;
  458. clocks = <&tegra_car 14>;
  459. status = "disabled";
  460. };
  461. sdhci@78000200 {
  462. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  463. reg = <0x78000200 0x200>;
  464. interrupts = <0 15 0x04>;
  465. clocks = <&tegra_car 9>;
  466. status = "disabled";
  467. };
  468. sdhci@78000400 {
  469. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  470. reg = <0x78000400 0x200>;
  471. interrupts = <0 19 0x04>;
  472. clocks = <&tegra_car 69>;
  473. status = "disabled";
  474. };
  475. sdhci@78000600 {
  476. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  477. reg = <0x78000600 0x200>;
  478. interrupts = <0 31 0x04>;
  479. clocks = <&tegra_car 15>;
  480. status = "disabled";
  481. };
  482. cpus {
  483. #address-cells = <1>;
  484. #size-cells = <0>;
  485. cpu@0 {
  486. device_type = "cpu";
  487. compatible = "arm,cortex-a9";
  488. reg = <0>;
  489. };
  490. cpu@1 {
  491. device_type = "cpu";
  492. compatible = "arm,cortex-a9";
  493. reg = <1>;
  494. };
  495. cpu@2 {
  496. device_type = "cpu";
  497. compatible = "arm,cortex-a9";
  498. reg = <2>;
  499. };
  500. cpu@3 {
  501. device_type = "cpu";
  502. compatible = "arm,cortex-a9";
  503. reg = <3>;
  504. };
  505. };
  506. pmu {
  507. compatible = "arm,cortex-a9-pmu";
  508. interrupts = <0 144 0x04
  509. 0 145 0x04
  510. 0 146 0x04
  511. 0 147 0x04>;
  512. };
  513. };