mach-imx6q.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Copyright 2011-2013 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/cpu.h>
  15. #include <linux/delay.h>
  16. #include <linux/export.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/irqchip.h>
  21. #include <linux/of.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/opp.h>
  26. #include <linux/phy.h>
  27. #include <linux/regmap.h>
  28. #include <linux/micrel_phy.h>
  29. #include <linux/mfd/syscon.h>
  30. #include <asm/smp_twd.h>
  31. #include <asm/hardware/cache-l2x0.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include <asm/mach/time.h>
  35. #include <asm/system_misc.h>
  36. #include "common.h"
  37. #include "cpuidle.h"
  38. #include "hardware.h"
  39. int imx6q_revision(void)
  40. {
  41. static u32 rev;
  42. if (!rev)
  43. rev = imx_anatop_get_digprog();
  44. switch (rev & 0xff) {
  45. case 0:
  46. return IMX_CHIP_REVISION_1_0;
  47. case 1:
  48. return IMX_CHIP_REVISION_1_1;
  49. case 2:
  50. return IMX_CHIP_REVISION_1_2;
  51. default:
  52. return IMX_CHIP_REVISION_UNKNOWN;
  53. }
  54. }
  55. void imx6q_restart(char mode, const char *cmd)
  56. {
  57. struct device_node *np;
  58. void __iomem *wdog_base;
  59. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
  60. wdog_base = of_iomap(np, 0);
  61. if (!wdog_base)
  62. goto soft;
  63. imx_src_prepare_restart();
  64. /* enable wdog */
  65. writew_relaxed(1 << 2, wdog_base);
  66. /* write twice to ensure the request will not get ignored */
  67. writew_relaxed(1 << 2, wdog_base);
  68. /* wait for reset to assert ... */
  69. mdelay(500);
  70. pr_err("Watchdog reset failed to assert reset\n");
  71. /* delay to allow the serial port to show the message */
  72. mdelay(50);
  73. soft:
  74. /* we'll take a jump through zero as a poor second */
  75. soft_restart(0);
  76. }
  77. /* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
  78. static int ksz9021rn_phy_fixup(struct phy_device *phydev)
  79. {
  80. if (IS_BUILTIN(CONFIG_PHYLIB)) {
  81. /* min rx data delay */
  82. phy_write(phydev, 0x0b, 0x8105);
  83. phy_write(phydev, 0x0c, 0x0000);
  84. /* max rx/tx clock delay, min rx/tx control delay */
  85. phy_write(phydev, 0x0b, 0x8104);
  86. phy_write(phydev, 0x0c, 0xf0f0);
  87. phy_write(phydev, 0x0b, 0x104);
  88. }
  89. return 0;
  90. }
  91. static void __init imx6q_sabrelite_cko1_setup(void)
  92. {
  93. struct clk *cko1_sel, *ahb, *cko1;
  94. unsigned long rate;
  95. cko1_sel = clk_get_sys(NULL, "cko1_sel");
  96. ahb = clk_get_sys(NULL, "ahb");
  97. cko1 = clk_get_sys(NULL, "cko1");
  98. if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
  99. pr_err("cko1 setup failed!\n");
  100. goto put_clk;
  101. }
  102. clk_set_parent(cko1_sel, ahb);
  103. rate = clk_round_rate(cko1, 16000000);
  104. clk_set_rate(cko1, rate);
  105. put_clk:
  106. if (!IS_ERR(cko1_sel))
  107. clk_put(cko1_sel);
  108. if (!IS_ERR(ahb))
  109. clk_put(ahb);
  110. if (!IS_ERR(cko1))
  111. clk_put(cko1);
  112. }
  113. static void __init imx6q_sabrelite_init(void)
  114. {
  115. if (IS_BUILTIN(CONFIG_PHYLIB))
  116. phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
  117. ksz9021rn_phy_fixup);
  118. imx6q_sabrelite_cko1_setup();
  119. }
  120. static void __init imx6q_1588_init(void)
  121. {
  122. struct regmap *gpr;
  123. gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  124. if (!IS_ERR(gpr))
  125. regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
  126. else
  127. pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
  128. }
  129. static void __init imx6q_usb_init(void)
  130. {
  131. imx_anatop_usb_chrg_detect_disable();
  132. }
  133. static void __init imx6q_init_machine(void)
  134. {
  135. if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
  136. imx6q_sabrelite_init();
  137. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  138. imx_anatop_init();
  139. imx6q_pm_init();
  140. imx6q_usb_init();
  141. imx6q_1588_init();
  142. }
  143. #define OCOTP_CFG3 0x440
  144. #define OCOTP_CFG3_SPEED_SHIFT 16
  145. #define OCOTP_CFG3_SPEED_1P2GHZ 0x3
  146. static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
  147. {
  148. struct device_node *np;
  149. void __iomem *base;
  150. u32 val;
  151. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
  152. if (!np) {
  153. pr_warn("failed to find ocotp node\n");
  154. return;
  155. }
  156. base = of_iomap(np, 0);
  157. if (!base) {
  158. pr_warn("failed to map ocotp\n");
  159. goto put_node;
  160. }
  161. val = readl_relaxed(base + OCOTP_CFG3);
  162. val >>= OCOTP_CFG3_SPEED_SHIFT;
  163. if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
  164. if (opp_disable(cpu_dev, 1200000000))
  165. pr_warn("failed to disable 1.2 GHz OPP\n");
  166. put_node:
  167. of_node_put(np);
  168. }
  169. static void __init imx6q_opp_init(struct device *cpu_dev)
  170. {
  171. struct device_node *np;
  172. np = of_find_node_by_path("/cpus/cpu@0");
  173. if (!np) {
  174. pr_warn("failed to find cpu0 node\n");
  175. return;
  176. }
  177. cpu_dev->of_node = np;
  178. if (of_init_opp_table(cpu_dev)) {
  179. pr_warn("failed to init OPP table\n");
  180. goto put_node;
  181. }
  182. imx6q_opp_check_1p2ghz(cpu_dev);
  183. put_node:
  184. of_node_put(np);
  185. }
  186. struct platform_device imx6q_cpufreq_pdev = {
  187. .name = "imx6q-cpufreq",
  188. };
  189. static void __init imx6q_init_late(void)
  190. {
  191. /*
  192. * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
  193. * to run cpuidle on them.
  194. */
  195. if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
  196. imx6q_cpuidle_init();
  197. if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
  198. imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
  199. platform_device_register(&imx6q_cpufreq_pdev);
  200. }
  201. }
  202. static void __init imx6q_map_io(void)
  203. {
  204. debug_ll_io_init();
  205. imx_scu_map_io();
  206. }
  207. static void __init imx6q_init_irq(void)
  208. {
  209. l2x0_of_init(0, ~0UL);
  210. imx_src_init();
  211. imx_gpc_init();
  212. irqchip_init();
  213. }
  214. static void __init imx6q_timer_init(void)
  215. {
  216. mx6q_clocks_init();
  217. twd_local_timer_of_register();
  218. imx_print_silicon_rev("i.MX6Q", imx6q_revision());
  219. }
  220. static const char *imx6q_dt_compat[] __initdata = {
  221. "fsl,imx6q",
  222. NULL,
  223. };
  224. DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
  225. .smp = smp_ops(imx_smp_ops),
  226. .map_io = imx6q_map_io,
  227. .init_irq = imx6q_init_irq,
  228. .init_time = imx6q_timer_init,
  229. .init_machine = imx6q_init_machine,
  230. .init_late = imx6q_init_late,
  231. .dt_compat = imx6q_dt_compat,
  232. .restart = imx6q_restart,
  233. MACHINE_END