rfbi.c 23 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/export.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/delay.h>
  30. #include <linux/kfifo.h>
  31. #include <linux/ktime.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/semaphore.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. struct rfbi_reg { u16 idx; };
  40. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  41. #define RFBI_REVISION RFBI_REG(0x0000)
  42. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  43. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  44. #define RFBI_CONTROL RFBI_REG(0x0040)
  45. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  46. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  47. #define RFBI_CMD RFBI_REG(0x004c)
  48. #define RFBI_PARAM RFBI_REG(0x0050)
  49. #define RFBI_DATA RFBI_REG(0x0054)
  50. #define RFBI_READ RFBI_REG(0x0058)
  51. #define RFBI_STATUS RFBI_REG(0x005c)
  52. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  53. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  54. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  55. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  56. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  57. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  58. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  59. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  60. #define REG_FLD_MOD(idx, val, start, end) \
  61. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  62. enum omap_rfbi_cycleformat {
  63. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  66. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  67. };
  68. enum omap_rfbi_datatype {
  69. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  70. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  71. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  72. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  73. };
  74. enum omap_rfbi_parallelmode {
  75. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  76. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  77. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  78. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  79. };
  80. static int rfbi_convert_timings(struct rfbi_timings *t);
  81. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  82. static struct {
  83. struct platform_device *pdev;
  84. void __iomem *base;
  85. unsigned long l4_khz;
  86. enum omap_rfbi_datatype datatype;
  87. enum omap_rfbi_parallelmode parallelmode;
  88. enum omap_rfbi_te_mode te_mode;
  89. int te_enabled;
  90. void (*framedone_callback)(void *data);
  91. void *framedone_callback_data;
  92. struct omap_dss_device *dssdev[2];
  93. struct semaphore bus_lock;
  94. struct omap_video_timings timings;
  95. } rfbi;
  96. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  97. {
  98. __raw_writel(val, rfbi.base + idx.idx);
  99. }
  100. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  101. {
  102. return __raw_readl(rfbi.base + idx.idx);
  103. }
  104. static int rfbi_runtime_get(void)
  105. {
  106. int r;
  107. DSSDBG("rfbi_runtime_get\n");
  108. r = pm_runtime_get_sync(&rfbi.pdev->dev);
  109. WARN_ON(r < 0);
  110. return r < 0 ? r : 0;
  111. }
  112. static void rfbi_runtime_put(void)
  113. {
  114. int r;
  115. DSSDBG("rfbi_runtime_put\n");
  116. r = pm_runtime_put_sync(&rfbi.pdev->dev);
  117. WARN_ON(r < 0 && r != -ENOSYS);
  118. }
  119. void rfbi_bus_lock(void)
  120. {
  121. down(&rfbi.bus_lock);
  122. }
  123. EXPORT_SYMBOL(rfbi_bus_lock);
  124. void rfbi_bus_unlock(void)
  125. {
  126. up(&rfbi.bus_lock);
  127. }
  128. EXPORT_SYMBOL(rfbi_bus_unlock);
  129. void omap_rfbi_write_command(const void *buf, u32 len)
  130. {
  131. switch (rfbi.parallelmode) {
  132. case OMAP_DSS_RFBI_PARALLELMODE_8:
  133. {
  134. const u8 *b = buf;
  135. for (; len; len--)
  136. rfbi_write_reg(RFBI_CMD, *b++);
  137. break;
  138. }
  139. case OMAP_DSS_RFBI_PARALLELMODE_16:
  140. {
  141. const u16 *w = buf;
  142. BUG_ON(len & 1);
  143. for (; len; len -= 2)
  144. rfbi_write_reg(RFBI_CMD, *w++);
  145. break;
  146. }
  147. case OMAP_DSS_RFBI_PARALLELMODE_9:
  148. case OMAP_DSS_RFBI_PARALLELMODE_12:
  149. default:
  150. BUG();
  151. }
  152. }
  153. EXPORT_SYMBOL(omap_rfbi_write_command);
  154. void omap_rfbi_read_data(void *buf, u32 len)
  155. {
  156. switch (rfbi.parallelmode) {
  157. case OMAP_DSS_RFBI_PARALLELMODE_8:
  158. {
  159. u8 *b = buf;
  160. for (; len; len--) {
  161. rfbi_write_reg(RFBI_READ, 0);
  162. *b++ = rfbi_read_reg(RFBI_READ);
  163. }
  164. break;
  165. }
  166. case OMAP_DSS_RFBI_PARALLELMODE_16:
  167. {
  168. u16 *w = buf;
  169. BUG_ON(len & ~1);
  170. for (; len; len -= 2) {
  171. rfbi_write_reg(RFBI_READ, 0);
  172. *w++ = rfbi_read_reg(RFBI_READ);
  173. }
  174. break;
  175. }
  176. case OMAP_DSS_RFBI_PARALLELMODE_9:
  177. case OMAP_DSS_RFBI_PARALLELMODE_12:
  178. default:
  179. BUG();
  180. }
  181. }
  182. EXPORT_SYMBOL(omap_rfbi_read_data);
  183. void omap_rfbi_write_data(const void *buf, u32 len)
  184. {
  185. switch (rfbi.parallelmode) {
  186. case OMAP_DSS_RFBI_PARALLELMODE_8:
  187. {
  188. const u8 *b = buf;
  189. for (; len; len--)
  190. rfbi_write_reg(RFBI_PARAM, *b++);
  191. break;
  192. }
  193. case OMAP_DSS_RFBI_PARALLELMODE_16:
  194. {
  195. const u16 *w = buf;
  196. BUG_ON(len & 1);
  197. for (; len; len -= 2)
  198. rfbi_write_reg(RFBI_PARAM, *w++);
  199. break;
  200. }
  201. case OMAP_DSS_RFBI_PARALLELMODE_9:
  202. case OMAP_DSS_RFBI_PARALLELMODE_12:
  203. default:
  204. BUG();
  205. }
  206. }
  207. EXPORT_SYMBOL(omap_rfbi_write_data);
  208. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  209. u16 x, u16 y,
  210. u16 w, u16 h)
  211. {
  212. int start_offset = scr_width * y + x;
  213. int horiz_offset = scr_width - w;
  214. int i;
  215. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  216. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  217. const u16 __iomem *pd = buf;
  218. pd += start_offset;
  219. for (; h; --h) {
  220. for (i = 0; i < w; ++i) {
  221. const u8 __iomem *b = (const u8 __iomem *)pd;
  222. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  223. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  224. ++pd;
  225. }
  226. pd += horiz_offset;
  227. }
  228. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  229. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  230. const u32 __iomem *pd = buf;
  231. pd += start_offset;
  232. for (; h; --h) {
  233. for (i = 0; i < w; ++i) {
  234. const u8 __iomem *b = (const u8 __iomem *)pd;
  235. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  236. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  237. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  238. ++pd;
  239. }
  240. pd += horiz_offset;
  241. }
  242. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  243. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  244. const u16 __iomem *pd = buf;
  245. pd += start_offset;
  246. for (; h; --h) {
  247. for (i = 0; i < w; ++i) {
  248. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  249. ++pd;
  250. }
  251. pd += horiz_offset;
  252. }
  253. } else {
  254. BUG();
  255. }
  256. }
  257. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  258. static int rfbi_transfer_area(struct omap_dss_device *dssdev,
  259. void (*callback)(void *data), void *data)
  260. {
  261. u32 l;
  262. int r;
  263. u16 width = rfbi.timings.x_res;
  264. u16 height = rfbi.timings.y_res;
  265. /*BUG_ON(callback == 0);*/
  266. BUG_ON(rfbi.framedone_callback != NULL);
  267. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  268. dss_mgr_set_timings(dssdev->manager, &rfbi.timings);
  269. r = dss_mgr_enable(dssdev->manager);
  270. if (r)
  271. return r;
  272. rfbi.framedone_callback = callback;
  273. rfbi.framedone_callback_data = data;
  274. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  275. l = rfbi_read_reg(RFBI_CONTROL);
  276. l = FLD_MOD(l, 1, 0, 0); /* enable */
  277. if (!rfbi.te_enabled)
  278. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  279. rfbi_write_reg(RFBI_CONTROL, l);
  280. return 0;
  281. }
  282. static void framedone_callback(void *data, u32 mask)
  283. {
  284. void (*callback)(void *data);
  285. DSSDBG("FRAMEDONE\n");
  286. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  287. callback = rfbi.framedone_callback;
  288. rfbi.framedone_callback = NULL;
  289. if (callback != NULL)
  290. callback(rfbi.framedone_callback_data);
  291. }
  292. #if 1 /* VERBOSE */
  293. static void rfbi_print_timings(void)
  294. {
  295. u32 l;
  296. u32 time;
  297. l = rfbi_read_reg(RFBI_CONFIG(0));
  298. time = 1000000000 / rfbi.l4_khz;
  299. if (l & (1 << 4))
  300. time *= 2;
  301. DSSDBG("Tick time %u ps\n", time);
  302. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  303. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  304. "REONTIME %d, REOFFTIME %d\n",
  305. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  306. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  307. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  308. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  309. "ACCESSTIME %d\n",
  310. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  311. (l >> 22) & 0x3f);
  312. }
  313. #else
  314. static void rfbi_print_timings(void) {}
  315. #endif
  316. static u32 extif_clk_period;
  317. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  318. {
  319. int bus_tick = extif_clk_period * div;
  320. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  321. }
  322. static int calc_reg_timing(struct rfbi_timings *t, int div)
  323. {
  324. t->clk_div = div;
  325. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  326. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  327. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  328. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  329. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  330. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  331. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  332. t->access_time = round_to_extif_ticks(t->access_time, div);
  333. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  334. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  335. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  336. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  337. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  338. t->we_on_time, t->we_off_time, t->re_cycle_time,
  339. t->we_cycle_time);
  340. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  341. t->access_time, t->cs_pulse_width);
  342. return rfbi_convert_timings(t);
  343. }
  344. static int calc_extif_timings(struct rfbi_timings *t)
  345. {
  346. u32 max_clk_div;
  347. int div;
  348. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  349. for (div = 1; div <= max_clk_div; div++) {
  350. if (calc_reg_timing(t, div) == 0)
  351. break;
  352. }
  353. if (div <= max_clk_div)
  354. return 0;
  355. DSSERR("can't setup timings\n");
  356. return -1;
  357. }
  358. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  359. {
  360. int r;
  361. if (!t->converted) {
  362. r = calc_extif_timings(t);
  363. if (r < 0)
  364. DSSERR("Failed to calc timings\n");
  365. }
  366. BUG_ON(!t->converted);
  367. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  368. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  369. /* TIMEGRANULARITY */
  370. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  371. (t->tim[2] ? 1 : 0), 4, 4);
  372. rfbi_print_timings();
  373. }
  374. static int ps_to_rfbi_ticks(int time, int div)
  375. {
  376. unsigned long tick_ps;
  377. int ret;
  378. /* Calculate in picosecs to yield more exact results */
  379. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  380. ret = (time + tick_ps - 1) / tick_ps;
  381. return ret;
  382. }
  383. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  384. {
  385. *clk_period = 1000000000 / rfbi.l4_khz;
  386. *max_clk_div = 2;
  387. }
  388. static int rfbi_convert_timings(struct rfbi_timings *t)
  389. {
  390. u32 l;
  391. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  392. int actim, recyc, wecyc;
  393. int div = t->clk_div;
  394. if (div <= 0 || div > 2)
  395. return -1;
  396. /* Make sure that after conversion it still holds that:
  397. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  398. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  399. */
  400. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  401. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  402. if (weoff <= weon)
  403. weoff = weon + 1;
  404. if (weon > 0x0f)
  405. return -1;
  406. if (weoff > 0x3f)
  407. return -1;
  408. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  409. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  410. if (reoff <= reon)
  411. reoff = reon + 1;
  412. if (reon > 0x0f)
  413. return -1;
  414. if (reoff > 0x3f)
  415. return -1;
  416. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  417. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  418. if (csoff <= cson)
  419. csoff = cson + 1;
  420. if (csoff < max(weoff, reoff))
  421. csoff = max(weoff, reoff);
  422. if (cson > 0x0f)
  423. return -1;
  424. if (csoff > 0x3f)
  425. return -1;
  426. l = cson;
  427. l |= csoff << 4;
  428. l |= weon << 10;
  429. l |= weoff << 14;
  430. l |= reon << 20;
  431. l |= reoff << 24;
  432. t->tim[0] = l;
  433. actim = ps_to_rfbi_ticks(t->access_time, div);
  434. if (actim <= reon)
  435. actim = reon + 1;
  436. if (actim > 0x3f)
  437. return -1;
  438. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  439. if (wecyc < weoff)
  440. wecyc = weoff;
  441. if (wecyc > 0x3f)
  442. return -1;
  443. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  444. if (recyc < reoff)
  445. recyc = reoff;
  446. if (recyc > 0x3f)
  447. return -1;
  448. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  449. if (cs_pulse > 0x3f)
  450. return -1;
  451. l = wecyc;
  452. l |= recyc << 6;
  453. l |= cs_pulse << 12;
  454. l |= actim << 22;
  455. t->tim[1] = l;
  456. t->tim[2] = div - 1;
  457. t->converted = 1;
  458. return 0;
  459. }
  460. /* xxx FIX module selection missing */
  461. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  462. unsigned hs_pulse_time, unsigned vs_pulse_time,
  463. int hs_pol_inv, int vs_pol_inv, int extif_div)
  464. {
  465. int hs, vs;
  466. int min;
  467. u32 l;
  468. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  469. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  470. if (hs < 2)
  471. return -EDOM;
  472. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  473. min = 2;
  474. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  475. min = 4;
  476. if (vs < min)
  477. return -EDOM;
  478. if (vs == hs)
  479. return -EINVAL;
  480. rfbi.te_mode = mode;
  481. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  482. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  483. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  484. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  485. l = rfbi_read_reg(RFBI_CONFIG(0));
  486. if (hs_pol_inv)
  487. l &= ~(1 << 21);
  488. else
  489. l |= 1 << 21;
  490. if (vs_pol_inv)
  491. l &= ~(1 << 20);
  492. else
  493. l |= 1 << 20;
  494. return 0;
  495. }
  496. EXPORT_SYMBOL(omap_rfbi_setup_te);
  497. /* xxx FIX module selection missing */
  498. int omap_rfbi_enable_te(bool enable, unsigned line)
  499. {
  500. u32 l;
  501. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  502. if (line > (1 << 11) - 1)
  503. return -EINVAL;
  504. l = rfbi_read_reg(RFBI_CONFIG(0));
  505. l &= ~(0x3 << 2);
  506. if (enable) {
  507. rfbi.te_enabled = 1;
  508. l |= rfbi.te_mode << 2;
  509. } else
  510. rfbi.te_enabled = 0;
  511. rfbi_write_reg(RFBI_CONFIG(0), l);
  512. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  513. return 0;
  514. }
  515. EXPORT_SYMBOL(omap_rfbi_enable_te);
  516. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  517. {
  518. u32 l;
  519. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  520. enum omap_rfbi_cycleformat cycleformat;
  521. enum omap_rfbi_datatype datatype;
  522. enum omap_rfbi_parallelmode parallelmode;
  523. switch (bpp) {
  524. case 12:
  525. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  526. break;
  527. case 16:
  528. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  529. break;
  530. case 18:
  531. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  532. break;
  533. case 24:
  534. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  535. break;
  536. default:
  537. BUG();
  538. return 1;
  539. }
  540. rfbi.datatype = datatype;
  541. switch (lines) {
  542. case 8:
  543. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  544. break;
  545. case 9:
  546. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  547. break;
  548. case 12:
  549. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  550. break;
  551. case 16:
  552. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  553. break;
  554. default:
  555. BUG();
  556. return 1;
  557. }
  558. rfbi.parallelmode = parallelmode;
  559. if ((bpp % lines) == 0) {
  560. switch (bpp / lines) {
  561. case 1:
  562. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  563. break;
  564. case 2:
  565. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  566. break;
  567. case 3:
  568. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  569. break;
  570. default:
  571. BUG();
  572. return 1;
  573. }
  574. } else if ((2 * bpp % lines) == 0) {
  575. if ((2 * bpp / lines) == 3)
  576. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  577. else {
  578. BUG();
  579. return 1;
  580. }
  581. } else {
  582. BUG();
  583. return 1;
  584. }
  585. switch (cycleformat) {
  586. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  587. cycle1 = lines;
  588. break;
  589. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  590. cycle1 = lines;
  591. cycle2 = lines;
  592. break;
  593. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  594. cycle1 = lines;
  595. cycle2 = lines;
  596. cycle3 = lines;
  597. break;
  598. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  599. cycle1 = lines;
  600. cycle2 = (lines / 2) | ((lines / 2) << 16);
  601. cycle3 = (lines << 16);
  602. break;
  603. }
  604. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  605. l = 0;
  606. l |= FLD_VAL(parallelmode, 1, 0);
  607. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  608. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  609. l |= FLD_VAL(datatype, 6, 5);
  610. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  611. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  612. l |= FLD_VAL(cycleformat, 10, 9);
  613. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  614. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  615. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  616. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  617. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  618. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  619. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  620. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  621. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  622. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  623. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  624. l = rfbi_read_reg(RFBI_CONTROL);
  625. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  626. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  627. rfbi_write_reg(RFBI_CONTROL, l);
  628. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  629. bpp, lines, cycle1, cycle2, cycle3);
  630. return 0;
  631. }
  632. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  633. int data_lines)
  634. {
  635. return rfbi_configure(dssdev->phy.rfbi.channel, pixel_size, data_lines);
  636. }
  637. EXPORT_SYMBOL(omap_rfbi_configure);
  638. int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
  639. void *data)
  640. {
  641. return rfbi_transfer_area(dssdev, callback, data);
  642. }
  643. EXPORT_SYMBOL(omap_rfbi_update);
  644. void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
  645. {
  646. rfbi.timings.x_res = w;
  647. rfbi.timings.y_res = h;
  648. }
  649. EXPORT_SYMBOL(omapdss_rfbi_set_size);
  650. static void rfbi_dump_regs(struct seq_file *s)
  651. {
  652. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  653. if (rfbi_runtime_get())
  654. return;
  655. DUMPREG(RFBI_REVISION);
  656. DUMPREG(RFBI_SYSCONFIG);
  657. DUMPREG(RFBI_SYSSTATUS);
  658. DUMPREG(RFBI_CONTROL);
  659. DUMPREG(RFBI_PIXEL_CNT);
  660. DUMPREG(RFBI_LINE_NUMBER);
  661. DUMPREG(RFBI_CMD);
  662. DUMPREG(RFBI_PARAM);
  663. DUMPREG(RFBI_DATA);
  664. DUMPREG(RFBI_READ);
  665. DUMPREG(RFBI_STATUS);
  666. DUMPREG(RFBI_CONFIG(0));
  667. DUMPREG(RFBI_ONOFF_TIME(0));
  668. DUMPREG(RFBI_CYCLE_TIME(0));
  669. DUMPREG(RFBI_DATA_CYCLE1(0));
  670. DUMPREG(RFBI_DATA_CYCLE2(0));
  671. DUMPREG(RFBI_DATA_CYCLE3(0));
  672. DUMPREG(RFBI_CONFIG(1));
  673. DUMPREG(RFBI_ONOFF_TIME(1));
  674. DUMPREG(RFBI_CYCLE_TIME(1));
  675. DUMPREG(RFBI_DATA_CYCLE1(1));
  676. DUMPREG(RFBI_DATA_CYCLE2(1));
  677. DUMPREG(RFBI_DATA_CYCLE3(1));
  678. DUMPREG(RFBI_VSYNC_WIDTH);
  679. DUMPREG(RFBI_HSYNC_WIDTH);
  680. rfbi_runtime_put();
  681. #undef DUMPREG
  682. }
  683. static void rfbi_config_lcd_manager(struct omap_dss_device *dssdev)
  684. {
  685. struct dss_lcd_mgr_config mgr_config;
  686. mgr_config.io_pad_mode = DSS_IO_PAD_MODE_RFBI;
  687. mgr_config.stallmode = true;
  688. /* Do we need fifohandcheck for RFBI? */
  689. mgr_config.fifohandcheck = false;
  690. mgr_config.video_port_width = dssdev->ctrl.pixel_size;
  691. mgr_config.lcden_sig_polarity = 0;
  692. dss_mgr_set_lcd_config(dssdev->manager, &mgr_config);
  693. /*
  694. * Set rfbi.timings with default values, the x_res and y_res fields
  695. * are expected to be already configured by the panel driver via
  696. * omapdss_rfbi_set_size()
  697. */
  698. rfbi.timings.hsw = 1;
  699. rfbi.timings.hfp = 1;
  700. rfbi.timings.hbp = 1;
  701. rfbi.timings.vsw = 1;
  702. rfbi.timings.vfp = 0;
  703. rfbi.timings.vbp = 0;
  704. rfbi.timings.interlace = false;
  705. rfbi.timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  706. rfbi.timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  707. rfbi.timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  708. rfbi.timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
  709. rfbi.timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
  710. dss_mgr_set_timings(dssdev->manager, &rfbi.timings);
  711. }
  712. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  713. {
  714. int r;
  715. if (dssdev->manager == NULL) {
  716. DSSERR("failed to enable display: no manager\n");
  717. return -ENODEV;
  718. }
  719. r = rfbi_runtime_get();
  720. if (r)
  721. return r;
  722. r = omap_dss_start_device(dssdev);
  723. if (r) {
  724. DSSERR("failed to start device\n");
  725. goto err0;
  726. }
  727. r = omap_dispc_register_isr(framedone_callback, NULL,
  728. DISPC_IRQ_FRAMEDONE);
  729. if (r) {
  730. DSSERR("can't get FRAMEDONE irq\n");
  731. goto err1;
  732. }
  733. rfbi_config_lcd_manager(dssdev);
  734. rfbi_configure(dssdev->phy.rfbi.channel,
  735. dssdev->ctrl.pixel_size,
  736. dssdev->phy.rfbi.data_lines);
  737. rfbi_set_timings(dssdev->phy.rfbi.channel,
  738. &dssdev->ctrl.rfbi_timings);
  739. return 0;
  740. err1:
  741. omap_dss_stop_device(dssdev);
  742. err0:
  743. rfbi_runtime_put();
  744. return r;
  745. }
  746. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  747. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  748. {
  749. omap_dispc_unregister_isr(framedone_callback, NULL,
  750. DISPC_IRQ_FRAMEDONE);
  751. omap_dss_stop_device(dssdev);
  752. rfbi_runtime_put();
  753. }
  754. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  755. static int __init rfbi_init_display(struct omap_dss_device *dssdev)
  756. {
  757. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  758. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  759. return 0;
  760. }
  761. static void __init rfbi_probe_pdata(struct platform_device *pdev)
  762. {
  763. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  764. int i, r;
  765. for (i = 0; i < pdata->num_devices; ++i) {
  766. struct omap_dss_device *dssdev = pdata->devices[i];
  767. if (dssdev->type != OMAP_DISPLAY_TYPE_DBI)
  768. continue;
  769. r = rfbi_init_display(dssdev);
  770. if (r) {
  771. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  772. continue;
  773. }
  774. r = omap_dss_register_device(dssdev, &pdev->dev, i);
  775. if (r)
  776. DSSERR("device %s register failed: %d\n",
  777. dssdev->name, r);
  778. }
  779. }
  780. /* RFBI HW IP initialisation */
  781. static int __init omap_rfbihw_probe(struct platform_device *pdev)
  782. {
  783. u32 rev;
  784. struct resource *rfbi_mem;
  785. struct clk *clk;
  786. int r;
  787. rfbi.pdev = pdev;
  788. sema_init(&rfbi.bus_lock, 1);
  789. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  790. if (!rfbi_mem) {
  791. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  792. return -EINVAL;
  793. }
  794. rfbi.base = devm_ioremap(&pdev->dev, rfbi_mem->start,
  795. resource_size(rfbi_mem));
  796. if (!rfbi.base) {
  797. DSSERR("can't ioremap RFBI\n");
  798. return -ENOMEM;
  799. }
  800. clk = clk_get(&pdev->dev, "ick");
  801. if (IS_ERR(clk)) {
  802. DSSERR("can't get ick\n");
  803. return PTR_ERR(clk);
  804. }
  805. rfbi.l4_khz = clk_get_rate(clk) / 1000;
  806. clk_put(clk);
  807. pm_runtime_enable(&pdev->dev);
  808. r = rfbi_runtime_get();
  809. if (r)
  810. goto err_runtime_get;
  811. msleep(10);
  812. rev = rfbi_read_reg(RFBI_REVISION);
  813. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  814. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  815. rfbi_runtime_put();
  816. dss_debugfs_create_file("rfbi", rfbi_dump_regs);
  817. rfbi_probe_pdata(pdev);
  818. return 0;
  819. err_runtime_get:
  820. pm_runtime_disable(&pdev->dev);
  821. return r;
  822. }
  823. static int __exit omap_rfbihw_remove(struct platform_device *pdev)
  824. {
  825. omap_dss_unregister_child_devices(&pdev->dev);
  826. pm_runtime_disable(&pdev->dev);
  827. return 0;
  828. }
  829. static int rfbi_runtime_suspend(struct device *dev)
  830. {
  831. dispc_runtime_put();
  832. return 0;
  833. }
  834. static int rfbi_runtime_resume(struct device *dev)
  835. {
  836. int r;
  837. r = dispc_runtime_get();
  838. if (r < 0)
  839. return r;
  840. return 0;
  841. }
  842. static const struct dev_pm_ops rfbi_pm_ops = {
  843. .runtime_suspend = rfbi_runtime_suspend,
  844. .runtime_resume = rfbi_runtime_resume,
  845. };
  846. static struct platform_driver omap_rfbihw_driver = {
  847. .remove = __exit_p(omap_rfbihw_remove),
  848. .driver = {
  849. .name = "omapdss_rfbi",
  850. .owner = THIS_MODULE,
  851. .pm = &rfbi_pm_ops,
  852. },
  853. };
  854. int __init rfbi_init_platform_driver(void)
  855. {
  856. return platform_driver_probe(&omap_rfbihw_driver, omap_rfbihw_probe);
  857. }
  858. void __exit rfbi_uninit_platform_driver(void)
  859. {
  860. platform_driver_unregister(&omap_rfbihw_driver);
  861. }