sky2.c 135 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <asm/irq.h>
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.30"
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. /* This is the worst case number of transmit list elements for a single skb:
  59. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  60. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  61. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  62. #define TX_MAX_PENDING 1024
  63. #define TX_DEF_PENDING 63
  64. #define TX_WATCHDOG (5 * HZ)
  65. #define NAPI_WEIGHT 64
  66. #define PHY_RETRIES 1000
  67. #define SKY2_EEPROM_MAGIC 0x9955aabb
  68. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  69. static const u32 default_msg =
  70. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  71. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  72. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  73. static int debug = -1; /* defaults above */
  74. module_param(debug, int, 0);
  75. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  76. static int copybreak __read_mostly = 128;
  77. module_param(copybreak, int, 0);
  78. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  79. static int disable_msi = 0;
  80. module_param(disable_msi, int, 0);
  81. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  82. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. static irqreturn_t sky2_intr(int irq, void *dev_id);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  209. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  210. reg = sky2_read32(hw, B2_GP_IO);
  211. reg |= GLB_GPIO_STAT_RACE_DIS;
  212. sky2_write32(hw, B2_GP_IO, reg);
  213. sky2_read32(hw, B2_GP_IO);
  214. }
  215. /* Turn on "driver loaded" LED */
  216. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  217. }
  218. static void sky2_power_aux(struct sky2_hw *hw)
  219. {
  220. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  221. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  222. else
  223. /* enable bits are inverted */
  224. sky2_write8(hw, B2_Y2_CLK_GATE,
  225. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  226. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  227. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  228. /* switch power to VAUX if supported and PME from D3cold */
  229. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  230. pci_pme_capable(hw->pdev, PCI_D3cold))
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. /* turn off "driver loaded LED" */
  235. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  236. }
  237. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  243. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  246. reg = gma_read16(hw, port, GM_RX_CTRL);
  247. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  248. gma_write16(hw, port, GM_RX_CTRL, reg);
  249. }
  250. /* flow control to advertise bits */
  251. static const u16 copper_fc_adv[] = {
  252. [FC_NONE] = 0,
  253. [FC_TX] = PHY_M_AN_ASP,
  254. [FC_RX] = PHY_M_AN_PC,
  255. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  256. };
  257. /* flow control to advertise bits when using 1000BaseX */
  258. static const u16 fiber_fc_adv[] = {
  259. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  260. [FC_TX] = PHY_M_P_ASYM_MD_X,
  261. [FC_RX] = PHY_M_P_SYM_MD_X,
  262. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  263. };
  264. /* flow control to GMA disable bits */
  265. static const u16 gm_fc_disable[] = {
  266. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  267. [FC_TX] = GM_GPCR_FC_RX_DIS,
  268. [FC_RX] = GM_GPCR_FC_TX_DIS,
  269. [FC_BOTH] = 0,
  270. };
  271. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  272. {
  273. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  274. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  275. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  276. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  277. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  278. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  279. PHY_M_EC_MAC_S_MSK);
  280. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  281. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  282. if (hw->chip_id == CHIP_ID_YUKON_EC)
  283. /* set downshift counter to 3x and enable downshift */
  284. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  285. else
  286. /* set master & slave downshift counter to 1x */
  287. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  288. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  289. }
  290. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  291. if (sky2_is_copper(hw)) {
  292. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  295. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  296. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  297. u16 spec;
  298. /* Enable Class A driver for FE+ A0 */
  299. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  300. spec |= PHY_M_FESC_SEL_CL_A;
  301. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  302. }
  303. } else {
  304. /* disable energy detect */
  305. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  306. /* enable automatic crossover */
  307. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  308. /* downshift on PHY 88E1112 and 88E1149 is changed */
  309. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  310. (hw->flags & SKY2_HW_NEWER_PHY)) {
  311. /* set downshift counter to 3x and enable downshift */
  312. ctrl &= ~PHY_M_PC_DSC_MSK;
  313. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  314. }
  315. }
  316. } else {
  317. /* workaround for deviation #4.88 (CRC errors) */
  318. /* disable Automatic Crossover */
  319. ctrl &= ~PHY_M_PC_MDIX_MSK;
  320. }
  321. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  322. /* special setup for PHY 88E1112 Fiber */
  323. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  324. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  325. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl &= ~PHY_M_MAC_MD_MSK;
  329. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  330. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  331. if (hw->pmd_type == 'P') {
  332. /* select page 1 to access Fiber registers */
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  334. /* for SFP-module set SIGDET polarity to low */
  335. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  336. ctrl |= PHY_M_FIB_SIGD_POL;
  337. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  338. }
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  340. }
  341. ctrl = PHY_CT_RESET;
  342. ct1000 = 0;
  343. adv = PHY_AN_CSMA;
  344. reg = 0;
  345. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  346. if (sky2_is_copper(hw)) {
  347. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  348. ct1000 |= PHY_M_1000C_AFD;
  349. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  350. ct1000 |= PHY_M_1000C_AHD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Full)
  352. adv |= PHY_M_AN_100_FD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Half)
  354. adv |= PHY_M_AN_100_HD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Full)
  356. adv |= PHY_M_AN_10_FD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Half)
  358. adv |= PHY_M_AN_10_HD;
  359. } else { /* special defines for FIBER (88E1040S only) */
  360. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  361. adv |= PHY_M_AN_1000X_AFD;
  362. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  363. adv |= PHY_M_AN_1000X_AHD;
  364. }
  365. /* Restart Auto-negotiation */
  366. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  367. } else {
  368. /* forced speed/duplex settings */
  369. ct1000 = PHY_M_1000C_MSE;
  370. /* Disable auto update for duplex flow control and duplex */
  371. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  372. switch (sky2->speed) {
  373. case SPEED_1000:
  374. ctrl |= PHY_CT_SP1000;
  375. reg |= GM_GPCR_SPEED_1000;
  376. break;
  377. case SPEED_100:
  378. ctrl |= PHY_CT_SP100;
  379. reg |= GM_GPCR_SPEED_100;
  380. break;
  381. }
  382. if (sky2->duplex == DUPLEX_FULL) {
  383. reg |= GM_GPCR_DUP_FULL;
  384. ctrl |= PHY_CT_DUP_MD;
  385. } else if (sky2->speed < SPEED_1000)
  386. sky2->flow_mode = FC_NONE;
  387. }
  388. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  389. if (sky2_is_copper(hw))
  390. adv |= copper_fc_adv[sky2->flow_mode];
  391. else
  392. adv |= fiber_fc_adv[sky2->flow_mode];
  393. } else {
  394. reg |= GM_GPCR_AU_FCT_DIS;
  395. reg |= gm_fc_disable[sky2->flow_mode];
  396. /* Forward pause packets to GMAC? */
  397. if (sky2->flow_mode & FC_RX)
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  399. else
  400. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  401. }
  402. gma_write16(hw, port, GM_GP_CTRL, reg);
  403. if (hw->flags & SKY2_HW_GIGABIT)
  404. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  405. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  406. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  407. /* Setup Phy LED's */
  408. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  409. ledover = 0;
  410. switch (hw->chip_id) {
  411. case CHIP_ID_YUKON_FE:
  412. /* on 88E3082 these bits are at 11..9 (shifted left) */
  413. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  414. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  415. /* delete ACT LED control bits */
  416. ctrl &= ~PHY_M_FELP_LED1_MSK;
  417. /* change ACT LED control to blink mode */
  418. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  419. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  420. break;
  421. case CHIP_ID_YUKON_FE_P:
  422. /* Enable Link Partner Next Page */
  423. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  424. ctrl |= PHY_M_PC_ENA_LIP_NP;
  425. /* disable Energy Detect and enable scrambler */
  426. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  427. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  428. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  429. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  430. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  431. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  432. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  433. break;
  434. case CHIP_ID_YUKON_XL:
  435. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  436. /* select page 3 to access LED control register */
  437. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  438. /* set LED Function Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  440. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  441. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  442. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  443. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  444. /* set Polarity Control register */
  445. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  446. (PHY_M_POLC_LS1_P_MIX(4) |
  447. PHY_M_POLC_IS0_P_MIX(4) |
  448. PHY_M_POLC_LOS_CTRL(2) |
  449. PHY_M_POLC_INIT_CTRL(2) |
  450. PHY_M_POLC_STA1_CTRL(2) |
  451. PHY_M_POLC_STA0_CTRL(2)));
  452. /* restore page register */
  453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  454. break;
  455. case CHIP_ID_YUKON_EC_U:
  456. case CHIP_ID_YUKON_EX:
  457. case CHIP_ID_YUKON_SUPR:
  458. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  459. /* select page 3 to access LED control register */
  460. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  461. /* set LED Function Control register */
  462. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  463. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  464. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  465. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  466. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  467. /* set Blink Rate in LED Timer Control Register */
  468. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  469. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  470. /* restore page register */
  471. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  472. break;
  473. default:
  474. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  475. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  476. /* turn off the Rx LED (LED_RX) */
  477. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  478. }
  479. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  480. /* apply fixes in PHY AFE */
  481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  482. /* increase differential signal amplitude in 10BASE-T */
  483. gm_phy_write(hw, port, 0x18, 0xaa99);
  484. gm_phy_write(hw, port, 0x17, 0x2011);
  485. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  486. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  487. gm_phy_write(hw, port, 0x18, 0xa204);
  488. gm_phy_write(hw, port, 0x17, 0x2002);
  489. }
  490. /* set page register to 0 */
  491. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  492. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  493. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  494. /* apply workaround for integrated resistors calibration */
  495. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  497. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  498. /* apply fixes in PHY AFE */
  499. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  500. /* apply RDAC termination workaround */
  501. gm_phy_write(hw, port, 24, 0x2800);
  502. gm_phy_write(hw, port, 23, 0x2001);
  503. /* set page register back to 0 */
  504. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  505. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  506. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  507. /* no effect on Yukon-XL */
  508. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  509. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  510. sky2->speed == SPEED_100) {
  511. /* turn on 100 Mbps LED (LED_LINK100) */
  512. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  513. }
  514. if (ledover)
  515. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  516. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  517. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  518. int i;
  519. /* This a phy register setup workaround copied from vendor driver. */
  520. static const struct {
  521. u16 reg, val;
  522. } eee_afe[] = {
  523. { 0x156, 0x58ce },
  524. { 0x153, 0x99eb },
  525. { 0x141, 0x8064 },
  526. /* { 0x155, 0x130b },*/
  527. { 0x000, 0x0000 },
  528. { 0x151, 0x8433 },
  529. { 0x14b, 0x8c44 },
  530. { 0x14c, 0x0f90 },
  531. { 0x14f, 0x39aa },
  532. /* { 0x154, 0x2f39 },*/
  533. { 0x14d, 0xba33 },
  534. { 0x144, 0x0048 },
  535. { 0x152, 0x2010 },
  536. /* { 0x158, 0x1223 },*/
  537. { 0x140, 0x4444 },
  538. { 0x154, 0x2f3b },
  539. { 0x158, 0xb203 },
  540. { 0x157, 0x2029 },
  541. };
  542. /* Start Workaround for OptimaEEE Rev.Z0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  544. gm_phy_write(hw, port, 1, 0x4099);
  545. gm_phy_write(hw, port, 3, 0x1120);
  546. gm_phy_write(hw, port, 11, 0x113c);
  547. gm_phy_write(hw, port, 14, 0x8100);
  548. gm_phy_write(hw, port, 15, 0x112a);
  549. gm_phy_write(hw, port, 17, 0x1008);
  550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  551. gm_phy_write(hw, port, 1, 0x20b0);
  552. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  553. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  554. /* apply AFE settings */
  555. gm_phy_write(hw, port, 17, eee_afe[i].val);
  556. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  557. }
  558. /* End Workaround for OptimaEEE */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  560. /* Enable 10Base-Te (EEE) */
  561. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  562. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  563. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  564. reg | PHY_M_10B_TE_ENABLE);
  565. }
  566. }
  567. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  568. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  569. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  570. else
  571. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  572. }
  573. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  574. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  575. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  576. {
  577. u32 reg1;
  578. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  579. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  580. reg1 &= ~phy_power[port];
  581. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  582. reg1 |= coma_mode[port];
  583. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  584. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  585. sky2_pci_read32(hw, PCI_DEV_REG1);
  586. if (hw->chip_id == CHIP_ID_YUKON_FE)
  587. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  588. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  589. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  590. }
  591. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  592. {
  593. u32 reg1;
  594. u16 ctrl;
  595. /* release GPHY Control reset */
  596. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  597. /* release GMAC reset */
  598. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  599. if (hw->flags & SKY2_HW_NEWER_PHY) {
  600. /* select page 2 to access MAC control register */
  601. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  602. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  603. /* allow GMII Power Down */
  604. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  605. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  606. /* set page register back to 0 */
  607. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  608. }
  609. /* setup General Purpose Control Register */
  610. gma_write16(hw, port, GM_GP_CTRL,
  611. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  612. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  613. GM_GPCR_AU_SPD_DIS);
  614. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  615. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  616. /* select page 2 to access MAC control register */
  617. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  618. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  619. /* enable Power Down */
  620. ctrl |= PHY_M_PC_POW_D_ENA;
  621. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  622. /* set page register back to 0 */
  623. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  624. }
  625. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  626. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  627. }
  628. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  629. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  630. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  631. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  632. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  633. }
  634. /* configure IPG according to used link speed */
  635. static void sky2_set_ipg(struct sky2_port *sky2)
  636. {
  637. u16 reg;
  638. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  639. reg &= ~GM_SMOD_IPG_MSK;
  640. if (sky2->speed > SPEED_100)
  641. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  642. else
  643. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  644. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  645. }
  646. /* Enable Rx/Tx */
  647. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  648. {
  649. struct sky2_hw *hw = sky2->hw;
  650. unsigned port = sky2->port;
  651. u16 reg;
  652. reg = gma_read16(hw, port, GM_GP_CTRL);
  653. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  654. gma_write16(hw, port, GM_GP_CTRL, reg);
  655. }
  656. /* Force a renegotiation */
  657. static void sky2_phy_reinit(struct sky2_port *sky2)
  658. {
  659. spin_lock_bh(&sky2->phy_lock);
  660. sky2_phy_init(sky2->hw, sky2->port);
  661. sky2_enable_rx_tx(sky2);
  662. spin_unlock_bh(&sky2->phy_lock);
  663. }
  664. /* Put device in state to listen for Wake On Lan */
  665. static void sky2_wol_init(struct sky2_port *sky2)
  666. {
  667. struct sky2_hw *hw = sky2->hw;
  668. unsigned port = sky2->port;
  669. enum flow_control save_mode;
  670. u16 ctrl;
  671. /* Bring hardware out of reset */
  672. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  673. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  674. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  675. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  676. /* Force to 10/100
  677. * sky2_reset will re-enable on resume
  678. */
  679. save_mode = sky2->flow_mode;
  680. ctrl = sky2->advertising;
  681. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  682. sky2->flow_mode = FC_NONE;
  683. spin_lock_bh(&sky2->phy_lock);
  684. sky2_phy_power_up(hw, port);
  685. sky2_phy_init(hw, port);
  686. spin_unlock_bh(&sky2->phy_lock);
  687. sky2->flow_mode = save_mode;
  688. sky2->advertising = ctrl;
  689. /* Set GMAC to no flow control and auto update for speed/duplex */
  690. gma_write16(hw, port, GM_GP_CTRL,
  691. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  692. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  693. /* Set WOL address */
  694. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  695. sky2->netdev->dev_addr, ETH_ALEN);
  696. /* Turn on appropriate WOL control bits */
  697. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  698. ctrl = 0;
  699. if (sky2->wol & WAKE_PHY)
  700. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  701. else
  702. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  703. if (sky2->wol & WAKE_MAGIC)
  704. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  705. else
  706. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  707. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  708. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  709. /* Disable PiG firmware */
  710. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  711. /* block receiver */
  712. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  713. sky2_read32(hw, B0_CTST);
  714. }
  715. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  716. {
  717. struct net_device *dev = hw->dev[port];
  718. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  719. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  720. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  721. /* Yukon-Extreme B0 and further Extreme devices */
  722. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  723. } else if (dev->mtu > ETH_DATA_LEN) {
  724. /* set Tx GMAC FIFO Almost Empty Threshold */
  725. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  726. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  727. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  728. } else
  729. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  730. }
  731. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  732. {
  733. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  734. u16 reg;
  735. u32 rx_reg;
  736. int i;
  737. const u8 *addr = hw->dev[port]->dev_addr;
  738. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  739. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  740. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  741. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  742. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  743. port == 1) {
  744. /* WA DEV_472 -- looks like crossed wires on port 2 */
  745. /* clear GMAC 1 Control reset */
  746. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  747. do {
  748. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  749. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  750. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  751. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  752. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  753. }
  754. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  755. /* Enable Transmit FIFO Underrun */
  756. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  757. spin_lock_bh(&sky2->phy_lock);
  758. sky2_phy_power_up(hw, port);
  759. sky2_phy_init(hw, port);
  760. spin_unlock_bh(&sky2->phy_lock);
  761. /* MIB clear */
  762. reg = gma_read16(hw, port, GM_PHY_ADDR);
  763. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  764. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  765. gma_read16(hw, port, i);
  766. gma_write16(hw, port, GM_PHY_ADDR, reg);
  767. /* transmit control */
  768. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  769. /* receive control reg: unicast + multicast + no FCS */
  770. gma_write16(hw, port, GM_RX_CTRL,
  771. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  772. /* transmit flow control */
  773. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  774. /* transmit parameter */
  775. gma_write16(hw, port, GM_TX_PARAM,
  776. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  777. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  778. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  779. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  780. /* serial mode register */
  781. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  782. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  783. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  784. reg |= GM_SMOD_JUMBO_ENA;
  785. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  786. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  787. reg |= GM_NEW_FLOW_CTRL;
  788. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  789. /* virtual address for data */
  790. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  791. /* physical address: used for pause frames */
  792. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  793. /* ignore counter overflows */
  794. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  795. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  796. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  797. /* Configure Rx MAC FIFO */
  798. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  799. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  800. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  801. hw->chip_id == CHIP_ID_YUKON_FE_P)
  802. rx_reg |= GMF_RX_OVER_ON;
  803. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  804. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  805. /* Hardware errata - clear flush mask */
  806. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  807. } else {
  808. /* Flush Rx MAC FIFO on any flow control or error */
  809. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  810. }
  811. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  812. reg = RX_GMF_FL_THR_DEF + 1;
  813. /* Another magic mystery workaround from sk98lin */
  814. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  815. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  816. reg = 0x178;
  817. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  818. /* Configure Tx MAC FIFO */
  819. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  820. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  821. /* On chips without ram buffer, pause is controlled by MAC level */
  822. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  823. /* Pause threshold is scaled by 8 in bytes */
  824. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  825. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  826. reg = 1568 / 8;
  827. else
  828. reg = 1024 / 8;
  829. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  830. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  831. sky2_set_tx_stfwd(hw, port);
  832. }
  833. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  834. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  835. /* disable dynamic watermark */
  836. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  837. reg &= ~TX_DYN_WM_ENA;
  838. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  839. }
  840. }
  841. /* Assign Ram Buffer allocation to queue */
  842. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  843. {
  844. u32 end;
  845. /* convert from K bytes to qwords used for hw register */
  846. start *= 1024/8;
  847. space *= 1024/8;
  848. end = start + space - 1;
  849. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  850. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  851. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  852. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  853. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  854. if (q == Q_R1 || q == Q_R2) {
  855. u32 tp = space - space/4;
  856. /* On receive queue's set the thresholds
  857. * give receiver priority when > 3/4 full
  858. * send pause when down to 2K
  859. */
  860. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  861. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  862. tp = space - 2048/8;
  863. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  864. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  865. } else {
  866. /* Enable store & forward on Tx queue's because
  867. * Tx FIFO is only 1K on Yukon
  868. */
  869. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  870. }
  871. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  872. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  873. }
  874. /* Setup Bus Memory Interface */
  875. static void sky2_qset(struct sky2_hw *hw, u16 q)
  876. {
  877. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  878. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  879. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  880. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  881. }
  882. /* Setup prefetch unit registers. This is the interface between
  883. * hardware and driver list elements
  884. */
  885. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  886. dma_addr_t addr, u32 last)
  887. {
  888. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  889. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  890. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  891. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  892. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  893. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  894. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  895. }
  896. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  897. {
  898. struct sky2_tx_le *le = sky2->tx_le + *slot;
  899. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  900. le->ctrl = 0;
  901. return le;
  902. }
  903. static void tx_init(struct sky2_port *sky2)
  904. {
  905. struct sky2_tx_le *le;
  906. sky2->tx_prod = sky2->tx_cons = 0;
  907. sky2->tx_tcpsum = 0;
  908. sky2->tx_last_mss = 0;
  909. le = get_tx_le(sky2, &sky2->tx_prod);
  910. le->addr = 0;
  911. le->opcode = OP_ADDR64 | HW_OWNER;
  912. sky2->tx_last_upper = 0;
  913. }
  914. /* Update chip's next pointer */
  915. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  916. {
  917. /* Make sure write' to descriptors are complete before we tell hardware */
  918. wmb();
  919. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  920. /* Synchronize I/O on since next processor may write to tail */
  921. mmiowb();
  922. }
  923. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  924. {
  925. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  926. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  927. le->ctrl = 0;
  928. return le;
  929. }
  930. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  931. {
  932. unsigned size;
  933. /* Space needed for frame data + headers rounded up */
  934. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  935. /* Stopping point for hardware truncation */
  936. return (size - 8) / sizeof(u32);
  937. }
  938. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  939. {
  940. struct rx_ring_info *re;
  941. unsigned size;
  942. /* Space needed for frame data + headers rounded up */
  943. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  944. sky2->rx_nfrags = size >> PAGE_SHIFT;
  945. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  946. /* Compute residue after pages */
  947. size -= sky2->rx_nfrags << PAGE_SHIFT;
  948. /* Optimize to handle small packets and headers */
  949. if (size < copybreak)
  950. size = copybreak;
  951. if (size < ETH_HLEN)
  952. size = ETH_HLEN;
  953. return size;
  954. }
  955. /* Build description to hardware for one receive segment */
  956. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  957. dma_addr_t map, unsigned len)
  958. {
  959. struct sky2_rx_le *le;
  960. if (sizeof(dma_addr_t) > sizeof(u32)) {
  961. le = sky2_next_rx(sky2);
  962. le->addr = cpu_to_le32(upper_32_bits(map));
  963. le->opcode = OP_ADDR64 | HW_OWNER;
  964. }
  965. le = sky2_next_rx(sky2);
  966. le->addr = cpu_to_le32(lower_32_bits(map));
  967. le->length = cpu_to_le16(len);
  968. le->opcode = op | HW_OWNER;
  969. }
  970. /* Build description to hardware for one possibly fragmented skb */
  971. static void sky2_rx_submit(struct sky2_port *sky2,
  972. const struct rx_ring_info *re)
  973. {
  974. int i;
  975. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  976. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  977. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  978. }
  979. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  980. unsigned size)
  981. {
  982. struct sk_buff *skb = re->skb;
  983. int i;
  984. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  985. if (pci_dma_mapping_error(pdev, re->data_addr))
  986. goto mapping_error;
  987. dma_unmap_len_set(re, data_size, size);
  988. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  989. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  990. re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
  991. skb_frag_size(frag),
  992. DMA_FROM_DEVICE);
  993. if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
  994. goto map_page_error;
  995. }
  996. return 0;
  997. map_page_error:
  998. while (--i >= 0) {
  999. pci_unmap_page(pdev, re->frag_addr[i],
  1000. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1001. PCI_DMA_FROMDEVICE);
  1002. }
  1003. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1004. PCI_DMA_FROMDEVICE);
  1005. mapping_error:
  1006. if (net_ratelimit())
  1007. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1008. skb->dev->name);
  1009. return -EIO;
  1010. }
  1011. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1012. {
  1013. struct sk_buff *skb = re->skb;
  1014. int i;
  1015. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1016. PCI_DMA_FROMDEVICE);
  1017. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1018. pci_unmap_page(pdev, re->frag_addr[i],
  1019. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1020. PCI_DMA_FROMDEVICE);
  1021. }
  1022. /* Tell chip where to start receive checksum.
  1023. * Actually has two checksums, but set both same to avoid possible byte
  1024. * order problems.
  1025. */
  1026. static void rx_set_checksum(struct sky2_port *sky2)
  1027. {
  1028. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1029. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1030. le->ctrl = 0;
  1031. le->opcode = OP_TCPSTART | HW_OWNER;
  1032. sky2_write32(sky2->hw,
  1033. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1034. (sky2->netdev->features & NETIF_F_RXCSUM)
  1035. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1036. }
  1037. /*
  1038. * Fixed initial key as seed to RSS.
  1039. */
  1040. static const uint32_t rss_init_key[10] = {
  1041. 0x7c3351da, 0x51c5cf4e, 0x44adbdd1, 0xe8d38d18, 0x48897c43,
  1042. 0xb1d60e7e, 0x6a3dd760, 0x01a2e453, 0x16f46f13, 0x1a0e7b30
  1043. };
  1044. /* Enable/disable receive hash calculation (RSS) */
  1045. static void rx_set_rss(struct net_device *dev, u32 features)
  1046. {
  1047. struct sky2_port *sky2 = netdev_priv(dev);
  1048. struct sky2_hw *hw = sky2->hw;
  1049. int i, nkeys = 4;
  1050. /* Supports IPv6 and other modes */
  1051. if (hw->flags & SKY2_HW_NEW_LE) {
  1052. nkeys = 10;
  1053. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1054. }
  1055. /* Program RSS initial values */
  1056. if (features & NETIF_F_RXHASH) {
  1057. for (i = 0; i < nkeys; i++)
  1058. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1059. rss_init_key[i]);
  1060. /* Need to turn on (undocumented) flag to make hashing work */
  1061. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1062. RX_STFW_ENA);
  1063. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1064. BMU_ENA_RX_RSS_HASH);
  1065. } else
  1066. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1067. BMU_DIS_RX_RSS_HASH);
  1068. }
  1069. /*
  1070. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1071. * reach the end of packet and since we can't make sure that we have
  1072. * incoming data, we must reset the BMU while it is not doing a DMA
  1073. * transfer. Since it is possible that the RX path is still active,
  1074. * the RX RAM buffer will be stopped first, so any possible incoming
  1075. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1076. * BMU is polled until any DMA in progress is ended and only then it
  1077. * will be reset.
  1078. */
  1079. static void sky2_rx_stop(struct sky2_port *sky2)
  1080. {
  1081. struct sky2_hw *hw = sky2->hw;
  1082. unsigned rxq = rxqaddr[sky2->port];
  1083. int i;
  1084. /* disable the RAM Buffer receive queue */
  1085. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1086. for (i = 0; i < 0xffff; i++)
  1087. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1088. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1089. goto stopped;
  1090. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1091. stopped:
  1092. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1093. /* reset the Rx prefetch unit */
  1094. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1095. mmiowb();
  1096. }
  1097. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1098. static void sky2_rx_clean(struct sky2_port *sky2)
  1099. {
  1100. unsigned i;
  1101. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1102. for (i = 0; i < sky2->rx_pending; i++) {
  1103. struct rx_ring_info *re = sky2->rx_ring + i;
  1104. if (re->skb) {
  1105. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1106. kfree_skb(re->skb);
  1107. re->skb = NULL;
  1108. }
  1109. }
  1110. }
  1111. /* Basic MII support */
  1112. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1113. {
  1114. struct mii_ioctl_data *data = if_mii(ifr);
  1115. struct sky2_port *sky2 = netdev_priv(dev);
  1116. struct sky2_hw *hw = sky2->hw;
  1117. int err = -EOPNOTSUPP;
  1118. if (!netif_running(dev))
  1119. return -ENODEV; /* Phy still in reset */
  1120. switch (cmd) {
  1121. case SIOCGMIIPHY:
  1122. data->phy_id = PHY_ADDR_MARV;
  1123. /* fallthru */
  1124. case SIOCGMIIREG: {
  1125. u16 val = 0;
  1126. spin_lock_bh(&sky2->phy_lock);
  1127. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1128. spin_unlock_bh(&sky2->phy_lock);
  1129. data->val_out = val;
  1130. break;
  1131. }
  1132. case SIOCSMIIREG:
  1133. spin_lock_bh(&sky2->phy_lock);
  1134. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1135. data->val_in);
  1136. spin_unlock_bh(&sky2->phy_lock);
  1137. break;
  1138. }
  1139. return err;
  1140. }
  1141. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1142. static void sky2_vlan_mode(struct net_device *dev, u32 features)
  1143. {
  1144. struct sky2_port *sky2 = netdev_priv(dev);
  1145. struct sky2_hw *hw = sky2->hw;
  1146. u16 port = sky2->port;
  1147. if (features & NETIF_F_HW_VLAN_RX)
  1148. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1149. RX_VLAN_STRIP_ON);
  1150. else
  1151. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1152. RX_VLAN_STRIP_OFF);
  1153. if (features & NETIF_F_HW_VLAN_TX) {
  1154. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1155. TX_VLAN_TAG_ON);
  1156. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1157. } else {
  1158. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1159. TX_VLAN_TAG_OFF);
  1160. /* Can't do transmit offload of vlan without hw vlan */
  1161. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1162. }
  1163. }
  1164. /* Amount of required worst case padding in rx buffer */
  1165. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1166. {
  1167. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1168. }
  1169. /*
  1170. * Allocate an skb for receiving. If the MTU is large enough
  1171. * make the skb non-linear with a fragment list of pages.
  1172. */
  1173. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1174. {
  1175. struct sk_buff *skb;
  1176. int i;
  1177. skb = __netdev_alloc_skb(sky2->netdev,
  1178. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1179. gfp);
  1180. if (!skb)
  1181. goto nomem;
  1182. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1183. unsigned char *start;
  1184. /*
  1185. * Workaround for a bug in FIFO that cause hang
  1186. * if the FIFO if the receive buffer is not 64 byte aligned.
  1187. * The buffer returned from netdev_alloc_skb is
  1188. * aligned except if slab debugging is enabled.
  1189. */
  1190. start = PTR_ALIGN(skb->data, 8);
  1191. skb_reserve(skb, start - skb->data);
  1192. } else
  1193. skb_reserve(skb, NET_IP_ALIGN);
  1194. for (i = 0; i < sky2->rx_nfrags; i++) {
  1195. struct page *page = alloc_page(gfp);
  1196. if (!page)
  1197. goto free_partial;
  1198. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1199. }
  1200. return skb;
  1201. free_partial:
  1202. kfree_skb(skb);
  1203. nomem:
  1204. return NULL;
  1205. }
  1206. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1207. {
  1208. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1209. }
  1210. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1211. {
  1212. struct sky2_hw *hw = sky2->hw;
  1213. unsigned i;
  1214. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1215. /* Fill Rx ring */
  1216. for (i = 0; i < sky2->rx_pending; i++) {
  1217. struct rx_ring_info *re = sky2->rx_ring + i;
  1218. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1219. if (!re->skb)
  1220. return -ENOMEM;
  1221. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1222. dev_kfree_skb(re->skb);
  1223. re->skb = NULL;
  1224. return -ENOMEM;
  1225. }
  1226. }
  1227. return 0;
  1228. }
  1229. /*
  1230. * Setup receiver buffer pool.
  1231. * Normal case this ends up creating one list element for skb
  1232. * in the receive ring. Worst case if using large MTU and each
  1233. * allocation falls on a different 64 bit region, that results
  1234. * in 6 list elements per ring entry.
  1235. * One element is used for checksum enable/disable, and one
  1236. * extra to avoid wrap.
  1237. */
  1238. static void sky2_rx_start(struct sky2_port *sky2)
  1239. {
  1240. struct sky2_hw *hw = sky2->hw;
  1241. struct rx_ring_info *re;
  1242. unsigned rxq = rxqaddr[sky2->port];
  1243. unsigned i, thresh;
  1244. sky2->rx_put = sky2->rx_next = 0;
  1245. sky2_qset(hw, rxq);
  1246. /* On PCI express lowering the watermark gives better performance */
  1247. if (pci_is_pcie(hw->pdev))
  1248. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1249. /* These chips have no ram buffer?
  1250. * MAC Rx RAM Read is controlled by hardware */
  1251. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1252. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1253. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1254. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1255. if (!(hw->flags & SKY2_HW_NEW_LE))
  1256. rx_set_checksum(sky2);
  1257. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1258. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1259. /* submit Rx ring */
  1260. for (i = 0; i < sky2->rx_pending; i++) {
  1261. re = sky2->rx_ring + i;
  1262. sky2_rx_submit(sky2, re);
  1263. }
  1264. /*
  1265. * The receiver hangs if it receives frames larger than the
  1266. * packet buffer. As a workaround, truncate oversize frames, but
  1267. * the register is limited to 9 bits, so if you do frames > 2052
  1268. * you better get the MTU right!
  1269. */
  1270. thresh = sky2_get_rx_threshold(sky2);
  1271. if (thresh > 0x1ff)
  1272. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1273. else {
  1274. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1275. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1276. }
  1277. /* Tell chip about available buffers */
  1278. sky2_rx_update(sky2, rxq);
  1279. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1280. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1281. /*
  1282. * Disable flushing of non ASF packets;
  1283. * must be done after initializing the BMUs;
  1284. * drivers without ASF support should do this too, otherwise
  1285. * it may happen that they cannot run on ASF devices;
  1286. * remember that the MAC FIFO isn't reset during initialization.
  1287. */
  1288. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1289. }
  1290. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1291. /* Enable RX Home Address & Routing Header checksum fix */
  1292. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1293. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1294. /* Enable TX Home Address & Routing Header checksum fix */
  1295. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1296. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1297. }
  1298. }
  1299. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1300. {
  1301. struct sky2_hw *hw = sky2->hw;
  1302. /* must be power of 2 */
  1303. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1304. sky2->tx_ring_size *
  1305. sizeof(struct sky2_tx_le),
  1306. &sky2->tx_le_map);
  1307. if (!sky2->tx_le)
  1308. goto nomem;
  1309. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1310. GFP_KERNEL);
  1311. if (!sky2->tx_ring)
  1312. goto nomem;
  1313. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1314. &sky2->rx_le_map);
  1315. if (!sky2->rx_le)
  1316. goto nomem;
  1317. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1318. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1319. GFP_KERNEL);
  1320. if (!sky2->rx_ring)
  1321. goto nomem;
  1322. return sky2_alloc_rx_skbs(sky2);
  1323. nomem:
  1324. return -ENOMEM;
  1325. }
  1326. static void sky2_free_buffers(struct sky2_port *sky2)
  1327. {
  1328. struct sky2_hw *hw = sky2->hw;
  1329. sky2_rx_clean(sky2);
  1330. if (sky2->rx_le) {
  1331. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1332. sky2->rx_le, sky2->rx_le_map);
  1333. sky2->rx_le = NULL;
  1334. }
  1335. if (sky2->tx_le) {
  1336. pci_free_consistent(hw->pdev,
  1337. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1338. sky2->tx_le, sky2->tx_le_map);
  1339. sky2->tx_le = NULL;
  1340. }
  1341. kfree(sky2->tx_ring);
  1342. kfree(sky2->rx_ring);
  1343. sky2->tx_ring = NULL;
  1344. sky2->rx_ring = NULL;
  1345. }
  1346. static void sky2_hw_up(struct sky2_port *sky2)
  1347. {
  1348. struct sky2_hw *hw = sky2->hw;
  1349. unsigned port = sky2->port;
  1350. u32 ramsize;
  1351. int cap;
  1352. struct net_device *otherdev = hw->dev[sky2->port^1];
  1353. tx_init(sky2);
  1354. /*
  1355. * On dual port PCI-X card, there is an problem where status
  1356. * can be received out of order due to split transactions
  1357. */
  1358. if (otherdev && netif_running(otherdev) &&
  1359. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1360. u16 cmd;
  1361. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1362. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1363. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1364. }
  1365. sky2_mac_init(hw, port);
  1366. /* Register is number of 4K blocks on internal RAM buffer. */
  1367. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1368. if (ramsize > 0) {
  1369. u32 rxspace;
  1370. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1371. if (ramsize < 16)
  1372. rxspace = ramsize / 2;
  1373. else
  1374. rxspace = 8 + (2*(ramsize - 16))/3;
  1375. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1376. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1377. /* Make sure SyncQ is disabled */
  1378. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1379. RB_RST_SET);
  1380. }
  1381. sky2_qset(hw, txqaddr[port]);
  1382. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1383. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1384. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1385. /* Set almost empty threshold */
  1386. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1387. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1388. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1389. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1390. sky2->tx_ring_size - 1);
  1391. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1392. netdev_update_features(sky2->netdev);
  1393. sky2_rx_start(sky2);
  1394. }
  1395. /* Setup device IRQ and enable napi to process */
  1396. static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
  1397. {
  1398. struct pci_dev *pdev = hw->pdev;
  1399. int err;
  1400. err = request_irq(pdev->irq, sky2_intr,
  1401. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  1402. name, hw);
  1403. if (err)
  1404. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  1405. else {
  1406. hw->flags |= SKY2_HW_IRQ_SETUP;
  1407. napi_enable(&hw->napi);
  1408. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  1409. sky2_read32(hw, B0_IMSK);
  1410. }
  1411. return err;
  1412. }
  1413. /* Bring up network interface. */
  1414. static int sky2_open(struct net_device *dev)
  1415. {
  1416. struct sky2_port *sky2 = netdev_priv(dev);
  1417. struct sky2_hw *hw = sky2->hw;
  1418. unsigned port = sky2->port;
  1419. u32 imask;
  1420. int err;
  1421. netif_carrier_off(dev);
  1422. err = sky2_alloc_buffers(sky2);
  1423. if (err)
  1424. goto err_out;
  1425. /* With single port, IRQ is setup when device is brought up */
  1426. if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
  1427. goto err_out;
  1428. sky2_hw_up(sky2);
  1429. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  1430. hw->chip_id == CHIP_ID_YUKON_PRM ||
  1431. hw->chip_id == CHIP_ID_YUKON_OP_2)
  1432. imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
  1433. /* Enable interrupts from phy/mac for port */
  1434. imask = sky2_read32(hw, B0_IMSK);
  1435. imask |= portirq_msk[port];
  1436. sky2_write32(hw, B0_IMSK, imask);
  1437. sky2_read32(hw, B0_IMSK);
  1438. netif_info(sky2, ifup, dev, "enabling interface\n");
  1439. return 0;
  1440. err_out:
  1441. sky2_free_buffers(sky2);
  1442. return err;
  1443. }
  1444. /* Modular subtraction in ring */
  1445. static inline int tx_inuse(const struct sky2_port *sky2)
  1446. {
  1447. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1448. }
  1449. /* Number of list elements available for next tx */
  1450. static inline int tx_avail(const struct sky2_port *sky2)
  1451. {
  1452. return sky2->tx_pending - tx_inuse(sky2);
  1453. }
  1454. /* Estimate of number of transmit list elements required */
  1455. static unsigned tx_le_req(const struct sk_buff *skb)
  1456. {
  1457. unsigned count;
  1458. count = (skb_shinfo(skb)->nr_frags + 1)
  1459. * (sizeof(dma_addr_t) / sizeof(u32));
  1460. if (skb_is_gso(skb))
  1461. ++count;
  1462. else if (sizeof(dma_addr_t) == sizeof(u32))
  1463. ++count; /* possible vlan */
  1464. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1465. ++count;
  1466. return count;
  1467. }
  1468. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1469. {
  1470. if (re->flags & TX_MAP_SINGLE)
  1471. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1472. dma_unmap_len(re, maplen),
  1473. PCI_DMA_TODEVICE);
  1474. else if (re->flags & TX_MAP_PAGE)
  1475. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1476. dma_unmap_len(re, maplen),
  1477. PCI_DMA_TODEVICE);
  1478. re->flags = 0;
  1479. }
  1480. /*
  1481. * Put one packet in ring for transmit.
  1482. * A single packet can generate multiple list elements, and
  1483. * the number of ring elements will probably be less than the number
  1484. * of list elements used.
  1485. */
  1486. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1487. struct net_device *dev)
  1488. {
  1489. struct sky2_port *sky2 = netdev_priv(dev);
  1490. struct sky2_hw *hw = sky2->hw;
  1491. struct sky2_tx_le *le = NULL;
  1492. struct tx_ring_info *re;
  1493. unsigned i, len;
  1494. dma_addr_t mapping;
  1495. u32 upper;
  1496. u16 slot;
  1497. u16 mss;
  1498. u8 ctrl;
  1499. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1500. return NETDEV_TX_BUSY;
  1501. len = skb_headlen(skb);
  1502. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1503. if (pci_dma_mapping_error(hw->pdev, mapping))
  1504. goto mapping_error;
  1505. slot = sky2->tx_prod;
  1506. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1507. "tx queued, slot %u, len %d\n", slot, skb->len);
  1508. /* Send high bits if needed */
  1509. upper = upper_32_bits(mapping);
  1510. if (upper != sky2->tx_last_upper) {
  1511. le = get_tx_le(sky2, &slot);
  1512. le->addr = cpu_to_le32(upper);
  1513. sky2->tx_last_upper = upper;
  1514. le->opcode = OP_ADDR64 | HW_OWNER;
  1515. }
  1516. /* Check for TCP Segmentation Offload */
  1517. mss = skb_shinfo(skb)->gso_size;
  1518. if (mss != 0) {
  1519. if (!(hw->flags & SKY2_HW_NEW_LE))
  1520. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1521. if (mss != sky2->tx_last_mss) {
  1522. le = get_tx_le(sky2, &slot);
  1523. le->addr = cpu_to_le32(mss);
  1524. if (hw->flags & SKY2_HW_NEW_LE)
  1525. le->opcode = OP_MSS | HW_OWNER;
  1526. else
  1527. le->opcode = OP_LRGLEN | HW_OWNER;
  1528. sky2->tx_last_mss = mss;
  1529. }
  1530. }
  1531. ctrl = 0;
  1532. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1533. if (vlan_tx_tag_present(skb)) {
  1534. if (!le) {
  1535. le = get_tx_le(sky2, &slot);
  1536. le->addr = 0;
  1537. le->opcode = OP_VLAN|HW_OWNER;
  1538. } else
  1539. le->opcode |= OP_VLAN;
  1540. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1541. ctrl |= INS_VLAN;
  1542. }
  1543. /* Handle TCP checksum offload */
  1544. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1545. /* On Yukon EX (some versions) encoding change. */
  1546. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1547. ctrl |= CALSUM; /* auto checksum */
  1548. else {
  1549. const unsigned offset = skb_transport_offset(skb);
  1550. u32 tcpsum;
  1551. tcpsum = offset << 16; /* sum start */
  1552. tcpsum |= offset + skb->csum_offset; /* sum write */
  1553. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1554. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1555. ctrl |= UDPTCP;
  1556. if (tcpsum != sky2->tx_tcpsum) {
  1557. sky2->tx_tcpsum = tcpsum;
  1558. le = get_tx_le(sky2, &slot);
  1559. le->addr = cpu_to_le32(tcpsum);
  1560. le->length = 0; /* initial checksum value */
  1561. le->ctrl = 1; /* one packet */
  1562. le->opcode = OP_TCPLISW | HW_OWNER;
  1563. }
  1564. }
  1565. }
  1566. re = sky2->tx_ring + slot;
  1567. re->flags = TX_MAP_SINGLE;
  1568. dma_unmap_addr_set(re, mapaddr, mapping);
  1569. dma_unmap_len_set(re, maplen, len);
  1570. le = get_tx_le(sky2, &slot);
  1571. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1572. le->length = cpu_to_le16(len);
  1573. le->ctrl = ctrl;
  1574. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1575. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1576. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1577. mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  1578. skb_frag_size(frag), DMA_TO_DEVICE);
  1579. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1580. goto mapping_unwind;
  1581. upper = upper_32_bits(mapping);
  1582. if (upper != sky2->tx_last_upper) {
  1583. le = get_tx_le(sky2, &slot);
  1584. le->addr = cpu_to_le32(upper);
  1585. sky2->tx_last_upper = upper;
  1586. le->opcode = OP_ADDR64 | HW_OWNER;
  1587. }
  1588. re = sky2->tx_ring + slot;
  1589. re->flags = TX_MAP_PAGE;
  1590. dma_unmap_addr_set(re, mapaddr, mapping);
  1591. dma_unmap_len_set(re, maplen, skb_frag_size(frag));
  1592. le = get_tx_le(sky2, &slot);
  1593. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1594. le->length = cpu_to_le16(skb_frag_size(frag));
  1595. le->ctrl = ctrl;
  1596. le->opcode = OP_BUFFER | HW_OWNER;
  1597. }
  1598. re->skb = skb;
  1599. le->ctrl |= EOP;
  1600. sky2->tx_prod = slot;
  1601. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1602. netif_stop_queue(dev);
  1603. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1604. return NETDEV_TX_OK;
  1605. mapping_unwind:
  1606. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1607. re = sky2->tx_ring + i;
  1608. sky2_tx_unmap(hw->pdev, re);
  1609. }
  1610. mapping_error:
  1611. if (net_ratelimit())
  1612. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1613. dev_kfree_skb(skb);
  1614. return NETDEV_TX_OK;
  1615. }
  1616. /*
  1617. * Free ring elements from starting at tx_cons until "done"
  1618. *
  1619. * NB:
  1620. * 1. The hardware will tell us about partial completion of multi-part
  1621. * buffers so make sure not to free skb to early.
  1622. * 2. This may run in parallel start_xmit because the it only
  1623. * looks at the tail of the queue of FIFO (tx_cons), not
  1624. * the head (tx_prod)
  1625. */
  1626. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1627. {
  1628. struct net_device *dev = sky2->netdev;
  1629. unsigned idx;
  1630. BUG_ON(done >= sky2->tx_ring_size);
  1631. for (idx = sky2->tx_cons; idx != done;
  1632. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1633. struct tx_ring_info *re = sky2->tx_ring + idx;
  1634. struct sk_buff *skb = re->skb;
  1635. sky2_tx_unmap(sky2->hw->pdev, re);
  1636. if (skb) {
  1637. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1638. "tx done %u\n", idx);
  1639. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1640. ++sky2->tx_stats.packets;
  1641. sky2->tx_stats.bytes += skb->len;
  1642. u64_stats_update_end(&sky2->tx_stats.syncp);
  1643. re->skb = NULL;
  1644. dev_kfree_skb_any(skb);
  1645. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1646. }
  1647. }
  1648. sky2->tx_cons = idx;
  1649. smp_mb();
  1650. }
  1651. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1652. {
  1653. /* Disable Force Sync bit and Enable Alloc bit */
  1654. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1655. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1656. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1657. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1658. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1659. /* Reset the PCI FIFO of the async Tx queue */
  1660. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1661. BMU_RST_SET | BMU_FIFO_RST);
  1662. /* Reset the Tx prefetch units */
  1663. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1664. PREF_UNIT_RST_SET);
  1665. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1666. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1667. sky2_read32(hw, B0_CTST);
  1668. }
  1669. static void sky2_hw_down(struct sky2_port *sky2)
  1670. {
  1671. struct sky2_hw *hw = sky2->hw;
  1672. unsigned port = sky2->port;
  1673. u16 ctrl;
  1674. /* Force flow control off */
  1675. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1676. /* Stop transmitter */
  1677. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1678. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1679. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1680. RB_RST_SET | RB_DIS_OP_MD);
  1681. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1682. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1683. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1684. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1685. /* Workaround shared GMAC reset */
  1686. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1687. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1688. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1689. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1690. /* Force any delayed status interrupt and NAPI */
  1691. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1692. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1693. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1694. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1695. sky2_rx_stop(sky2);
  1696. spin_lock_bh(&sky2->phy_lock);
  1697. sky2_phy_power_down(hw, port);
  1698. spin_unlock_bh(&sky2->phy_lock);
  1699. sky2_tx_reset(hw, port);
  1700. /* Free any pending frames stuck in HW queue */
  1701. sky2_tx_complete(sky2, sky2->tx_prod);
  1702. }
  1703. /* Network shutdown */
  1704. static int sky2_close(struct net_device *dev)
  1705. {
  1706. struct sky2_port *sky2 = netdev_priv(dev);
  1707. struct sky2_hw *hw = sky2->hw;
  1708. /* Never really got started! */
  1709. if (!sky2->tx_le)
  1710. return 0;
  1711. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1712. if (hw->ports == 1) {
  1713. sky2_write32(hw, B0_IMSK, 0);
  1714. sky2_read32(hw, B0_IMSK);
  1715. napi_disable(&hw->napi);
  1716. free_irq(hw->pdev->irq, hw);
  1717. hw->flags &= ~SKY2_HW_IRQ_SETUP;
  1718. } else {
  1719. u32 imask;
  1720. /* Disable port IRQ */
  1721. imask = sky2_read32(hw, B0_IMSK);
  1722. imask &= ~portirq_msk[sky2->port];
  1723. sky2_write32(hw, B0_IMSK, imask);
  1724. sky2_read32(hw, B0_IMSK);
  1725. synchronize_irq(hw->pdev->irq);
  1726. napi_synchronize(&hw->napi);
  1727. }
  1728. sky2_hw_down(sky2);
  1729. sky2_free_buffers(sky2);
  1730. return 0;
  1731. }
  1732. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1733. {
  1734. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1735. return SPEED_1000;
  1736. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1737. if (aux & PHY_M_PS_SPEED_100)
  1738. return SPEED_100;
  1739. else
  1740. return SPEED_10;
  1741. }
  1742. switch (aux & PHY_M_PS_SPEED_MSK) {
  1743. case PHY_M_PS_SPEED_1000:
  1744. return SPEED_1000;
  1745. case PHY_M_PS_SPEED_100:
  1746. return SPEED_100;
  1747. default:
  1748. return SPEED_10;
  1749. }
  1750. }
  1751. static void sky2_link_up(struct sky2_port *sky2)
  1752. {
  1753. struct sky2_hw *hw = sky2->hw;
  1754. unsigned port = sky2->port;
  1755. static const char *fc_name[] = {
  1756. [FC_NONE] = "none",
  1757. [FC_TX] = "tx",
  1758. [FC_RX] = "rx",
  1759. [FC_BOTH] = "both",
  1760. };
  1761. sky2_set_ipg(sky2);
  1762. sky2_enable_rx_tx(sky2);
  1763. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1764. netif_carrier_on(sky2->netdev);
  1765. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1766. /* Turn on link LED */
  1767. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1768. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1769. netif_info(sky2, link, sky2->netdev,
  1770. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1771. sky2->speed,
  1772. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1773. fc_name[sky2->flow_status]);
  1774. }
  1775. static void sky2_link_down(struct sky2_port *sky2)
  1776. {
  1777. struct sky2_hw *hw = sky2->hw;
  1778. unsigned port = sky2->port;
  1779. u16 reg;
  1780. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1781. reg = gma_read16(hw, port, GM_GP_CTRL);
  1782. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1783. gma_write16(hw, port, GM_GP_CTRL, reg);
  1784. netif_carrier_off(sky2->netdev);
  1785. /* Turn off link LED */
  1786. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1787. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1788. sky2_phy_init(hw, port);
  1789. }
  1790. static enum flow_control sky2_flow(int rx, int tx)
  1791. {
  1792. if (rx)
  1793. return tx ? FC_BOTH : FC_RX;
  1794. else
  1795. return tx ? FC_TX : FC_NONE;
  1796. }
  1797. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1798. {
  1799. struct sky2_hw *hw = sky2->hw;
  1800. unsigned port = sky2->port;
  1801. u16 advert, lpa;
  1802. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1803. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1804. if (lpa & PHY_M_AN_RF) {
  1805. netdev_err(sky2->netdev, "remote fault\n");
  1806. return -1;
  1807. }
  1808. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1809. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1810. return -1;
  1811. }
  1812. sky2->speed = sky2_phy_speed(hw, aux);
  1813. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1814. /* Since the pause result bits seem to in different positions on
  1815. * different chips. look at registers.
  1816. */
  1817. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1818. /* Shift for bits in fiber PHY */
  1819. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1820. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1821. if (advert & ADVERTISE_1000XPAUSE)
  1822. advert |= ADVERTISE_PAUSE_CAP;
  1823. if (advert & ADVERTISE_1000XPSE_ASYM)
  1824. advert |= ADVERTISE_PAUSE_ASYM;
  1825. if (lpa & LPA_1000XPAUSE)
  1826. lpa |= LPA_PAUSE_CAP;
  1827. if (lpa & LPA_1000XPAUSE_ASYM)
  1828. lpa |= LPA_PAUSE_ASYM;
  1829. }
  1830. sky2->flow_status = FC_NONE;
  1831. if (advert & ADVERTISE_PAUSE_CAP) {
  1832. if (lpa & LPA_PAUSE_CAP)
  1833. sky2->flow_status = FC_BOTH;
  1834. else if (advert & ADVERTISE_PAUSE_ASYM)
  1835. sky2->flow_status = FC_RX;
  1836. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1837. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1838. sky2->flow_status = FC_TX;
  1839. }
  1840. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1841. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1842. sky2->flow_status = FC_NONE;
  1843. if (sky2->flow_status & FC_TX)
  1844. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1845. else
  1846. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1847. return 0;
  1848. }
  1849. /* Interrupt from PHY */
  1850. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1851. {
  1852. struct net_device *dev = hw->dev[port];
  1853. struct sky2_port *sky2 = netdev_priv(dev);
  1854. u16 istatus, phystat;
  1855. if (!netif_running(dev))
  1856. return;
  1857. spin_lock(&sky2->phy_lock);
  1858. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1859. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1860. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1861. istatus, phystat);
  1862. if (istatus & PHY_M_IS_AN_COMPL) {
  1863. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1864. !netif_carrier_ok(dev))
  1865. sky2_link_up(sky2);
  1866. goto out;
  1867. }
  1868. if (istatus & PHY_M_IS_LSP_CHANGE)
  1869. sky2->speed = sky2_phy_speed(hw, phystat);
  1870. if (istatus & PHY_M_IS_DUP_CHANGE)
  1871. sky2->duplex =
  1872. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1873. if (istatus & PHY_M_IS_LST_CHANGE) {
  1874. if (phystat & PHY_M_PS_LINK_UP)
  1875. sky2_link_up(sky2);
  1876. else
  1877. sky2_link_down(sky2);
  1878. }
  1879. out:
  1880. spin_unlock(&sky2->phy_lock);
  1881. }
  1882. /* Special quick link interrupt (Yukon-2 Optima only) */
  1883. static void sky2_qlink_intr(struct sky2_hw *hw)
  1884. {
  1885. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1886. u32 imask;
  1887. u16 phy;
  1888. /* disable irq */
  1889. imask = sky2_read32(hw, B0_IMSK);
  1890. imask &= ~Y2_IS_PHY_QLNK;
  1891. sky2_write32(hw, B0_IMSK, imask);
  1892. /* reset PHY Link Detect */
  1893. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1894. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1895. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1896. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1897. sky2_link_up(sky2);
  1898. }
  1899. /* Transmit timeout is only called if we are running, carrier is up
  1900. * and tx queue is full (stopped).
  1901. */
  1902. static void sky2_tx_timeout(struct net_device *dev)
  1903. {
  1904. struct sky2_port *sky2 = netdev_priv(dev);
  1905. struct sky2_hw *hw = sky2->hw;
  1906. netif_err(sky2, timer, dev, "tx timeout\n");
  1907. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1908. sky2->tx_cons, sky2->tx_prod,
  1909. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1910. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1911. /* can't restart safely under softirq */
  1912. schedule_work(&hw->restart_work);
  1913. }
  1914. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1915. {
  1916. struct sky2_port *sky2 = netdev_priv(dev);
  1917. struct sky2_hw *hw = sky2->hw;
  1918. unsigned port = sky2->port;
  1919. int err;
  1920. u16 ctl, mode;
  1921. u32 imask;
  1922. /* MTU size outside the spec */
  1923. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1924. return -EINVAL;
  1925. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1926. if (new_mtu > ETH_DATA_LEN &&
  1927. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1928. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1929. return -EINVAL;
  1930. if (!netif_running(dev)) {
  1931. dev->mtu = new_mtu;
  1932. netdev_update_features(dev);
  1933. return 0;
  1934. }
  1935. imask = sky2_read32(hw, B0_IMSK);
  1936. sky2_write32(hw, B0_IMSK, 0);
  1937. dev->trans_start = jiffies; /* prevent tx timeout */
  1938. napi_disable(&hw->napi);
  1939. netif_tx_disable(dev);
  1940. synchronize_irq(hw->pdev->irq);
  1941. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1942. sky2_set_tx_stfwd(hw, port);
  1943. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1944. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1945. sky2_rx_stop(sky2);
  1946. sky2_rx_clean(sky2);
  1947. dev->mtu = new_mtu;
  1948. netdev_update_features(dev);
  1949. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1950. if (sky2->speed > SPEED_100)
  1951. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1952. else
  1953. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1954. if (dev->mtu > ETH_DATA_LEN)
  1955. mode |= GM_SMOD_JUMBO_ENA;
  1956. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1957. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1958. err = sky2_alloc_rx_skbs(sky2);
  1959. if (!err)
  1960. sky2_rx_start(sky2);
  1961. else
  1962. sky2_rx_clean(sky2);
  1963. sky2_write32(hw, B0_IMSK, imask);
  1964. sky2_read32(hw, B0_Y2_SP_LISR);
  1965. napi_enable(&hw->napi);
  1966. if (err)
  1967. dev_close(dev);
  1968. else {
  1969. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1970. netif_wake_queue(dev);
  1971. }
  1972. return err;
  1973. }
  1974. /* For small just reuse existing skb for next receive */
  1975. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1976. const struct rx_ring_info *re,
  1977. unsigned length)
  1978. {
  1979. struct sk_buff *skb;
  1980. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1981. if (likely(skb)) {
  1982. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1983. length, PCI_DMA_FROMDEVICE);
  1984. skb_copy_from_linear_data(re->skb, skb->data, length);
  1985. skb->ip_summed = re->skb->ip_summed;
  1986. skb->csum = re->skb->csum;
  1987. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1988. length, PCI_DMA_FROMDEVICE);
  1989. re->skb->ip_summed = CHECKSUM_NONE;
  1990. skb_put(skb, length);
  1991. }
  1992. return skb;
  1993. }
  1994. /* Adjust length of skb with fragments to match received data */
  1995. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1996. unsigned int length)
  1997. {
  1998. int i, num_frags;
  1999. unsigned int size;
  2000. /* put header into skb */
  2001. size = min(length, hdr_space);
  2002. skb->tail += size;
  2003. skb->len += size;
  2004. length -= size;
  2005. num_frags = skb_shinfo(skb)->nr_frags;
  2006. for (i = 0; i < num_frags; i++) {
  2007. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2008. if (length == 0) {
  2009. /* don't need this page */
  2010. __skb_frag_unref(frag);
  2011. --skb_shinfo(skb)->nr_frags;
  2012. } else {
  2013. size = min(length, (unsigned) PAGE_SIZE);
  2014. skb_frag_size_set(frag, size);
  2015. skb->data_len += size;
  2016. skb->truesize += PAGE_SIZE;
  2017. skb->len += size;
  2018. length -= size;
  2019. }
  2020. }
  2021. }
  2022. /* Normal packet - take skb from ring element and put in a new one */
  2023. static struct sk_buff *receive_new(struct sky2_port *sky2,
  2024. struct rx_ring_info *re,
  2025. unsigned int length)
  2026. {
  2027. struct sk_buff *skb;
  2028. struct rx_ring_info nre;
  2029. unsigned hdr_space = sky2->rx_data_size;
  2030. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  2031. if (unlikely(!nre.skb))
  2032. goto nobuf;
  2033. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  2034. goto nomap;
  2035. skb = re->skb;
  2036. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2037. prefetch(skb->data);
  2038. *re = nre;
  2039. if (skb_shinfo(skb)->nr_frags)
  2040. skb_put_frags(skb, hdr_space, length);
  2041. else
  2042. skb_put(skb, length);
  2043. return skb;
  2044. nomap:
  2045. dev_kfree_skb(nre.skb);
  2046. nobuf:
  2047. return NULL;
  2048. }
  2049. /*
  2050. * Receive one packet.
  2051. * For larger packets, get new buffer.
  2052. */
  2053. static struct sk_buff *sky2_receive(struct net_device *dev,
  2054. u16 length, u32 status)
  2055. {
  2056. struct sky2_port *sky2 = netdev_priv(dev);
  2057. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2058. struct sk_buff *skb = NULL;
  2059. u16 count = (status & GMR_FS_LEN) >> 16;
  2060. if (status & GMR_FS_VLAN)
  2061. count -= VLAN_HLEN; /* Account for vlan tag */
  2062. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2063. "rx slot %u status 0x%x len %d\n",
  2064. sky2->rx_next, status, length);
  2065. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2066. prefetch(sky2->rx_ring + sky2->rx_next);
  2067. /* This chip has hardware problems that generates bogus status.
  2068. * So do only marginal checking and expect higher level protocols
  2069. * to handle crap frames.
  2070. */
  2071. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2072. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2073. length != count)
  2074. goto okay;
  2075. if (status & GMR_FS_ANY_ERR)
  2076. goto error;
  2077. if (!(status & GMR_FS_RX_OK))
  2078. goto resubmit;
  2079. /* if length reported by DMA does not match PHY, packet was truncated */
  2080. if (length != count)
  2081. goto error;
  2082. okay:
  2083. if (length < copybreak)
  2084. skb = receive_copy(sky2, re, length);
  2085. else
  2086. skb = receive_new(sky2, re, length);
  2087. dev->stats.rx_dropped += (skb == NULL);
  2088. resubmit:
  2089. sky2_rx_submit(sky2, re);
  2090. return skb;
  2091. error:
  2092. ++dev->stats.rx_errors;
  2093. if (net_ratelimit())
  2094. netif_info(sky2, rx_err, dev,
  2095. "rx error, status 0x%x length %d\n", status, length);
  2096. goto resubmit;
  2097. }
  2098. /* Transmit complete */
  2099. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2100. {
  2101. struct sky2_port *sky2 = netdev_priv(dev);
  2102. if (netif_running(dev)) {
  2103. sky2_tx_complete(sky2, last);
  2104. /* Wake unless it's detached, and called e.g. from sky2_close() */
  2105. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2106. netif_wake_queue(dev);
  2107. }
  2108. }
  2109. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2110. u32 status, struct sk_buff *skb)
  2111. {
  2112. if (status & GMR_FS_VLAN)
  2113. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2114. if (skb->ip_summed == CHECKSUM_NONE)
  2115. netif_receive_skb(skb);
  2116. else
  2117. napi_gro_receive(&sky2->hw->napi, skb);
  2118. }
  2119. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2120. unsigned packets, unsigned bytes)
  2121. {
  2122. struct net_device *dev = hw->dev[port];
  2123. struct sky2_port *sky2 = netdev_priv(dev);
  2124. if (packets == 0)
  2125. return;
  2126. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2127. sky2->rx_stats.packets += packets;
  2128. sky2->rx_stats.bytes += bytes;
  2129. u64_stats_update_end(&sky2->rx_stats.syncp);
  2130. dev->last_rx = jiffies;
  2131. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2132. }
  2133. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2134. {
  2135. /* If this happens then driver assuming wrong format for chip type */
  2136. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2137. /* Both checksum counters are programmed to start at
  2138. * the same offset, so unless there is a problem they
  2139. * should match. This failure is an early indication that
  2140. * hardware receive checksumming won't work.
  2141. */
  2142. if (likely((u16)(status >> 16) == (u16)status)) {
  2143. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2144. skb->ip_summed = CHECKSUM_COMPLETE;
  2145. skb->csum = le16_to_cpu(status);
  2146. } else {
  2147. dev_notice(&sky2->hw->pdev->dev,
  2148. "%s: receive checksum problem (status = %#x)\n",
  2149. sky2->netdev->name, status);
  2150. /* Disable checksum offload
  2151. * It will be reenabled on next ndo_set_features, but if it's
  2152. * really broken, will get disabled again
  2153. */
  2154. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2155. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2156. BMU_DIS_RX_CHKSUM);
  2157. }
  2158. }
  2159. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2160. {
  2161. struct sk_buff *skb;
  2162. skb = sky2->rx_ring[sky2->rx_next].skb;
  2163. skb->rxhash = le32_to_cpu(status);
  2164. }
  2165. /* Process status response ring */
  2166. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2167. {
  2168. int work_done = 0;
  2169. unsigned int total_bytes[2] = { 0 };
  2170. unsigned int total_packets[2] = { 0 };
  2171. rmb();
  2172. do {
  2173. struct sky2_port *sky2;
  2174. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2175. unsigned port;
  2176. struct net_device *dev;
  2177. struct sk_buff *skb;
  2178. u32 status;
  2179. u16 length;
  2180. u8 opcode = le->opcode;
  2181. if (!(opcode & HW_OWNER))
  2182. break;
  2183. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2184. port = le->css & CSS_LINK_BIT;
  2185. dev = hw->dev[port];
  2186. sky2 = netdev_priv(dev);
  2187. length = le16_to_cpu(le->length);
  2188. status = le32_to_cpu(le->status);
  2189. le->opcode = 0;
  2190. switch (opcode & ~HW_OWNER) {
  2191. case OP_RXSTAT:
  2192. total_packets[port]++;
  2193. total_bytes[port] += length;
  2194. skb = sky2_receive(dev, length, status);
  2195. if (!skb)
  2196. break;
  2197. /* This chip reports checksum status differently */
  2198. if (hw->flags & SKY2_HW_NEW_LE) {
  2199. if ((dev->features & NETIF_F_RXCSUM) &&
  2200. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2201. (le->css & CSS_TCPUDPCSOK))
  2202. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2203. else
  2204. skb->ip_summed = CHECKSUM_NONE;
  2205. }
  2206. skb->protocol = eth_type_trans(skb, dev);
  2207. sky2_skb_rx(sky2, status, skb);
  2208. /* Stop after net poll weight */
  2209. if (++work_done >= to_do)
  2210. goto exit_loop;
  2211. break;
  2212. case OP_RXVLAN:
  2213. sky2->rx_tag = length;
  2214. break;
  2215. case OP_RXCHKSVLAN:
  2216. sky2->rx_tag = length;
  2217. /* fall through */
  2218. case OP_RXCHKS:
  2219. if (likely(dev->features & NETIF_F_RXCSUM))
  2220. sky2_rx_checksum(sky2, status);
  2221. break;
  2222. case OP_RSS_HASH:
  2223. sky2_rx_hash(sky2, status);
  2224. break;
  2225. case OP_TXINDEXLE:
  2226. /* TX index reports status for both ports */
  2227. sky2_tx_done(hw->dev[0], status & 0xfff);
  2228. if (hw->dev[1])
  2229. sky2_tx_done(hw->dev[1],
  2230. ((status >> 24) & 0xff)
  2231. | (u16)(length & 0xf) << 8);
  2232. break;
  2233. default:
  2234. if (net_ratelimit())
  2235. pr_warning("unknown status opcode 0x%x\n", opcode);
  2236. }
  2237. } while (hw->st_idx != idx);
  2238. /* Fully processed status ring so clear irq */
  2239. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2240. exit_loop:
  2241. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2242. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2243. return work_done;
  2244. }
  2245. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2246. {
  2247. struct net_device *dev = hw->dev[port];
  2248. if (net_ratelimit())
  2249. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2250. if (status & Y2_IS_PAR_RD1) {
  2251. if (net_ratelimit())
  2252. netdev_err(dev, "ram data read parity error\n");
  2253. /* Clear IRQ */
  2254. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2255. }
  2256. if (status & Y2_IS_PAR_WR1) {
  2257. if (net_ratelimit())
  2258. netdev_err(dev, "ram data write parity error\n");
  2259. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2260. }
  2261. if (status & Y2_IS_PAR_MAC1) {
  2262. if (net_ratelimit())
  2263. netdev_err(dev, "MAC parity error\n");
  2264. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2265. }
  2266. if (status & Y2_IS_PAR_RX1) {
  2267. if (net_ratelimit())
  2268. netdev_err(dev, "RX parity error\n");
  2269. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2270. }
  2271. if (status & Y2_IS_TCP_TXA1) {
  2272. if (net_ratelimit())
  2273. netdev_err(dev, "TCP segmentation error\n");
  2274. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2275. }
  2276. }
  2277. static void sky2_hw_intr(struct sky2_hw *hw)
  2278. {
  2279. struct pci_dev *pdev = hw->pdev;
  2280. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2281. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2282. status &= hwmsk;
  2283. if (status & Y2_IS_TIST_OV)
  2284. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2285. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2286. u16 pci_err;
  2287. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2288. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2289. if (net_ratelimit())
  2290. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2291. pci_err);
  2292. sky2_pci_write16(hw, PCI_STATUS,
  2293. pci_err | PCI_STATUS_ERROR_BITS);
  2294. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2295. }
  2296. if (status & Y2_IS_PCI_EXP) {
  2297. /* PCI-Express uncorrectable Error occurred */
  2298. u32 err;
  2299. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2300. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2301. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2302. 0xfffffffful);
  2303. if (net_ratelimit())
  2304. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2305. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2306. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2307. }
  2308. if (status & Y2_HWE_L1_MASK)
  2309. sky2_hw_error(hw, 0, status);
  2310. status >>= 8;
  2311. if (status & Y2_HWE_L1_MASK)
  2312. sky2_hw_error(hw, 1, status);
  2313. }
  2314. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2315. {
  2316. struct net_device *dev = hw->dev[port];
  2317. struct sky2_port *sky2 = netdev_priv(dev);
  2318. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2319. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2320. if (status & GM_IS_RX_CO_OV)
  2321. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2322. if (status & GM_IS_TX_CO_OV)
  2323. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2324. if (status & GM_IS_RX_FF_OR) {
  2325. ++dev->stats.rx_fifo_errors;
  2326. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2327. }
  2328. if (status & GM_IS_TX_FF_UR) {
  2329. ++dev->stats.tx_fifo_errors;
  2330. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2331. }
  2332. }
  2333. /* This should never happen it is a bug. */
  2334. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2335. {
  2336. struct net_device *dev = hw->dev[port];
  2337. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2338. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2339. dev->name, (unsigned) q, (unsigned) idx,
  2340. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2341. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2342. }
  2343. static int sky2_rx_hung(struct net_device *dev)
  2344. {
  2345. struct sky2_port *sky2 = netdev_priv(dev);
  2346. struct sky2_hw *hw = sky2->hw;
  2347. unsigned port = sky2->port;
  2348. unsigned rxq = rxqaddr[port];
  2349. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2350. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2351. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2352. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2353. /* If idle and MAC or PCI is stuck */
  2354. if (sky2->check.last == dev->last_rx &&
  2355. ((mac_rp == sky2->check.mac_rp &&
  2356. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2357. /* Check if the PCI RX hang */
  2358. (fifo_rp == sky2->check.fifo_rp &&
  2359. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2360. netdev_printk(KERN_DEBUG, dev,
  2361. "hung mac %d:%d fifo %d (%d:%d)\n",
  2362. mac_lev, mac_rp, fifo_lev,
  2363. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2364. return 1;
  2365. } else {
  2366. sky2->check.last = dev->last_rx;
  2367. sky2->check.mac_rp = mac_rp;
  2368. sky2->check.mac_lev = mac_lev;
  2369. sky2->check.fifo_rp = fifo_rp;
  2370. sky2->check.fifo_lev = fifo_lev;
  2371. return 0;
  2372. }
  2373. }
  2374. static void sky2_watchdog(unsigned long arg)
  2375. {
  2376. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2377. /* Check for lost IRQ once a second */
  2378. if (sky2_read32(hw, B0_ISRC)) {
  2379. napi_schedule(&hw->napi);
  2380. } else {
  2381. int i, active = 0;
  2382. for (i = 0; i < hw->ports; i++) {
  2383. struct net_device *dev = hw->dev[i];
  2384. if (!netif_running(dev))
  2385. continue;
  2386. ++active;
  2387. /* For chips with Rx FIFO, check if stuck */
  2388. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2389. sky2_rx_hung(dev)) {
  2390. netdev_info(dev, "receiver hang detected\n");
  2391. schedule_work(&hw->restart_work);
  2392. return;
  2393. }
  2394. }
  2395. if (active == 0)
  2396. return;
  2397. }
  2398. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2399. }
  2400. /* Hardware/software error handling */
  2401. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2402. {
  2403. if (net_ratelimit())
  2404. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2405. if (status & Y2_IS_HW_ERR)
  2406. sky2_hw_intr(hw);
  2407. if (status & Y2_IS_IRQ_MAC1)
  2408. sky2_mac_intr(hw, 0);
  2409. if (status & Y2_IS_IRQ_MAC2)
  2410. sky2_mac_intr(hw, 1);
  2411. if (status & Y2_IS_CHK_RX1)
  2412. sky2_le_error(hw, 0, Q_R1);
  2413. if (status & Y2_IS_CHK_RX2)
  2414. sky2_le_error(hw, 1, Q_R2);
  2415. if (status & Y2_IS_CHK_TXA1)
  2416. sky2_le_error(hw, 0, Q_XA1);
  2417. if (status & Y2_IS_CHK_TXA2)
  2418. sky2_le_error(hw, 1, Q_XA2);
  2419. }
  2420. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2421. {
  2422. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2423. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2424. int work_done = 0;
  2425. u16 idx;
  2426. if (unlikely(status & Y2_IS_ERROR))
  2427. sky2_err_intr(hw, status);
  2428. if (status & Y2_IS_IRQ_PHY1)
  2429. sky2_phy_intr(hw, 0);
  2430. if (status & Y2_IS_IRQ_PHY2)
  2431. sky2_phy_intr(hw, 1);
  2432. if (status & Y2_IS_PHY_QLNK)
  2433. sky2_qlink_intr(hw);
  2434. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2435. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2436. if (work_done >= work_limit)
  2437. goto done;
  2438. }
  2439. napi_complete(napi);
  2440. sky2_read32(hw, B0_Y2_SP_LISR);
  2441. done:
  2442. return work_done;
  2443. }
  2444. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2445. {
  2446. struct sky2_hw *hw = dev_id;
  2447. u32 status;
  2448. /* Reading this mask interrupts as side effect */
  2449. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2450. if (status == 0 || status == ~0)
  2451. return IRQ_NONE;
  2452. prefetch(&hw->st_le[hw->st_idx]);
  2453. napi_schedule(&hw->napi);
  2454. return IRQ_HANDLED;
  2455. }
  2456. #ifdef CONFIG_NET_POLL_CONTROLLER
  2457. static void sky2_netpoll(struct net_device *dev)
  2458. {
  2459. struct sky2_port *sky2 = netdev_priv(dev);
  2460. napi_schedule(&sky2->hw->napi);
  2461. }
  2462. #endif
  2463. /* Chip internal frequency for clock calculations */
  2464. static u32 sky2_mhz(const struct sky2_hw *hw)
  2465. {
  2466. switch (hw->chip_id) {
  2467. case CHIP_ID_YUKON_EC:
  2468. case CHIP_ID_YUKON_EC_U:
  2469. case CHIP_ID_YUKON_EX:
  2470. case CHIP_ID_YUKON_SUPR:
  2471. case CHIP_ID_YUKON_UL_2:
  2472. case CHIP_ID_YUKON_OPT:
  2473. case CHIP_ID_YUKON_PRM:
  2474. case CHIP_ID_YUKON_OP_2:
  2475. return 125;
  2476. case CHIP_ID_YUKON_FE:
  2477. return 100;
  2478. case CHIP_ID_YUKON_FE_P:
  2479. return 50;
  2480. case CHIP_ID_YUKON_XL:
  2481. return 156;
  2482. default:
  2483. BUG();
  2484. }
  2485. }
  2486. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2487. {
  2488. return sky2_mhz(hw) * us;
  2489. }
  2490. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2491. {
  2492. return clk / sky2_mhz(hw);
  2493. }
  2494. static int __devinit sky2_init(struct sky2_hw *hw)
  2495. {
  2496. u8 t8;
  2497. /* Enable all clocks and check for bad PCI access */
  2498. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2499. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2500. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2501. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2502. switch (hw->chip_id) {
  2503. case CHIP_ID_YUKON_XL:
  2504. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2505. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2506. hw->flags |= SKY2_HW_RSS_BROKEN;
  2507. break;
  2508. case CHIP_ID_YUKON_EC_U:
  2509. hw->flags = SKY2_HW_GIGABIT
  2510. | SKY2_HW_NEWER_PHY
  2511. | SKY2_HW_ADV_POWER_CTL;
  2512. break;
  2513. case CHIP_ID_YUKON_EX:
  2514. hw->flags = SKY2_HW_GIGABIT
  2515. | SKY2_HW_NEWER_PHY
  2516. | SKY2_HW_NEW_LE
  2517. | SKY2_HW_ADV_POWER_CTL
  2518. | SKY2_HW_RSS_CHKSUM;
  2519. /* New transmit checksum */
  2520. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2521. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2522. break;
  2523. case CHIP_ID_YUKON_EC:
  2524. /* This rev is really old, and requires untested workarounds */
  2525. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2526. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2527. return -EOPNOTSUPP;
  2528. }
  2529. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2530. break;
  2531. case CHIP_ID_YUKON_FE:
  2532. hw->flags = SKY2_HW_RSS_BROKEN;
  2533. break;
  2534. case CHIP_ID_YUKON_FE_P:
  2535. hw->flags = SKY2_HW_NEWER_PHY
  2536. | SKY2_HW_NEW_LE
  2537. | SKY2_HW_AUTO_TX_SUM
  2538. | SKY2_HW_ADV_POWER_CTL;
  2539. /* The workaround for status conflicts VLAN tag detection. */
  2540. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2541. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2542. break;
  2543. case CHIP_ID_YUKON_SUPR:
  2544. hw->flags = SKY2_HW_GIGABIT
  2545. | SKY2_HW_NEWER_PHY
  2546. | SKY2_HW_NEW_LE
  2547. | SKY2_HW_AUTO_TX_SUM
  2548. | SKY2_HW_ADV_POWER_CTL;
  2549. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2550. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2551. break;
  2552. case CHIP_ID_YUKON_UL_2:
  2553. hw->flags = SKY2_HW_GIGABIT
  2554. | SKY2_HW_ADV_POWER_CTL;
  2555. break;
  2556. case CHIP_ID_YUKON_OPT:
  2557. case CHIP_ID_YUKON_PRM:
  2558. case CHIP_ID_YUKON_OP_2:
  2559. hw->flags = SKY2_HW_GIGABIT
  2560. | SKY2_HW_NEW_LE
  2561. | SKY2_HW_ADV_POWER_CTL;
  2562. break;
  2563. default:
  2564. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2565. hw->chip_id);
  2566. return -EOPNOTSUPP;
  2567. }
  2568. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2569. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2570. hw->flags |= SKY2_HW_FIBRE_PHY;
  2571. hw->ports = 1;
  2572. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2573. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2574. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2575. ++hw->ports;
  2576. }
  2577. if (sky2_read8(hw, B2_E_0))
  2578. hw->flags |= SKY2_HW_RAM_BUFFER;
  2579. return 0;
  2580. }
  2581. static void sky2_reset(struct sky2_hw *hw)
  2582. {
  2583. struct pci_dev *pdev = hw->pdev;
  2584. u16 status;
  2585. int i;
  2586. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2587. /* disable ASF */
  2588. if (hw->chip_id == CHIP_ID_YUKON_EX
  2589. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2590. sky2_write32(hw, CPU_WDOG, 0);
  2591. status = sky2_read16(hw, HCU_CCSR);
  2592. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2593. HCU_CCSR_UC_STATE_MSK);
  2594. /*
  2595. * CPU clock divider shouldn't be used because
  2596. * - ASF firmware may malfunction
  2597. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2598. */
  2599. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2600. sky2_write16(hw, HCU_CCSR, status);
  2601. sky2_write32(hw, CPU_WDOG, 0);
  2602. } else
  2603. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2604. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2605. /* do a SW reset */
  2606. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2607. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2608. /* allow writes to PCI config */
  2609. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2610. /* clear PCI errors, if any */
  2611. status = sky2_pci_read16(hw, PCI_STATUS);
  2612. status |= PCI_STATUS_ERROR_BITS;
  2613. sky2_pci_write16(hw, PCI_STATUS, status);
  2614. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2615. if (pci_is_pcie(pdev)) {
  2616. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2617. 0xfffffffful);
  2618. /* If error bit is stuck on ignore it */
  2619. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2620. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2621. else
  2622. hwe_mask |= Y2_IS_PCI_EXP;
  2623. }
  2624. sky2_power_on(hw);
  2625. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2626. for (i = 0; i < hw->ports; i++) {
  2627. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2628. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2629. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2630. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2631. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2632. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2633. | GMC_BYP_RETR_ON);
  2634. }
  2635. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2636. /* enable MACSec clock gating */
  2637. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2638. }
  2639. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2640. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2641. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2642. u16 reg;
  2643. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2644. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2645. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2646. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2647. reg = 10;
  2648. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2649. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2650. } else {
  2651. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2652. reg = 3;
  2653. }
  2654. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2655. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2656. /* reset PHY Link Detect */
  2657. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2658. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2659. /* check if PSMv2 was running before */
  2660. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2661. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2662. /* restore the PCIe Link Control register */
  2663. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2664. reg);
  2665. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2666. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2667. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2668. }
  2669. /* Clear I2C IRQ noise */
  2670. sky2_write32(hw, B2_I2C_IRQ, 1);
  2671. /* turn off hardware timer (unused) */
  2672. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2673. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2674. /* Turn off descriptor polling */
  2675. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2676. /* Turn off receive timestamp */
  2677. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2678. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2679. /* enable the Tx Arbiters */
  2680. for (i = 0; i < hw->ports; i++)
  2681. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2682. /* Initialize ram interface */
  2683. for (i = 0; i < hw->ports; i++) {
  2684. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2685. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2686. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2687. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2688. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2689. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2690. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2691. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2692. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2693. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2694. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2695. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2696. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2697. }
  2698. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2699. for (i = 0; i < hw->ports; i++)
  2700. sky2_gmac_reset(hw, i);
  2701. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2702. hw->st_idx = 0;
  2703. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2704. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2705. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2706. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2707. /* Set the list last index */
  2708. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2709. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2710. sky2_write8(hw, STAT_FIFO_WM, 16);
  2711. /* set Status-FIFO ISR watermark */
  2712. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2713. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2714. else
  2715. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2716. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2717. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2718. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2719. /* enable status unit */
  2720. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2721. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2722. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2723. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2724. }
  2725. /* Take device down (offline).
  2726. * Equivalent to doing dev_stop() but this does not
  2727. * inform upper layers of the transition.
  2728. */
  2729. static void sky2_detach(struct net_device *dev)
  2730. {
  2731. if (netif_running(dev)) {
  2732. netif_tx_lock(dev);
  2733. netif_device_detach(dev); /* stop txq */
  2734. netif_tx_unlock(dev);
  2735. sky2_close(dev);
  2736. }
  2737. }
  2738. /* Bring device back after doing sky2_detach */
  2739. static int sky2_reattach(struct net_device *dev)
  2740. {
  2741. int err = 0;
  2742. if (netif_running(dev)) {
  2743. err = sky2_open(dev);
  2744. if (err) {
  2745. netdev_info(dev, "could not restart %d\n", err);
  2746. dev_close(dev);
  2747. } else {
  2748. netif_device_attach(dev);
  2749. sky2_set_multicast(dev);
  2750. }
  2751. }
  2752. return err;
  2753. }
  2754. static void sky2_all_down(struct sky2_hw *hw)
  2755. {
  2756. int i;
  2757. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2758. sky2_read32(hw, B0_IMSK);
  2759. sky2_write32(hw, B0_IMSK, 0);
  2760. synchronize_irq(hw->pdev->irq);
  2761. napi_disable(&hw->napi);
  2762. }
  2763. for (i = 0; i < hw->ports; i++) {
  2764. struct net_device *dev = hw->dev[i];
  2765. struct sky2_port *sky2 = netdev_priv(dev);
  2766. if (!netif_running(dev))
  2767. continue;
  2768. netif_carrier_off(dev);
  2769. netif_tx_disable(dev);
  2770. sky2_hw_down(sky2);
  2771. }
  2772. }
  2773. static void sky2_all_up(struct sky2_hw *hw)
  2774. {
  2775. u32 imask = Y2_IS_BASE;
  2776. int i;
  2777. for (i = 0; i < hw->ports; i++) {
  2778. struct net_device *dev = hw->dev[i];
  2779. struct sky2_port *sky2 = netdev_priv(dev);
  2780. if (!netif_running(dev))
  2781. continue;
  2782. sky2_hw_up(sky2);
  2783. sky2_set_multicast(dev);
  2784. imask |= portirq_msk[i];
  2785. netif_wake_queue(dev);
  2786. }
  2787. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2788. sky2_write32(hw, B0_IMSK, imask);
  2789. sky2_read32(hw, B0_IMSK);
  2790. sky2_read32(hw, B0_Y2_SP_LISR);
  2791. napi_enable(&hw->napi);
  2792. }
  2793. }
  2794. static void sky2_restart(struct work_struct *work)
  2795. {
  2796. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2797. rtnl_lock();
  2798. sky2_all_down(hw);
  2799. sky2_reset(hw);
  2800. sky2_all_up(hw);
  2801. rtnl_unlock();
  2802. }
  2803. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2804. {
  2805. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2806. }
  2807. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2808. {
  2809. const struct sky2_port *sky2 = netdev_priv(dev);
  2810. wol->supported = sky2_wol_supported(sky2->hw);
  2811. wol->wolopts = sky2->wol;
  2812. }
  2813. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2814. {
  2815. struct sky2_port *sky2 = netdev_priv(dev);
  2816. struct sky2_hw *hw = sky2->hw;
  2817. bool enable_wakeup = false;
  2818. int i;
  2819. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2820. !device_can_wakeup(&hw->pdev->dev))
  2821. return -EOPNOTSUPP;
  2822. sky2->wol = wol->wolopts;
  2823. for (i = 0; i < hw->ports; i++) {
  2824. struct net_device *dev = hw->dev[i];
  2825. struct sky2_port *sky2 = netdev_priv(dev);
  2826. if (sky2->wol)
  2827. enable_wakeup = true;
  2828. }
  2829. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2830. return 0;
  2831. }
  2832. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2833. {
  2834. if (sky2_is_copper(hw)) {
  2835. u32 modes = SUPPORTED_10baseT_Half
  2836. | SUPPORTED_10baseT_Full
  2837. | SUPPORTED_100baseT_Half
  2838. | SUPPORTED_100baseT_Full;
  2839. if (hw->flags & SKY2_HW_GIGABIT)
  2840. modes |= SUPPORTED_1000baseT_Half
  2841. | SUPPORTED_1000baseT_Full;
  2842. return modes;
  2843. } else
  2844. return SUPPORTED_1000baseT_Half
  2845. | SUPPORTED_1000baseT_Full;
  2846. }
  2847. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2848. {
  2849. struct sky2_port *sky2 = netdev_priv(dev);
  2850. struct sky2_hw *hw = sky2->hw;
  2851. ecmd->transceiver = XCVR_INTERNAL;
  2852. ecmd->supported = sky2_supported_modes(hw);
  2853. ecmd->phy_address = PHY_ADDR_MARV;
  2854. if (sky2_is_copper(hw)) {
  2855. ecmd->port = PORT_TP;
  2856. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2857. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2858. } else {
  2859. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2860. ecmd->port = PORT_FIBRE;
  2861. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2862. }
  2863. ecmd->advertising = sky2->advertising;
  2864. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2865. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2866. ecmd->duplex = sky2->duplex;
  2867. return 0;
  2868. }
  2869. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2870. {
  2871. struct sky2_port *sky2 = netdev_priv(dev);
  2872. const struct sky2_hw *hw = sky2->hw;
  2873. u32 supported = sky2_supported_modes(hw);
  2874. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2875. if (ecmd->advertising & ~supported)
  2876. return -EINVAL;
  2877. if (sky2_is_copper(hw))
  2878. sky2->advertising = ecmd->advertising |
  2879. ADVERTISED_TP |
  2880. ADVERTISED_Autoneg;
  2881. else
  2882. sky2->advertising = ecmd->advertising |
  2883. ADVERTISED_FIBRE |
  2884. ADVERTISED_Autoneg;
  2885. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2886. sky2->duplex = -1;
  2887. sky2->speed = -1;
  2888. } else {
  2889. u32 setting;
  2890. u32 speed = ethtool_cmd_speed(ecmd);
  2891. switch (speed) {
  2892. case SPEED_1000:
  2893. if (ecmd->duplex == DUPLEX_FULL)
  2894. setting = SUPPORTED_1000baseT_Full;
  2895. else if (ecmd->duplex == DUPLEX_HALF)
  2896. setting = SUPPORTED_1000baseT_Half;
  2897. else
  2898. return -EINVAL;
  2899. break;
  2900. case SPEED_100:
  2901. if (ecmd->duplex == DUPLEX_FULL)
  2902. setting = SUPPORTED_100baseT_Full;
  2903. else if (ecmd->duplex == DUPLEX_HALF)
  2904. setting = SUPPORTED_100baseT_Half;
  2905. else
  2906. return -EINVAL;
  2907. break;
  2908. case SPEED_10:
  2909. if (ecmd->duplex == DUPLEX_FULL)
  2910. setting = SUPPORTED_10baseT_Full;
  2911. else if (ecmd->duplex == DUPLEX_HALF)
  2912. setting = SUPPORTED_10baseT_Half;
  2913. else
  2914. return -EINVAL;
  2915. break;
  2916. default:
  2917. return -EINVAL;
  2918. }
  2919. if ((setting & supported) == 0)
  2920. return -EINVAL;
  2921. sky2->speed = speed;
  2922. sky2->duplex = ecmd->duplex;
  2923. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2924. }
  2925. if (netif_running(dev)) {
  2926. sky2_phy_reinit(sky2);
  2927. sky2_set_multicast(dev);
  2928. }
  2929. return 0;
  2930. }
  2931. static void sky2_get_drvinfo(struct net_device *dev,
  2932. struct ethtool_drvinfo *info)
  2933. {
  2934. struct sky2_port *sky2 = netdev_priv(dev);
  2935. strcpy(info->driver, DRV_NAME);
  2936. strcpy(info->version, DRV_VERSION);
  2937. strcpy(info->fw_version, "N/A");
  2938. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2939. }
  2940. static const struct sky2_stat {
  2941. char name[ETH_GSTRING_LEN];
  2942. u16 offset;
  2943. } sky2_stats[] = {
  2944. { "tx_bytes", GM_TXO_OK_HI },
  2945. { "rx_bytes", GM_RXO_OK_HI },
  2946. { "tx_broadcast", GM_TXF_BC_OK },
  2947. { "rx_broadcast", GM_RXF_BC_OK },
  2948. { "tx_multicast", GM_TXF_MC_OK },
  2949. { "rx_multicast", GM_RXF_MC_OK },
  2950. { "tx_unicast", GM_TXF_UC_OK },
  2951. { "rx_unicast", GM_RXF_UC_OK },
  2952. { "tx_mac_pause", GM_TXF_MPAUSE },
  2953. { "rx_mac_pause", GM_RXF_MPAUSE },
  2954. { "collisions", GM_TXF_COL },
  2955. { "late_collision",GM_TXF_LAT_COL },
  2956. { "aborted", GM_TXF_ABO_COL },
  2957. { "single_collisions", GM_TXF_SNG_COL },
  2958. { "multi_collisions", GM_TXF_MUL_COL },
  2959. { "rx_short", GM_RXF_SHT },
  2960. { "rx_runt", GM_RXE_FRAG },
  2961. { "rx_64_byte_packets", GM_RXF_64B },
  2962. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2963. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2964. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2965. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2966. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2967. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2968. { "rx_too_long", GM_RXF_LNG_ERR },
  2969. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2970. { "rx_jabber", GM_RXF_JAB_PKT },
  2971. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2972. { "tx_64_byte_packets", GM_TXF_64B },
  2973. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2974. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2975. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2976. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2977. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2978. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2979. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2980. };
  2981. static u32 sky2_get_msglevel(struct net_device *netdev)
  2982. {
  2983. struct sky2_port *sky2 = netdev_priv(netdev);
  2984. return sky2->msg_enable;
  2985. }
  2986. static int sky2_nway_reset(struct net_device *dev)
  2987. {
  2988. struct sky2_port *sky2 = netdev_priv(dev);
  2989. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2990. return -EINVAL;
  2991. sky2_phy_reinit(sky2);
  2992. sky2_set_multicast(dev);
  2993. return 0;
  2994. }
  2995. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2996. {
  2997. struct sky2_hw *hw = sky2->hw;
  2998. unsigned port = sky2->port;
  2999. int i;
  3000. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  3001. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  3002. for (i = 2; i < count; i++)
  3003. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  3004. }
  3005. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  3006. {
  3007. struct sky2_port *sky2 = netdev_priv(netdev);
  3008. sky2->msg_enable = value;
  3009. }
  3010. static int sky2_get_sset_count(struct net_device *dev, int sset)
  3011. {
  3012. switch (sset) {
  3013. case ETH_SS_STATS:
  3014. return ARRAY_SIZE(sky2_stats);
  3015. default:
  3016. return -EOPNOTSUPP;
  3017. }
  3018. }
  3019. static void sky2_get_ethtool_stats(struct net_device *dev,
  3020. struct ethtool_stats *stats, u64 * data)
  3021. {
  3022. struct sky2_port *sky2 = netdev_priv(dev);
  3023. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  3024. }
  3025. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  3026. {
  3027. int i;
  3028. switch (stringset) {
  3029. case ETH_SS_STATS:
  3030. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  3031. memcpy(data + i * ETH_GSTRING_LEN,
  3032. sky2_stats[i].name, ETH_GSTRING_LEN);
  3033. break;
  3034. }
  3035. }
  3036. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3037. {
  3038. struct sky2_port *sky2 = netdev_priv(dev);
  3039. struct sky2_hw *hw = sky2->hw;
  3040. unsigned port = sky2->port;
  3041. const struct sockaddr *addr = p;
  3042. if (!is_valid_ether_addr(addr->sa_data))
  3043. return -EADDRNOTAVAIL;
  3044. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  3045. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3046. dev->dev_addr, ETH_ALEN);
  3047. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3048. dev->dev_addr, ETH_ALEN);
  3049. /* virtual address for data */
  3050. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3051. /* physical address: used for pause frames */
  3052. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3053. return 0;
  3054. }
  3055. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3056. {
  3057. u32 bit;
  3058. bit = ether_crc(ETH_ALEN, addr) & 63;
  3059. filter[bit >> 3] |= 1 << (bit & 7);
  3060. }
  3061. static void sky2_set_multicast(struct net_device *dev)
  3062. {
  3063. struct sky2_port *sky2 = netdev_priv(dev);
  3064. struct sky2_hw *hw = sky2->hw;
  3065. unsigned port = sky2->port;
  3066. struct netdev_hw_addr *ha;
  3067. u16 reg;
  3068. u8 filter[8];
  3069. int rx_pause;
  3070. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3071. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3072. memset(filter, 0, sizeof(filter));
  3073. reg = gma_read16(hw, port, GM_RX_CTRL);
  3074. reg |= GM_RXCR_UCF_ENA;
  3075. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3076. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3077. else if (dev->flags & IFF_ALLMULTI)
  3078. memset(filter, 0xff, sizeof(filter));
  3079. else if (netdev_mc_empty(dev) && !rx_pause)
  3080. reg &= ~GM_RXCR_MCF_ENA;
  3081. else {
  3082. reg |= GM_RXCR_MCF_ENA;
  3083. if (rx_pause)
  3084. sky2_add_filter(filter, pause_mc_addr);
  3085. netdev_for_each_mc_addr(ha, dev)
  3086. sky2_add_filter(filter, ha->addr);
  3087. }
  3088. gma_write16(hw, port, GM_MC_ADDR_H1,
  3089. (u16) filter[0] | ((u16) filter[1] << 8));
  3090. gma_write16(hw, port, GM_MC_ADDR_H2,
  3091. (u16) filter[2] | ((u16) filter[3] << 8));
  3092. gma_write16(hw, port, GM_MC_ADDR_H3,
  3093. (u16) filter[4] | ((u16) filter[5] << 8));
  3094. gma_write16(hw, port, GM_MC_ADDR_H4,
  3095. (u16) filter[6] | ((u16) filter[7] << 8));
  3096. gma_write16(hw, port, GM_RX_CTRL, reg);
  3097. }
  3098. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  3099. struct rtnl_link_stats64 *stats)
  3100. {
  3101. struct sky2_port *sky2 = netdev_priv(dev);
  3102. struct sky2_hw *hw = sky2->hw;
  3103. unsigned port = sky2->port;
  3104. unsigned int start;
  3105. u64 _bytes, _packets;
  3106. do {
  3107. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  3108. _bytes = sky2->rx_stats.bytes;
  3109. _packets = sky2->rx_stats.packets;
  3110. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  3111. stats->rx_packets = _packets;
  3112. stats->rx_bytes = _bytes;
  3113. do {
  3114. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  3115. _bytes = sky2->tx_stats.bytes;
  3116. _packets = sky2->tx_stats.packets;
  3117. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3118. stats->tx_packets = _packets;
  3119. stats->tx_bytes = _bytes;
  3120. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3121. + get_stats32(hw, port, GM_RXF_BC_OK);
  3122. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3123. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3124. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3125. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3126. + get_stats32(hw, port, GM_RXE_FRAG);
  3127. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3128. stats->rx_dropped = dev->stats.rx_dropped;
  3129. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3130. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3131. return stats;
  3132. }
  3133. /* Can have one global because blinking is controlled by
  3134. * ethtool and that is always under RTNL mutex
  3135. */
  3136. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3137. {
  3138. struct sky2_hw *hw = sky2->hw;
  3139. unsigned port = sky2->port;
  3140. spin_lock_bh(&sky2->phy_lock);
  3141. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3142. hw->chip_id == CHIP_ID_YUKON_EX ||
  3143. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3144. u16 pg;
  3145. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3146. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3147. switch (mode) {
  3148. case MO_LED_OFF:
  3149. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3150. PHY_M_LEDC_LOS_CTRL(8) |
  3151. PHY_M_LEDC_INIT_CTRL(8) |
  3152. PHY_M_LEDC_STA1_CTRL(8) |
  3153. PHY_M_LEDC_STA0_CTRL(8));
  3154. break;
  3155. case MO_LED_ON:
  3156. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3157. PHY_M_LEDC_LOS_CTRL(9) |
  3158. PHY_M_LEDC_INIT_CTRL(9) |
  3159. PHY_M_LEDC_STA1_CTRL(9) |
  3160. PHY_M_LEDC_STA0_CTRL(9));
  3161. break;
  3162. case MO_LED_BLINK:
  3163. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3164. PHY_M_LEDC_LOS_CTRL(0xa) |
  3165. PHY_M_LEDC_INIT_CTRL(0xa) |
  3166. PHY_M_LEDC_STA1_CTRL(0xa) |
  3167. PHY_M_LEDC_STA0_CTRL(0xa));
  3168. break;
  3169. case MO_LED_NORM:
  3170. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3171. PHY_M_LEDC_LOS_CTRL(1) |
  3172. PHY_M_LEDC_INIT_CTRL(8) |
  3173. PHY_M_LEDC_STA1_CTRL(7) |
  3174. PHY_M_LEDC_STA0_CTRL(7));
  3175. }
  3176. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3177. } else
  3178. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3179. PHY_M_LED_MO_DUP(mode) |
  3180. PHY_M_LED_MO_10(mode) |
  3181. PHY_M_LED_MO_100(mode) |
  3182. PHY_M_LED_MO_1000(mode) |
  3183. PHY_M_LED_MO_RX(mode) |
  3184. PHY_M_LED_MO_TX(mode));
  3185. spin_unlock_bh(&sky2->phy_lock);
  3186. }
  3187. /* blink LED's for finding board */
  3188. static int sky2_set_phys_id(struct net_device *dev,
  3189. enum ethtool_phys_id_state state)
  3190. {
  3191. struct sky2_port *sky2 = netdev_priv(dev);
  3192. switch (state) {
  3193. case ETHTOOL_ID_ACTIVE:
  3194. return 1; /* cycle on/off once per second */
  3195. case ETHTOOL_ID_INACTIVE:
  3196. sky2_led(sky2, MO_LED_NORM);
  3197. break;
  3198. case ETHTOOL_ID_ON:
  3199. sky2_led(sky2, MO_LED_ON);
  3200. break;
  3201. case ETHTOOL_ID_OFF:
  3202. sky2_led(sky2, MO_LED_OFF);
  3203. break;
  3204. }
  3205. return 0;
  3206. }
  3207. static void sky2_get_pauseparam(struct net_device *dev,
  3208. struct ethtool_pauseparam *ecmd)
  3209. {
  3210. struct sky2_port *sky2 = netdev_priv(dev);
  3211. switch (sky2->flow_mode) {
  3212. case FC_NONE:
  3213. ecmd->tx_pause = ecmd->rx_pause = 0;
  3214. break;
  3215. case FC_TX:
  3216. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3217. break;
  3218. case FC_RX:
  3219. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3220. break;
  3221. case FC_BOTH:
  3222. ecmd->tx_pause = ecmd->rx_pause = 1;
  3223. }
  3224. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3225. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3226. }
  3227. static int sky2_set_pauseparam(struct net_device *dev,
  3228. struct ethtool_pauseparam *ecmd)
  3229. {
  3230. struct sky2_port *sky2 = netdev_priv(dev);
  3231. if (ecmd->autoneg == AUTONEG_ENABLE)
  3232. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3233. else
  3234. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3235. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3236. if (netif_running(dev))
  3237. sky2_phy_reinit(sky2);
  3238. return 0;
  3239. }
  3240. static int sky2_get_coalesce(struct net_device *dev,
  3241. struct ethtool_coalesce *ecmd)
  3242. {
  3243. struct sky2_port *sky2 = netdev_priv(dev);
  3244. struct sky2_hw *hw = sky2->hw;
  3245. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3246. ecmd->tx_coalesce_usecs = 0;
  3247. else {
  3248. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3249. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3250. }
  3251. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3252. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3253. ecmd->rx_coalesce_usecs = 0;
  3254. else {
  3255. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3256. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3257. }
  3258. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3259. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3260. ecmd->rx_coalesce_usecs_irq = 0;
  3261. else {
  3262. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3263. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3264. }
  3265. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3266. return 0;
  3267. }
  3268. /* Note: this affect both ports */
  3269. static int sky2_set_coalesce(struct net_device *dev,
  3270. struct ethtool_coalesce *ecmd)
  3271. {
  3272. struct sky2_port *sky2 = netdev_priv(dev);
  3273. struct sky2_hw *hw = sky2->hw;
  3274. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3275. if (ecmd->tx_coalesce_usecs > tmax ||
  3276. ecmd->rx_coalesce_usecs > tmax ||
  3277. ecmd->rx_coalesce_usecs_irq > tmax)
  3278. return -EINVAL;
  3279. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3280. return -EINVAL;
  3281. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3282. return -EINVAL;
  3283. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3284. return -EINVAL;
  3285. if (ecmd->tx_coalesce_usecs == 0)
  3286. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3287. else {
  3288. sky2_write32(hw, STAT_TX_TIMER_INI,
  3289. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3290. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3291. }
  3292. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3293. if (ecmd->rx_coalesce_usecs == 0)
  3294. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3295. else {
  3296. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3297. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3298. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3299. }
  3300. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3301. if (ecmd->rx_coalesce_usecs_irq == 0)
  3302. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3303. else {
  3304. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3305. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3306. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3307. }
  3308. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3309. return 0;
  3310. }
  3311. /*
  3312. * Hardware is limited to min of 128 and max of 2048 for ring size
  3313. * and rounded up to next power of two
  3314. * to avoid division in modulus calclation
  3315. */
  3316. static unsigned long roundup_ring_size(unsigned long pending)
  3317. {
  3318. return max(128ul, roundup_pow_of_two(pending+1));
  3319. }
  3320. static void sky2_get_ringparam(struct net_device *dev,
  3321. struct ethtool_ringparam *ering)
  3322. {
  3323. struct sky2_port *sky2 = netdev_priv(dev);
  3324. ering->rx_max_pending = RX_MAX_PENDING;
  3325. ering->tx_max_pending = TX_MAX_PENDING;
  3326. ering->rx_pending = sky2->rx_pending;
  3327. ering->tx_pending = sky2->tx_pending;
  3328. }
  3329. static int sky2_set_ringparam(struct net_device *dev,
  3330. struct ethtool_ringparam *ering)
  3331. {
  3332. struct sky2_port *sky2 = netdev_priv(dev);
  3333. if (ering->rx_pending > RX_MAX_PENDING ||
  3334. ering->rx_pending < 8 ||
  3335. ering->tx_pending < TX_MIN_PENDING ||
  3336. ering->tx_pending > TX_MAX_PENDING)
  3337. return -EINVAL;
  3338. sky2_detach(dev);
  3339. sky2->rx_pending = ering->rx_pending;
  3340. sky2->tx_pending = ering->tx_pending;
  3341. sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
  3342. return sky2_reattach(dev);
  3343. }
  3344. static int sky2_get_regs_len(struct net_device *dev)
  3345. {
  3346. return 0x4000;
  3347. }
  3348. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3349. {
  3350. /* This complicated switch statement is to make sure and
  3351. * only access regions that are unreserved.
  3352. * Some blocks are only valid on dual port cards.
  3353. */
  3354. switch (b) {
  3355. /* second port */
  3356. case 5: /* Tx Arbiter 2 */
  3357. case 9: /* RX2 */
  3358. case 14 ... 15: /* TX2 */
  3359. case 17: case 19: /* Ram Buffer 2 */
  3360. case 22 ... 23: /* Tx Ram Buffer 2 */
  3361. case 25: /* Rx MAC Fifo 1 */
  3362. case 27: /* Tx MAC Fifo 2 */
  3363. case 31: /* GPHY 2 */
  3364. case 40 ... 47: /* Pattern Ram 2 */
  3365. case 52: case 54: /* TCP Segmentation 2 */
  3366. case 112 ... 116: /* GMAC 2 */
  3367. return hw->ports > 1;
  3368. case 0: /* Control */
  3369. case 2: /* Mac address */
  3370. case 4: /* Tx Arbiter 1 */
  3371. case 7: /* PCI express reg */
  3372. case 8: /* RX1 */
  3373. case 12 ... 13: /* TX1 */
  3374. case 16: case 18:/* Rx Ram Buffer 1 */
  3375. case 20 ... 21: /* Tx Ram Buffer 1 */
  3376. case 24: /* Rx MAC Fifo 1 */
  3377. case 26: /* Tx MAC Fifo 1 */
  3378. case 28 ... 29: /* Descriptor and status unit */
  3379. case 30: /* GPHY 1*/
  3380. case 32 ... 39: /* Pattern Ram 1 */
  3381. case 48: case 50: /* TCP Segmentation 1 */
  3382. case 56 ... 60: /* PCI space */
  3383. case 80 ... 84: /* GMAC 1 */
  3384. return 1;
  3385. default:
  3386. return 0;
  3387. }
  3388. }
  3389. /*
  3390. * Returns copy of control register region
  3391. * Note: ethtool_get_regs always provides full size (16k) buffer
  3392. */
  3393. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3394. void *p)
  3395. {
  3396. const struct sky2_port *sky2 = netdev_priv(dev);
  3397. const void __iomem *io = sky2->hw->regs;
  3398. unsigned int b;
  3399. regs->version = 1;
  3400. for (b = 0; b < 128; b++) {
  3401. /* skip poisonous diagnostic ram region in block 3 */
  3402. if (b == 3)
  3403. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3404. else if (sky2_reg_access_ok(sky2->hw, b))
  3405. memcpy_fromio(p, io, 128);
  3406. else
  3407. memset(p, 0, 128);
  3408. p += 128;
  3409. io += 128;
  3410. }
  3411. }
  3412. static int sky2_get_eeprom_len(struct net_device *dev)
  3413. {
  3414. struct sky2_port *sky2 = netdev_priv(dev);
  3415. struct sky2_hw *hw = sky2->hw;
  3416. u16 reg2;
  3417. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3418. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3419. }
  3420. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3421. {
  3422. unsigned long start = jiffies;
  3423. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3424. /* Can take up to 10.6 ms for write */
  3425. if (time_after(jiffies, start + HZ/4)) {
  3426. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3427. return -ETIMEDOUT;
  3428. }
  3429. mdelay(1);
  3430. }
  3431. return 0;
  3432. }
  3433. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3434. u16 offset, size_t length)
  3435. {
  3436. int rc = 0;
  3437. while (length > 0) {
  3438. u32 val;
  3439. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3440. rc = sky2_vpd_wait(hw, cap, 0);
  3441. if (rc)
  3442. break;
  3443. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3444. memcpy(data, &val, min(sizeof(val), length));
  3445. offset += sizeof(u32);
  3446. data += sizeof(u32);
  3447. length -= sizeof(u32);
  3448. }
  3449. return rc;
  3450. }
  3451. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3452. u16 offset, unsigned int length)
  3453. {
  3454. unsigned int i;
  3455. int rc = 0;
  3456. for (i = 0; i < length; i += sizeof(u32)) {
  3457. u32 val = *(u32 *)(data + i);
  3458. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3459. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3460. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3461. if (rc)
  3462. break;
  3463. }
  3464. return rc;
  3465. }
  3466. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3467. u8 *data)
  3468. {
  3469. struct sky2_port *sky2 = netdev_priv(dev);
  3470. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3471. if (!cap)
  3472. return -EINVAL;
  3473. eeprom->magic = SKY2_EEPROM_MAGIC;
  3474. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3475. }
  3476. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3477. u8 *data)
  3478. {
  3479. struct sky2_port *sky2 = netdev_priv(dev);
  3480. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3481. if (!cap)
  3482. return -EINVAL;
  3483. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3484. return -EINVAL;
  3485. /* Partial writes not supported */
  3486. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3487. return -EINVAL;
  3488. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3489. }
  3490. static u32 sky2_fix_features(struct net_device *dev, u32 features)
  3491. {
  3492. const struct sky2_port *sky2 = netdev_priv(dev);
  3493. const struct sky2_hw *hw = sky2->hw;
  3494. /* In order to do Jumbo packets on these chips, need to turn off the
  3495. * transmit store/forward. Therefore checksum offload won't work.
  3496. */
  3497. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3498. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3499. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3500. }
  3501. /* Some hardware requires receive checksum for RSS to work. */
  3502. if ( (features & NETIF_F_RXHASH) &&
  3503. !(features & NETIF_F_RXCSUM) &&
  3504. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3505. netdev_info(dev, "receive hashing forces receive checksum\n");
  3506. features |= NETIF_F_RXCSUM;
  3507. }
  3508. return features;
  3509. }
  3510. static int sky2_set_features(struct net_device *dev, u32 features)
  3511. {
  3512. struct sky2_port *sky2 = netdev_priv(dev);
  3513. u32 changed = dev->features ^ features;
  3514. if (changed & NETIF_F_RXCSUM) {
  3515. u32 on = features & NETIF_F_RXCSUM;
  3516. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3517. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3518. }
  3519. if (changed & NETIF_F_RXHASH)
  3520. rx_set_rss(dev, features);
  3521. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3522. sky2_vlan_mode(dev, features);
  3523. return 0;
  3524. }
  3525. static const struct ethtool_ops sky2_ethtool_ops = {
  3526. .get_settings = sky2_get_settings,
  3527. .set_settings = sky2_set_settings,
  3528. .get_drvinfo = sky2_get_drvinfo,
  3529. .get_wol = sky2_get_wol,
  3530. .set_wol = sky2_set_wol,
  3531. .get_msglevel = sky2_get_msglevel,
  3532. .set_msglevel = sky2_set_msglevel,
  3533. .nway_reset = sky2_nway_reset,
  3534. .get_regs_len = sky2_get_regs_len,
  3535. .get_regs = sky2_get_regs,
  3536. .get_link = ethtool_op_get_link,
  3537. .get_eeprom_len = sky2_get_eeprom_len,
  3538. .get_eeprom = sky2_get_eeprom,
  3539. .set_eeprom = sky2_set_eeprom,
  3540. .get_strings = sky2_get_strings,
  3541. .get_coalesce = sky2_get_coalesce,
  3542. .set_coalesce = sky2_set_coalesce,
  3543. .get_ringparam = sky2_get_ringparam,
  3544. .set_ringparam = sky2_set_ringparam,
  3545. .get_pauseparam = sky2_get_pauseparam,
  3546. .set_pauseparam = sky2_set_pauseparam,
  3547. .set_phys_id = sky2_set_phys_id,
  3548. .get_sset_count = sky2_get_sset_count,
  3549. .get_ethtool_stats = sky2_get_ethtool_stats,
  3550. };
  3551. #ifdef CONFIG_SKY2_DEBUG
  3552. static struct dentry *sky2_debug;
  3553. /*
  3554. * Read and parse the first part of Vital Product Data
  3555. */
  3556. #define VPD_SIZE 128
  3557. #define VPD_MAGIC 0x82
  3558. static const struct vpd_tag {
  3559. char tag[2];
  3560. char *label;
  3561. } vpd_tags[] = {
  3562. { "PN", "Part Number" },
  3563. { "EC", "Engineering Level" },
  3564. { "MN", "Manufacturer" },
  3565. { "SN", "Serial Number" },
  3566. { "YA", "Asset Tag" },
  3567. { "VL", "First Error Log Message" },
  3568. { "VF", "Second Error Log Message" },
  3569. { "VB", "Boot Agent ROM Configuration" },
  3570. { "VE", "EFI UNDI Configuration" },
  3571. };
  3572. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3573. {
  3574. size_t vpd_size;
  3575. loff_t offs;
  3576. u8 len;
  3577. unsigned char *buf;
  3578. u16 reg2;
  3579. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3580. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3581. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3582. buf = kmalloc(vpd_size, GFP_KERNEL);
  3583. if (!buf) {
  3584. seq_puts(seq, "no memory!\n");
  3585. return;
  3586. }
  3587. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3588. seq_puts(seq, "VPD read failed\n");
  3589. goto out;
  3590. }
  3591. if (buf[0] != VPD_MAGIC) {
  3592. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3593. goto out;
  3594. }
  3595. len = buf[1];
  3596. if (len == 0 || len > vpd_size - 4) {
  3597. seq_printf(seq, "Invalid id length: %d\n", len);
  3598. goto out;
  3599. }
  3600. seq_printf(seq, "%.*s\n", len, buf + 3);
  3601. offs = len + 3;
  3602. while (offs < vpd_size - 4) {
  3603. int i;
  3604. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3605. break;
  3606. len = buf[offs + 2];
  3607. if (offs + len + 3 >= vpd_size)
  3608. break;
  3609. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3610. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3611. seq_printf(seq, " %s: %.*s\n",
  3612. vpd_tags[i].label, len, buf + offs + 3);
  3613. break;
  3614. }
  3615. }
  3616. offs += len + 3;
  3617. }
  3618. out:
  3619. kfree(buf);
  3620. }
  3621. static int sky2_debug_show(struct seq_file *seq, void *v)
  3622. {
  3623. struct net_device *dev = seq->private;
  3624. const struct sky2_port *sky2 = netdev_priv(dev);
  3625. struct sky2_hw *hw = sky2->hw;
  3626. unsigned port = sky2->port;
  3627. unsigned idx, last;
  3628. int sop;
  3629. sky2_show_vpd(seq, hw);
  3630. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3631. sky2_read32(hw, B0_ISRC),
  3632. sky2_read32(hw, B0_IMSK),
  3633. sky2_read32(hw, B0_Y2_SP_ICR));
  3634. if (!netif_running(dev)) {
  3635. seq_printf(seq, "network not running\n");
  3636. return 0;
  3637. }
  3638. napi_disable(&hw->napi);
  3639. last = sky2_read16(hw, STAT_PUT_IDX);
  3640. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3641. if (hw->st_idx == last)
  3642. seq_puts(seq, "Status ring (empty)\n");
  3643. else {
  3644. seq_puts(seq, "Status ring\n");
  3645. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3646. idx = RING_NEXT(idx, hw->st_size)) {
  3647. const struct sky2_status_le *le = hw->st_le + idx;
  3648. seq_printf(seq, "[%d] %#x %d %#x\n",
  3649. idx, le->opcode, le->length, le->status);
  3650. }
  3651. seq_puts(seq, "\n");
  3652. }
  3653. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3654. sky2->tx_cons, sky2->tx_prod,
  3655. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3656. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3657. /* Dump contents of tx ring */
  3658. sop = 1;
  3659. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3660. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3661. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3662. u32 a = le32_to_cpu(le->addr);
  3663. if (sop)
  3664. seq_printf(seq, "%u:", idx);
  3665. sop = 0;
  3666. switch (le->opcode & ~HW_OWNER) {
  3667. case OP_ADDR64:
  3668. seq_printf(seq, " %#x:", a);
  3669. break;
  3670. case OP_LRGLEN:
  3671. seq_printf(seq, " mtu=%d", a);
  3672. break;
  3673. case OP_VLAN:
  3674. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3675. break;
  3676. case OP_TCPLISW:
  3677. seq_printf(seq, " csum=%#x", a);
  3678. break;
  3679. case OP_LARGESEND:
  3680. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3681. break;
  3682. case OP_PACKET:
  3683. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3684. break;
  3685. case OP_BUFFER:
  3686. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3687. break;
  3688. default:
  3689. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3690. a, le16_to_cpu(le->length));
  3691. }
  3692. if (le->ctrl & EOP) {
  3693. seq_putc(seq, '\n');
  3694. sop = 1;
  3695. }
  3696. }
  3697. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3698. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3699. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3700. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3701. sky2_read32(hw, B0_Y2_SP_LISR);
  3702. napi_enable(&hw->napi);
  3703. return 0;
  3704. }
  3705. static int sky2_debug_open(struct inode *inode, struct file *file)
  3706. {
  3707. return single_open(file, sky2_debug_show, inode->i_private);
  3708. }
  3709. static const struct file_operations sky2_debug_fops = {
  3710. .owner = THIS_MODULE,
  3711. .open = sky2_debug_open,
  3712. .read = seq_read,
  3713. .llseek = seq_lseek,
  3714. .release = single_release,
  3715. };
  3716. /*
  3717. * Use network device events to create/remove/rename
  3718. * debugfs file entries
  3719. */
  3720. static int sky2_device_event(struct notifier_block *unused,
  3721. unsigned long event, void *ptr)
  3722. {
  3723. struct net_device *dev = ptr;
  3724. struct sky2_port *sky2 = netdev_priv(dev);
  3725. if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
  3726. return NOTIFY_DONE;
  3727. switch (event) {
  3728. case NETDEV_CHANGENAME:
  3729. if (sky2->debugfs) {
  3730. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3731. sky2_debug, dev->name);
  3732. }
  3733. break;
  3734. case NETDEV_GOING_DOWN:
  3735. if (sky2->debugfs) {
  3736. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3737. debugfs_remove(sky2->debugfs);
  3738. sky2->debugfs = NULL;
  3739. }
  3740. break;
  3741. case NETDEV_UP:
  3742. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3743. sky2_debug, dev,
  3744. &sky2_debug_fops);
  3745. if (IS_ERR(sky2->debugfs))
  3746. sky2->debugfs = NULL;
  3747. }
  3748. return NOTIFY_DONE;
  3749. }
  3750. static struct notifier_block sky2_notifier = {
  3751. .notifier_call = sky2_device_event,
  3752. };
  3753. static __init void sky2_debug_init(void)
  3754. {
  3755. struct dentry *ent;
  3756. ent = debugfs_create_dir("sky2", NULL);
  3757. if (!ent || IS_ERR(ent))
  3758. return;
  3759. sky2_debug = ent;
  3760. register_netdevice_notifier(&sky2_notifier);
  3761. }
  3762. static __exit void sky2_debug_cleanup(void)
  3763. {
  3764. if (sky2_debug) {
  3765. unregister_netdevice_notifier(&sky2_notifier);
  3766. debugfs_remove(sky2_debug);
  3767. sky2_debug = NULL;
  3768. }
  3769. }
  3770. #else
  3771. #define sky2_debug_init()
  3772. #define sky2_debug_cleanup()
  3773. #endif
  3774. /* Two copies of network device operations to handle special case of
  3775. not allowing netpoll on second port */
  3776. static const struct net_device_ops sky2_netdev_ops[2] = {
  3777. {
  3778. .ndo_open = sky2_open,
  3779. .ndo_stop = sky2_close,
  3780. .ndo_start_xmit = sky2_xmit_frame,
  3781. .ndo_do_ioctl = sky2_ioctl,
  3782. .ndo_validate_addr = eth_validate_addr,
  3783. .ndo_set_mac_address = sky2_set_mac_address,
  3784. .ndo_set_rx_mode = sky2_set_multicast,
  3785. .ndo_change_mtu = sky2_change_mtu,
  3786. .ndo_fix_features = sky2_fix_features,
  3787. .ndo_set_features = sky2_set_features,
  3788. .ndo_tx_timeout = sky2_tx_timeout,
  3789. .ndo_get_stats64 = sky2_get_stats,
  3790. #ifdef CONFIG_NET_POLL_CONTROLLER
  3791. .ndo_poll_controller = sky2_netpoll,
  3792. #endif
  3793. },
  3794. {
  3795. .ndo_open = sky2_open,
  3796. .ndo_stop = sky2_close,
  3797. .ndo_start_xmit = sky2_xmit_frame,
  3798. .ndo_do_ioctl = sky2_ioctl,
  3799. .ndo_validate_addr = eth_validate_addr,
  3800. .ndo_set_mac_address = sky2_set_mac_address,
  3801. .ndo_set_rx_mode = sky2_set_multicast,
  3802. .ndo_change_mtu = sky2_change_mtu,
  3803. .ndo_fix_features = sky2_fix_features,
  3804. .ndo_set_features = sky2_set_features,
  3805. .ndo_tx_timeout = sky2_tx_timeout,
  3806. .ndo_get_stats64 = sky2_get_stats,
  3807. },
  3808. };
  3809. /* Initialize network device */
  3810. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3811. unsigned port,
  3812. int highmem, int wol)
  3813. {
  3814. struct sky2_port *sky2;
  3815. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3816. if (!dev) {
  3817. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3818. return NULL;
  3819. }
  3820. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3821. dev->irq = hw->pdev->irq;
  3822. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3823. dev->watchdog_timeo = TX_WATCHDOG;
  3824. dev->netdev_ops = &sky2_netdev_ops[port];
  3825. sky2 = netdev_priv(dev);
  3826. sky2->netdev = dev;
  3827. sky2->hw = hw;
  3828. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3829. /* Auto speed and flow control */
  3830. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3831. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3832. dev->hw_features |= NETIF_F_RXCSUM;
  3833. sky2->flow_mode = FC_BOTH;
  3834. sky2->duplex = -1;
  3835. sky2->speed = -1;
  3836. sky2->advertising = sky2_supported_modes(hw);
  3837. sky2->wol = wol;
  3838. spin_lock_init(&sky2->phy_lock);
  3839. sky2->tx_pending = TX_DEF_PENDING;
  3840. sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
  3841. sky2->rx_pending = RX_DEF_PENDING;
  3842. hw->dev[port] = dev;
  3843. sky2->port = port;
  3844. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3845. if (highmem)
  3846. dev->features |= NETIF_F_HIGHDMA;
  3847. /* Enable receive hashing unless hardware is known broken */
  3848. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3849. dev->hw_features |= NETIF_F_RXHASH;
  3850. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3851. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3852. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3853. }
  3854. dev->features |= dev->hw_features;
  3855. /* read the mac address */
  3856. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3857. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3858. return dev;
  3859. }
  3860. static void __devinit sky2_show_addr(struct net_device *dev)
  3861. {
  3862. const struct sky2_port *sky2 = netdev_priv(dev);
  3863. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3864. }
  3865. /* Handle software interrupt used during MSI test */
  3866. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3867. {
  3868. struct sky2_hw *hw = dev_id;
  3869. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3870. if (status == 0)
  3871. return IRQ_NONE;
  3872. if (status & Y2_IS_IRQ_SW) {
  3873. hw->flags |= SKY2_HW_USE_MSI;
  3874. wake_up(&hw->msi_wait);
  3875. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3876. }
  3877. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3878. return IRQ_HANDLED;
  3879. }
  3880. /* Test interrupt path by forcing a a software IRQ */
  3881. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3882. {
  3883. struct pci_dev *pdev = hw->pdev;
  3884. int err;
  3885. init_waitqueue_head(&hw->msi_wait);
  3886. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3887. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3888. if (err) {
  3889. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3890. return err;
  3891. }
  3892. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3893. sky2_read8(hw, B0_CTST);
  3894. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3895. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3896. /* MSI test failed, go back to INTx mode */
  3897. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3898. "switching to INTx mode.\n");
  3899. err = -EOPNOTSUPP;
  3900. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3901. }
  3902. sky2_write32(hw, B0_IMSK, 0);
  3903. sky2_read32(hw, B0_IMSK);
  3904. free_irq(pdev->irq, hw);
  3905. return err;
  3906. }
  3907. /* This driver supports yukon2 chipset only */
  3908. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3909. {
  3910. const char *name[] = {
  3911. "XL", /* 0xb3 */
  3912. "EC Ultra", /* 0xb4 */
  3913. "Extreme", /* 0xb5 */
  3914. "EC", /* 0xb6 */
  3915. "FE", /* 0xb7 */
  3916. "FE+", /* 0xb8 */
  3917. "Supreme", /* 0xb9 */
  3918. "UL 2", /* 0xba */
  3919. "Unknown", /* 0xbb */
  3920. "Optima", /* 0xbc */
  3921. "Optima Prime", /* 0xbd */
  3922. "Optima 2", /* 0xbe */
  3923. };
  3924. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  3925. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3926. else
  3927. snprintf(buf, sz, "(chip %#x)", chipid);
  3928. return buf;
  3929. }
  3930. static int __devinit sky2_probe(struct pci_dev *pdev,
  3931. const struct pci_device_id *ent)
  3932. {
  3933. struct net_device *dev, *dev1;
  3934. struct sky2_hw *hw;
  3935. int err, using_dac = 0, wol_default;
  3936. u32 reg;
  3937. char buf1[16];
  3938. err = pci_enable_device(pdev);
  3939. if (err) {
  3940. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3941. goto err_out;
  3942. }
  3943. /* Get configuration information
  3944. * Note: only regular PCI config access once to test for HW issues
  3945. * other PCI access through shared memory for speed and to
  3946. * avoid MMCONFIG problems.
  3947. */
  3948. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3949. if (err) {
  3950. dev_err(&pdev->dev, "PCI read config failed\n");
  3951. goto err_out;
  3952. }
  3953. if (~reg == 0) {
  3954. dev_err(&pdev->dev, "PCI configuration read error\n");
  3955. goto err_out;
  3956. }
  3957. err = pci_request_regions(pdev, DRV_NAME);
  3958. if (err) {
  3959. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3960. goto err_out_disable;
  3961. }
  3962. pci_set_master(pdev);
  3963. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3964. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3965. using_dac = 1;
  3966. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3967. if (err < 0) {
  3968. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3969. "for consistent allocations\n");
  3970. goto err_out_free_regions;
  3971. }
  3972. } else {
  3973. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3974. if (err) {
  3975. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3976. goto err_out_free_regions;
  3977. }
  3978. }
  3979. #ifdef __BIG_ENDIAN
  3980. /* The sk98lin vendor driver uses hardware byte swapping but
  3981. * this driver uses software swapping.
  3982. */
  3983. reg &= ~PCI_REV_DESC;
  3984. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3985. if (err) {
  3986. dev_err(&pdev->dev, "PCI write config failed\n");
  3987. goto err_out_free_regions;
  3988. }
  3989. #endif
  3990. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3991. err = -ENOMEM;
  3992. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3993. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3994. if (!hw) {
  3995. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3996. goto err_out_free_regions;
  3997. }
  3998. hw->pdev = pdev;
  3999. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  4000. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  4001. if (!hw->regs) {
  4002. dev_err(&pdev->dev, "cannot map device registers\n");
  4003. goto err_out_free_hw;
  4004. }
  4005. err = sky2_init(hw);
  4006. if (err)
  4007. goto err_out_iounmap;
  4008. /* ring for status responses */
  4009. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  4010. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4011. &hw->st_dma);
  4012. if (!hw->st_le)
  4013. goto err_out_reset;
  4014. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  4015. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  4016. sky2_reset(hw);
  4017. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  4018. if (!dev) {
  4019. err = -ENOMEM;
  4020. goto err_out_free_pci;
  4021. }
  4022. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  4023. err = sky2_test_msi(hw);
  4024. if (err == -EOPNOTSUPP)
  4025. pci_disable_msi(pdev);
  4026. else if (err)
  4027. goto err_out_free_netdev;
  4028. }
  4029. err = register_netdev(dev);
  4030. if (err) {
  4031. dev_err(&pdev->dev, "cannot register net device\n");
  4032. goto err_out_free_netdev;
  4033. }
  4034. netif_carrier_off(dev);
  4035. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  4036. sky2_show_addr(dev);
  4037. if (hw->ports > 1) {
  4038. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4039. if (!dev1) {
  4040. err = -ENOMEM;
  4041. goto err_out_unregister;
  4042. }
  4043. err = register_netdev(dev1);
  4044. if (err) {
  4045. dev_err(&pdev->dev, "cannot register second net device\n");
  4046. goto err_out_free_dev1;
  4047. }
  4048. err = sky2_setup_irq(hw, hw->irq_name);
  4049. if (err)
  4050. goto err_out_unregister_dev1;
  4051. sky2_show_addr(dev1);
  4052. }
  4053. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  4054. INIT_WORK(&hw->restart_work, sky2_restart);
  4055. pci_set_drvdata(pdev, hw);
  4056. pdev->d3_delay = 150;
  4057. return 0;
  4058. err_out_unregister_dev1:
  4059. unregister_netdev(dev1);
  4060. err_out_free_dev1:
  4061. free_netdev(dev1);
  4062. err_out_unregister:
  4063. if (hw->flags & SKY2_HW_USE_MSI)
  4064. pci_disable_msi(pdev);
  4065. unregister_netdev(dev);
  4066. err_out_free_netdev:
  4067. free_netdev(dev);
  4068. err_out_free_pci:
  4069. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4070. hw->st_le, hw->st_dma);
  4071. err_out_reset:
  4072. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4073. err_out_iounmap:
  4074. iounmap(hw->regs);
  4075. err_out_free_hw:
  4076. kfree(hw);
  4077. err_out_free_regions:
  4078. pci_release_regions(pdev);
  4079. err_out_disable:
  4080. pci_disable_device(pdev);
  4081. err_out:
  4082. pci_set_drvdata(pdev, NULL);
  4083. return err;
  4084. }
  4085. static void __devexit sky2_remove(struct pci_dev *pdev)
  4086. {
  4087. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4088. int i;
  4089. if (!hw)
  4090. return;
  4091. del_timer_sync(&hw->watchdog_timer);
  4092. cancel_work_sync(&hw->restart_work);
  4093. for (i = hw->ports-1; i >= 0; --i)
  4094. unregister_netdev(hw->dev[i]);
  4095. sky2_write32(hw, B0_IMSK, 0);
  4096. sky2_read32(hw, B0_IMSK);
  4097. sky2_power_aux(hw);
  4098. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4099. sky2_read8(hw, B0_CTST);
  4100. if (hw->ports > 1) {
  4101. napi_disable(&hw->napi);
  4102. free_irq(pdev->irq, hw);
  4103. }
  4104. if (hw->flags & SKY2_HW_USE_MSI)
  4105. pci_disable_msi(pdev);
  4106. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4107. hw->st_le, hw->st_dma);
  4108. pci_release_regions(pdev);
  4109. pci_disable_device(pdev);
  4110. for (i = hw->ports-1; i >= 0; --i)
  4111. free_netdev(hw->dev[i]);
  4112. iounmap(hw->regs);
  4113. kfree(hw);
  4114. pci_set_drvdata(pdev, NULL);
  4115. }
  4116. static int sky2_suspend(struct device *dev)
  4117. {
  4118. struct pci_dev *pdev = to_pci_dev(dev);
  4119. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4120. int i;
  4121. if (!hw)
  4122. return 0;
  4123. del_timer_sync(&hw->watchdog_timer);
  4124. cancel_work_sync(&hw->restart_work);
  4125. rtnl_lock();
  4126. sky2_all_down(hw);
  4127. for (i = 0; i < hw->ports; i++) {
  4128. struct net_device *dev = hw->dev[i];
  4129. struct sky2_port *sky2 = netdev_priv(dev);
  4130. if (sky2->wol)
  4131. sky2_wol_init(sky2);
  4132. }
  4133. sky2_power_aux(hw);
  4134. rtnl_unlock();
  4135. return 0;
  4136. }
  4137. #ifdef CONFIG_PM_SLEEP
  4138. static int sky2_resume(struct device *dev)
  4139. {
  4140. struct pci_dev *pdev = to_pci_dev(dev);
  4141. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4142. int err;
  4143. if (!hw)
  4144. return 0;
  4145. /* Re-enable all clocks */
  4146. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4147. if (err) {
  4148. dev_err(&pdev->dev, "PCI write config failed\n");
  4149. goto out;
  4150. }
  4151. rtnl_lock();
  4152. sky2_reset(hw);
  4153. sky2_all_up(hw);
  4154. rtnl_unlock();
  4155. return 0;
  4156. out:
  4157. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4158. pci_disable_device(pdev);
  4159. return err;
  4160. }
  4161. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4162. #define SKY2_PM_OPS (&sky2_pm_ops)
  4163. #else
  4164. #define SKY2_PM_OPS NULL
  4165. #endif
  4166. static void sky2_shutdown(struct pci_dev *pdev)
  4167. {
  4168. sky2_suspend(&pdev->dev);
  4169. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4170. pci_set_power_state(pdev, PCI_D3hot);
  4171. }
  4172. static struct pci_driver sky2_driver = {
  4173. .name = DRV_NAME,
  4174. .id_table = sky2_id_table,
  4175. .probe = sky2_probe,
  4176. .remove = __devexit_p(sky2_remove),
  4177. .shutdown = sky2_shutdown,
  4178. .driver.pm = SKY2_PM_OPS,
  4179. };
  4180. static int __init sky2_init_module(void)
  4181. {
  4182. pr_info("driver version " DRV_VERSION "\n");
  4183. sky2_debug_init();
  4184. return pci_register_driver(&sky2_driver);
  4185. }
  4186. static void __exit sky2_cleanup_module(void)
  4187. {
  4188. pci_unregister_driver(&sky2_driver);
  4189. sky2_debug_cleanup();
  4190. }
  4191. module_init(sky2_init_module);
  4192. module_exit(sky2_cleanup_module);
  4193. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4194. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4195. MODULE_LICENSE("GPL");
  4196. MODULE_VERSION(DRV_VERSION);