clock-exynos5.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  34. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  43. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  59. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  60. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  70. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  71. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  74. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  77. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  78. };
  79. #endif
  80. static struct clk exynos5_clk_sclk_dptxphy = {
  81. .name = "sclk_dptx",
  82. };
  83. static struct clk exynos5_clk_sclk_hdmi24m = {
  84. .name = "sclk_hdmi24m",
  85. .rate = 24000000,
  86. };
  87. static struct clk exynos5_clk_sclk_hdmi27m = {
  88. .name = "sclk_hdmi27m",
  89. .rate = 27000000,
  90. };
  91. static struct clk exynos5_clk_sclk_hdmiphy = {
  92. .name = "sclk_hdmiphy",
  93. };
  94. static struct clk exynos5_clk_sclk_usbphy = {
  95. .name = "sclk_usbphy",
  96. .rate = 48000000,
  97. };
  98. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  101. }
  102. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  103. {
  104. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  105. }
  106. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  107. {
  108. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  109. }
  110. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  113. }
  114. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  117. }
  118. static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
  121. }
  122. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  125. }
  126. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  129. }
  130. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  133. }
  134. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  137. }
  138. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  141. }
  142. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  145. }
  146. static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
  149. }
  150. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  153. }
  154. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  157. }
  158. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  161. }
  162. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  165. }
  166. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  169. }
  170. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  171. {
  172. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  173. }
  174. /* Core list of CMU_CPU side */
  175. static struct clksrc_clk exynos5_clk_mout_apll = {
  176. .clk = {
  177. .name = "mout_apll",
  178. },
  179. .sources = &clk_src_apll,
  180. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  181. };
  182. static struct clksrc_clk exynos5_clk_sclk_apll = {
  183. .clk = {
  184. .name = "sclk_apll",
  185. .parent = &exynos5_clk_mout_apll.clk,
  186. },
  187. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  188. };
  189. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  190. .clk = {
  191. .name = "mout_bpll_fout",
  192. },
  193. .sources = &clk_src_bpll_fout,
  194. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  195. };
  196. static struct clk *exynos5_clk_src_bpll_list[] = {
  197. [0] = &clk_fin_bpll,
  198. [1] = &exynos5_clk_mout_bpll_fout.clk,
  199. };
  200. static struct clksrc_sources exynos5_clk_src_bpll = {
  201. .sources = exynos5_clk_src_bpll_list,
  202. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  203. };
  204. static struct clksrc_clk exynos5_clk_mout_bpll = {
  205. .clk = {
  206. .name = "mout_bpll",
  207. },
  208. .sources = &exynos5_clk_src_bpll,
  209. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  210. };
  211. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  212. [0] = &clk_fin_mpll,
  213. [1] = &exynos5_clk_mout_bpll.clk,
  214. };
  215. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  216. .sources = exynos5_clk_src_bpll_user_list,
  217. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  218. };
  219. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  220. .clk = {
  221. .name = "mout_bpll_user",
  222. },
  223. .sources = &exynos5_clk_src_bpll_user,
  224. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  225. };
  226. static struct clksrc_clk exynos5_clk_mout_cpll = {
  227. .clk = {
  228. .name = "mout_cpll",
  229. },
  230. .sources = &clk_src_cpll,
  231. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  232. };
  233. static struct clksrc_clk exynos5_clk_mout_epll = {
  234. .clk = {
  235. .name = "mout_epll",
  236. },
  237. .sources = &clk_src_epll,
  238. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  239. };
  240. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  241. .clk = {
  242. .name = "mout_mpll_fout",
  243. },
  244. .sources = &clk_src_mpll_fout,
  245. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  246. };
  247. static struct clk *exynos5_clk_src_mpll_list[] = {
  248. [0] = &clk_fin_mpll,
  249. [1] = &exynos5_clk_mout_mpll_fout.clk,
  250. };
  251. static struct clksrc_sources exynos5_clk_src_mpll = {
  252. .sources = exynos5_clk_src_mpll_list,
  253. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  254. };
  255. struct clksrc_clk exynos5_clk_mout_mpll = {
  256. .clk = {
  257. .name = "mout_mpll",
  258. },
  259. .sources = &exynos5_clk_src_mpll,
  260. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  261. };
  262. static struct clk *exynos_clkset_vpllsrc_list[] = {
  263. [0] = &clk_fin_vpll,
  264. [1] = &exynos5_clk_sclk_hdmi27m,
  265. };
  266. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  267. .sources = exynos_clkset_vpllsrc_list,
  268. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  269. };
  270. static struct clksrc_clk exynos5_clk_vpllsrc = {
  271. .clk = {
  272. .name = "vpll_src",
  273. .enable = exynos5_clksrc_mask_top_ctrl,
  274. .ctrlbit = (1 << 0),
  275. },
  276. .sources = &exynos5_clkset_vpllsrc,
  277. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  278. };
  279. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  280. [0] = &exynos5_clk_vpllsrc.clk,
  281. [1] = &clk_fout_vpll,
  282. };
  283. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  284. .sources = exynos5_clkset_sclk_vpll_list,
  285. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  286. };
  287. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  288. .clk = {
  289. .name = "sclk_vpll",
  290. },
  291. .sources = &exynos5_clkset_sclk_vpll,
  292. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  293. };
  294. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  295. .clk = {
  296. .name = "sclk_pixel",
  297. .parent = &exynos5_clk_sclk_vpll.clk,
  298. },
  299. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  300. };
  301. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  302. [0] = &exynos5_clk_sclk_pixel.clk,
  303. [1] = &exynos5_clk_sclk_hdmiphy,
  304. };
  305. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  306. .sources = exynos5_clkset_sclk_hdmi_list,
  307. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  308. };
  309. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  310. .clk = {
  311. .name = "sclk_hdmi",
  312. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  313. .ctrlbit = (1 << 20),
  314. },
  315. .sources = &exynos5_clkset_sclk_hdmi,
  316. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  317. };
  318. static struct clksrc_clk *exynos5_sclk_tv[] = {
  319. &exynos5_clk_sclk_pixel,
  320. &exynos5_clk_sclk_hdmi,
  321. };
  322. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  323. [0] = &clk_fin_mpll,
  324. [1] = &exynos5_clk_mout_mpll.clk,
  325. };
  326. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  327. .sources = exynos5_clk_src_mpll_user_list,
  328. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  329. };
  330. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  331. .clk = {
  332. .name = "mout_mpll_user",
  333. },
  334. .sources = &exynos5_clk_src_mpll_user,
  335. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  336. };
  337. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  338. [0] = &exynos5_clk_mout_apll.clk,
  339. [1] = &exynos5_clk_mout_mpll.clk,
  340. };
  341. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  342. .sources = exynos5_clkset_mout_cpu_list,
  343. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  344. };
  345. static struct clksrc_clk exynos5_clk_mout_cpu = {
  346. .clk = {
  347. .name = "mout_cpu",
  348. },
  349. .sources = &exynos5_clkset_mout_cpu,
  350. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  351. };
  352. static struct clksrc_clk exynos5_clk_dout_armclk = {
  353. .clk = {
  354. .name = "dout_armclk",
  355. .parent = &exynos5_clk_mout_cpu.clk,
  356. },
  357. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  358. };
  359. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  360. .clk = {
  361. .name = "dout_arm2clk",
  362. .parent = &exynos5_clk_dout_armclk.clk,
  363. },
  364. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  365. };
  366. static struct clk exynos5_clk_armclk = {
  367. .name = "armclk",
  368. .parent = &exynos5_clk_dout_arm2clk.clk,
  369. };
  370. /* Core list of CMU_CDREX side */
  371. static struct clk *exynos5_clkset_cdrex_list[] = {
  372. [0] = &exynos5_clk_mout_mpll.clk,
  373. [1] = &exynos5_clk_mout_bpll.clk,
  374. };
  375. static struct clksrc_sources exynos5_clkset_cdrex = {
  376. .sources = exynos5_clkset_cdrex_list,
  377. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  378. };
  379. static struct clksrc_clk exynos5_clk_cdrex = {
  380. .clk = {
  381. .name = "clk_cdrex",
  382. },
  383. .sources = &exynos5_clkset_cdrex,
  384. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  385. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  386. };
  387. static struct clksrc_clk exynos5_clk_aclk_acp = {
  388. .clk = {
  389. .name = "aclk_acp",
  390. .parent = &exynos5_clk_mout_mpll.clk,
  391. },
  392. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  393. };
  394. static struct clksrc_clk exynos5_clk_pclk_acp = {
  395. .clk = {
  396. .name = "pclk_acp",
  397. .parent = &exynos5_clk_aclk_acp.clk,
  398. },
  399. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  400. };
  401. /* Core list of CMU_TOP side */
  402. struct clk *exynos5_clkset_aclk_top_list[] = {
  403. [0] = &exynos5_clk_mout_mpll_user.clk,
  404. [1] = &exynos5_clk_mout_bpll_user.clk,
  405. };
  406. struct clksrc_sources exynos5_clkset_aclk = {
  407. .sources = exynos5_clkset_aclk_top_list,
  408. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  409. };
  410. static struct clksrc_clk exynos5_clk_aclk_400 = {
  411. .clk = {
  412. .name = "aclk_400",
  413. },
  414. .sources = &exynos5_clkset_aclk,
  415. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  416. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  417. };
  418. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  419. [0] = &exynos5_clk_mout_cpll.clk,
  420. [1] = &exynos5_clk_mout_mpll_user.clk,
  421. };
  422. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  423. .sources = exynos5_clkset_aclk_333_166_list,
  424. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  425. };
  426. static struct clksrc_clk exynos5_clk_aclk_333 = {
  427. .clk = {
  428. .name = "aclk_333",
  429. },
  430. .sources = &exynos5_clkset_aclk_333_166,
  431. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  432. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  433. };
  434. static struct clksrc_clk exynos5_clk_aclk_166 = {
  435. .clk = {
  436. .name = "aclk_166",
  437. },
  438. .sources = &exynos5_clkset_aclk_333_166,
  439. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  440. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  441. };
  442. static struct clksrc_clk exynos5_clk_aclk_266 = {
  443. .clk = {
  444. .name = "aclk_266",
  445. .parent = &exynos5_clk_mout_mpll_user.clk,
  446. },
  447. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  448. };
  449. static struct clksrc_clk exynos5_clk_aclk_200 = {
  450. .clk = {
  451. .name = "aclk_200",
  452. },
  453. .sources = &exynos5_clkset_aclk,
  454. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  455. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  456. };
  457. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  458. .clk = {
  459. .name = "aclk_66_pre",
  460. .parent = &exynos5_clk_mout_mpll_user.clk,
  461. },
  462. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  463. };
  464. static struct clksrc_clk exynos5_clk_aclk_66 = {
  465. .clk = {
  466. .name = "aclk_66",
  467. .parent = &exynos5_clk_aclk_66_pre.clk,
  468. },
  469. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  470. };
  471. static struct clk exynos5_init_clocks_off[] = {
  472. {
  473. .name = "timers",
  474. .parent = &exynos5_clk_aclk_66.clk,
  475. .enable = exynos5_clk_ip_peric_ctrl,
  476. .ctrlbit = (1 << 24),
  477. }, {
  478. .name = "rtc",
  479. .parent = &exynos5_clk_aclk_66.clk,
  480. .enable = exynos5_clk_ip_peris_ctrl,
  481. .ctrlbit = (1 << 20),
  482. }, {
  483. .name = "watchdog",
  484. .parent = &exynos5_clk_aclk_66.clk,
  485. .enable = exynos5_clk_ip_peris_ctrl,
  486. .ctrlbit = (1 << 19),
  487. }, {
  488. .name = "biu", /* bus interface unit clock */
  489. .devname = "dw_mmc.0",
  490. .parent = &exynos5_clk_aclk_200.clk,
  491. .enable = exynos5_clk_ip_fsys_ctrl,
  492. .ctrlbit = (1 << 12),
  493. }, {
  494. .name = "biu",
  495. .devname = "dw_mmc.1",
  496. .parent = &exynos5_clk_aclk_200.clk,
  497. .enable = exynos5_clk_ip_fsys_ctrl,
  498. .ctrlbit = (1 << 13),
  499. }, {
  500. .name = "biu",
  501. .devname = "dw_mmc.2",
  502. .parent = &exynos5_clk_aclk_200.clk,
  503. .enable = exynos5_clk_ip_fsys_ctrl,
  504. .ctrlbit = (1 << 14),
  505. }, {
  506. .name = "biu",
  507. .devname = "dw_mmc.3",
  508. .parent = &exynos5_clk_aclk_200.clk,
  509. .enable = exynos5_clk_ip_fsys_ctrl,
  510. .ctrlbit = (1 << 15),
  511. }, {
  512. .name = "sata",
  513. .devname = "ahci",
  514. .enable = exynos5_clk_ip_fsys_ctrl,
  515. .ctrlbit = (1 << 6),
  516. }, {
  517. .name = "sata_phy",
  518. .enable = exynos5_clk_ip_fsys_ctrl,
  519. .ctrlbit = (1 << 24),
  520. }, {
  521. .name = "sata_phy_i2c",
  522. .enable = exynos5_clk_ip_fsys_ctrl,
  523. .ctrlbit = (1 << 25),
  524. }, {
  525. .name = "mfc",
  526. .devname = "s5p-mfc",
  527. .enable = exynos5_clk_ip_mfc_ctrl,
  528. .ctrlbit = (1 << 0),
  529. }, {
  530. .name = "hdmi",
  531. .devname = "exynos4-hdmi",
  532. .enable = exynos5_clk_ip_disp1_ctrl,
  533. .ctrlbit = (1 << 6),
  534. }, {
  535. .name = "mixer",
  536. .devname = "s5p-mixer",
  537. .enable = exynos5_clk_ip_disp1_ctrl,
  538. .ctrlbit = (1 << 5),
  539. }, {
  540. .name = "jpeg",
  541. .enable = exynos5_clk_ip_gen_ctrl,
  542. .ctrlbit = (1 << 2),
  543. }, {
  544. .name = "dsim0",
  545. .enable = exynos5_clk_ip_disp1_ctrl,
  546. .ctrlbit = (1 << 3),
  547. }, {
  548. .name = "iis",
  549. .devname = "samsung-i2s.1",
  550. .enable = exynos5_clk_ip_peric_ctrl,
  551. .ctrlbit = (1 << 20),
  552. }, {
  553. .name = "iis",
  554. .devname = "samsung-i2s.2",
  555. .enable = exynos5_clk_ip_peric_ctrl,
  556. .ctrlbit = (1 << 21),
  557. }, {
  558. .name = "pcm",
  559. .devname = "samsung-pcm.1",
  560. .enable = exynos5_clk_ip_peric_ctrl,
  561. .ctrlbit = (1 << 22),
  562. }, {
  563. .name = "pcm",
  564. .devname = "samsung-pcm.2",
  565. .enable = exynos5_clk_ip_peric_ctrl,
  566. .ctrlbit = (1 << 23),
  567. }, {
  568. .name = "spdif",
  569. .devname = "samsung-spdif",
  570. .enable = exynos5_clk_ip_peric_ctrl,
  571. .ctrlbit = (1 << 26),
  572. }, {
  573. .name = "ac97",
  574. .devname = "samsung-ac97",
  575. .enable = exynos5_clk_ip_peric_ctrl,
  576. .ctrlbit = (1 << 27),
  577. }, {
  578. .name = "usbhost",
  579. .enable = exynos5_clk_ip_fsys_ctrl ,
  580. .ctrlbit = (1 << 18),
  581. }, {
  582. .name = "usbotg",
  583. .enable = exynos5_clk_ip_fsys_ctrl,
  584. .ctrlbit = (1 << 7),
  585. }, {
  586. .name = "gps",
  587. .enable = exynos5_clk_ip_gps_ctrl,
  588. .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
  589. }, {
  590. .name = "nfcon",
  591. .enable = exynos5_clk_ip_fsys_ctrl,
  592. .ctrlbit = (1 << 22),
  593. }, {
  594. .name = "iop",
  595. .enable = exynos5_clk_ip_fsys_ctrl,
  596. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  597. }, {
  598. .name = "core_iop",
  599. .enable = exynos5_clk_ip_core_ctrl,
  600. .ctrlbit = ((1 << 21) | (1 << 3)),
  601. }, {
  602. .name = "mcu_iop",
  603. .enable = exynos5_clk_ip_fsys_ctrl,
  604. .ctrlbit = (1 << 0),
  605. }, {
  606. .name = "i2c",
  607. .devname = "s3c2440-i2c.0",
  608. .parent = &exynos5_clk_aclk_66.clk,
  609. .enable = exynos5_clk_ip_peric_ctrl,
  610. .ctrlbit = (1 << 6),
  611. }, {
  612. .name = "i2c",
  613. .devname = "s3c2440-i2c.1",
  614. .parent = &exynos5_clk_aclk_66.clk,
  615. .enable = exynos5_clk_ip_peric_ctrl,
  616. .ctrlbit = (1 << 7),
  617. }, {
  618. .name = "i2c",
  619. .devname = "s3c2440-i2c.2",
  620. .parent = &exynos5_clk_aclk_66.clk,
  621. .enable = exynos5_clk_ip_peric_ctrl,
  622. .ctrlbit = (1 << 8),
  623. }, {
  624. .name = "i2c",
  625. .devname = "s3c2440-i2c.3",
  626. .parent = &exynos5_clk_aclk_66.clk,
  627. .enable = exynos5_clk_ip_peric_ctrl,
  628. .ctrlbit = (1 << 9),
  629. }, {
  630. .name = "i2c",
  631. .devname = "s3c2440-i2c.4",
  632. .parent = &exynos5_clk_aclk_66.clk,
  633. .enable = exynos5_clk_ip_peric_ctrl,
  634. .ctrlbit = (1 << 10),
  635. }, {
  636. .name = "i2c",
  637. .devname = "s3c2440-i2c.5",
  638. .parent = &exynos5_clk_aclk_66.clk,
  639. .enable = exynos5_clk_ip_peric_ctrl,
  640. .ctrlbit = (1 << 11),
  641. }, {
  642. .name = "i2c",
  643. .devname = "s3c2440-i2c.6",
  644. .parent = &exynos5_clk_aclk_66.clk,
  645. .enable = exynos5_clk_ip_peric_ctrl,
  646. .ctrlbit = (1 << 12),
  647. }, {
  648. .name = "i2c",
  649. .devname = "s3c2440-i2c.7",
  650. .parent = &exynos5_clk_aclk_66.clk,
  651. .enable = exynos5_clk_ip_peric_ctrl,
  652. .ctrlbit = (1 << 13),
  653. }, {
  654. .name = "i2c",
  655. .devname = "s3c2440-hdmiphy-i2c",
  656. .parent = &exynos5_clk_aclk_66.clk,
  657. .enable = exynos5_clk_ip_peric_ctrl,
  658. .ctrlbit = (1 << 14),
  659. }, {
  660. .name = "spi",
  661. .devname = "exynos4210-spi.0",
  662. .parent = &exynos5_clk_aclk_66.clk,
  663. .enable = exynos5_clk_ip_peric_ctrl,
  664. .ctrlbit = (1 << 16),
  665. }, {
  666. .name = "spi",
  667. .devname = "exynos4210-spi.1",
  668. .parent = &exynos5_clk_aclk_66.clk,
  669. .enable = exynos5_clk_ip_peric_ctrl,
  670. .ctrlbit = (1 << 17),
  671. }, {
  672. .name = "spi",
  673. .devname = "exynos4210-spi.2",
  674. .parent = &exynos5_clk_aclk_66.clk,
  675. .enable = exynos5_clk_ip_peric_ctrl,
  676. .ctrlbit = (1 << 18),
  677. }, {
  678. .name = SYSMMU_CLOCK_NAME,
  679. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  680. .enable = &exynos5_clk_ip_mfc_ctrl,
  681. .ctrlbit = (1 << 1),
  682. }, {
  683. .name = SYSMMU_CLOCK_NAME,
  684. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  685. .enable = &exynos5_clk_ip_mfc_ctrl,
  686. .ctrlbit = (1 << 2),
  687. }, {
  688. .name = SYSMMU_CLOCK_NAME,
  689. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  690. .enable = &exynos5_clk_ip_disp1_ctrl,
  691. .ctrlbit = (1 << 9)
  692. }, {
  693. .name = SYSMMU_CLOCK_NAME,
  694. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  695. .enable = &exynos5_clk_ip_gen_ctrl,
  696. .ctrlbit = (1 << 7),
  697. }, {
  698. .name = SYSMMU_CLOCK_NAME,
  699. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  700. .enable = &exynos5_clk_ip_gen_ctrl,
  701. .ctrlbit = (1 << 6)
  702. }, {
  703. .name = SYSMMU_CLOCK_NAME,
  704. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  705. .enable = &exynos5_clk_ip_gscl_ctrl,
  706. .ctrlbit = (1 << 7),
  707. }, {
  708. .name = SYSMMU_CLOCK_NAME,
  709. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  710. .enable = &exynos5_clk_ip_gscl_ctrl,
  711. .ctrlbit = (1 << 8),
  712. }, {
  713. .name = SYSMMU_CLOCK_NAME,
  714. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  715. .enable = &exynos5_clk_ip_gscl_ctrl,
  716. .ctrlbit = (1 << 9),
  717. }, {
  718. .name = SYSMMU_CLOCK_NAME,
  719. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  720. .enable = &exynos5_clk_ip_gscl_ctrl,
  721. .ctrlbit = (1 << 10),
  722. }, {
  723. .name = SYSMMU_CLOCK_NAME,
  724. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  725. .enable = &exynos5_clk_ip_isp0_ctrl,
  726. .ctrlbit = (0x3F << 8),
  727. }, {
  728. .name = SYSMMU_CLOCK_NAME2,
  729. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  730. .enable = &exynos5_clk_ip_isp1_ctrl,
  731. .ctrlbit = (0xF << 4),
  732. }, {
  733. .name = SYSMMU_CLOCK_NAME,
  734. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  735. .enable = &exynos5_clk_ip_gscl_ctrl,
  736. .ctrlbit = (1 << 11),
  737. }, {
  738. .name = SYSMMU_CLOCK_NAME,
  739. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  740. .enable = &exynos5_clk_ip_gscl_ctrl,
  741. .ctrlbit = (1 << 12),
  742. }, {
  743. .name = SYSMMU_CLOCK_NAME,
  744. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  745. .enable = &exynos5_clk_ip_acp_ctrl,
  746. .ctrlbit = (1 << 7)
  747. }
  748. };
  749. static struct clk exynos5_init_clocks_on[] = {
  750. {
  751. .name = "uart",
  752. .devname = "s5pv210-uart.0",
  753. .enable = exynos5_clk_ip_peric_ctrl,
  754. .ctrlbit = (1 << 0),
  755. }, {
  756. .name = "uart",
  757. .devname = "s5pv210-uart.1",
  758. .enable = exynos5_clk_ip_peric_ctrl,
  759. .ctrlbit = (1 << 1),
  760. }, {
  761. .name = "uart",
  762. .devname = "s5pv210-uart.2",
  763. .enable = exynos5_clk_ip_peric_ctrl,
  764. .ctrlbit = (1 << 2),
  765. }, {
  766. .name = "uart",
  767. .devname = "s5pv210-uart.3",
  768. .enable = exynos5_clk_ip_peric_ctrl,
  769. .ctrlbit = (1 << 3),
  770. }, {
  771. .name = "uart",
  772. .devname = "s5pv210-uart.4",
  773. .enable = exynos5_clk_ip_peric_ctrl,
  774. .ctrlbit = (1 << 4),
  775. }, {
  776. .name = "uart",
  777. .devname = "s5pv210-uart.5",
  778. .enable = exynos5_clk_ip_peric_ctrl,
  779. .ctrlbit = (1 << 5),
  780. }
  781. };
  782. static struct clk exynos5_clk_pdma0 = {
  783. .name = "dma",
  784. .devname = "dma-pl330.0",
  785. .enable = exynos5_clk_ip_fsys_ctrl,
  786. .ctrlbit = (1 << 1),
  787. };
  788. static struct clk exynos5_clk_pdma1 = {
  789. .name = "dma",
  790. .devname = "dma-pl330.1",
  791. .enable = exynos5_clk_ip_fsys_ctrl,
  792. .ctrlbit = (1 << 2),
  793. };
  794. static struct clk exynos5_clk_mdma1 = {
  795. .name = "dma",
  796. .devname = "dma-pl330.2",
  797. .enable = exynos5_clk_ip_gen_ctrl,
  798. .ctrlbit = (1 << 4),
  799. };
  800. struct clk *exynos5_clkset_group_list[] = {
  801. [0] = &clk_ext_xtal_mux,
  802. [1] = NULL,
  803. [2] = &exynos5_clk_sclk_hdmi24m,
  804. [3] = &exynos5_clk_sclk_dptxphy,
  805. [4] = &exynos5_clk_sclk_usbphy,
  806. [5] = &exynos5_clk_sclk_hdmiphy,
  807. [6] = &exynos5_clk_mout_mpll_user.clk,
  808. [7] = &exynos5_clk_mout_epll.clk,
  809. [8] = &exynos5_clk_sclk_vpll.clk,
  810. [9] = &exynos5_clk_mout_cpll.clk,
  811. };
  812. struct clksrc_sources exynos5_clkset_group = {
  813. .sources = exynos5_clkset_group_list,
  814. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  815. };
  816. /* Possible clock sources for aclk_266_gscl_sub Mux */
  817. static struct clk *clk_src_gscl_266_list[] = {
  818. [0] = &clk_ext_xtal_mux,
  819. [1] = &exynos5_clk_aclk_266.clk,
  820. };
  821. static struct clksrc_sources clk_src_gscl_266 = {
  822. .sources = clk_src_gscl_266_list,
  823. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  824. };
  825. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  826. .clk = {
  827. .name = "dout_mmc0",
  828. },
  829. .sources = &exynos5_clkset_group,
  830. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  831. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  832. };
  833. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  834. .clk = {
  835. .name = "dout_mmc1",
  836. },
  837. .sources = &exynos5_clkset_group,
  838. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  839. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  840. };
  841. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  842. .clk = {
  843. .name = "dout_mmc2",
  844. },
  845. .sources = &exynos5_clkset_group,
  846. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  847. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  848. };
  849. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  850. .clk = {
  851. .name = "dout_mmc3",
  852. },
  853. .sources = &exynos5_clkset_group,
  854. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  855. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  856. };
  857. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  858. .clk = {
  859. .name = "dout_mmc4",
  860. },
  861. .sources = &exynos5_clkset_group,
  862. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  863. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  864. };
  865. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  866. .clk = {
  867. .name = "uclk1",
  868. .devname = "exynos4210-uart.0",
  869. .enable = exynos5_clksrc_mask_peric0_ctrl,
  870. .ctrlbit = (1 << 0),
  871. },
  872. .sources = &exynos5_clkset_group,
  873. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  874. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  875. };
  876. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  877. .clk = {
  878. .name = "uclk1",
  879. .devname = "exynos4210-uart.1",
  880. .enable = exynos5_clksrc_mask_peric0_ctrl,
  881. .ctrlbit = (1 << 4),
  882. },
  883. .sources = &exynos5_clkset_group,
  884. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  885. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  886. };
  887. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  888. .clk = {
  889. .name = "uclk1",
  890. .devname = "exynos4210-uart.2",
  891. .enable = exynos5_clksrc_mask_peric0_ctrl,
  892. .ctrlbit = (1 << 8),
  893. },
  894. .sources = &exynos5_clkset_group,
  895. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  896. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  897. };
  898. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  899. .clk = {
  900. .name = "uclk1",
  901. .devname = "exynos4210-uart.3",
  902. .enable = exynos5_clksrc_mask_peric0_ctrl,
  903. .ctrlbit = (1 << 12),
  904. },
  905. .sources = &exynos5_clkset_group,
  906. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  907. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  908. };
  909. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  910. .clk = {
  911. .name = "ciu", /* card interface unit clock */
  912. .devname = "dw_mmc.0",
  913. .parent = &exynos5_clk_dout_mmc0.clk,
  914. .enable = exynos5_clksrc_mask_fsys_ctrl,
  915. .ctrlbit = (1 << 0),
  916. },
  917. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  918. };
  919. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  920. .clk = {
  921. .name = "ciu",
  922. .devname = "dw_mmc.1",
  923. .parent = &exynos5_clk_dout_mmc1.clk,
  924. .enable = exynos5_clksrc_mask_fsys_ctrl,
  925. .ctrlbit = (1 << 4),
  926. },
  927. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  928. };
  929. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  930. .clk = {
  931. .name = "ciu",
  932. .devname = "dw_mmc.2",
  933. .parent = &exynos5_clk_dout_mmc2.clk,
  934. .enable = exynos5_clksrc_mask_fsys_ctrl,
  935. .ctrlbit = (1 << 8),
  936. },
  937. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  938. };
  939. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  940. .clk = {
  941. .name = "ciu",
  942. .devname = "dw_mmc.3",
  943. .parent = &exynos5_clk_dout_mmc3.clk,
  944. .enable = exynos5_clksrc_mask_fsys_ctrl,
  945. .ctrlbit = (1 << 12),
  946. },
  947. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  948. };
  949. static struct clksrc_clk exynos5_clk_mdout_spi0 = {
  950. .clk = {
  951. .name = "mdout_spi",
  952. .devname = "exynos4210-spi.0",
  953. },
  954. .sources = &exynos5_clkset_group,
  955. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
  956. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
  957. };
  958. static struct clksrc_clk exynos5_clk_mdout_spi1 = {
  959. .clk = {
  960. .name = "mdout_spi",
  961. .devname = "exynos4210-spi.1",
  962. },
  963. .sources = &exynos5_clkset_group,
  964. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
  965. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
  966. };
  967. static struct clksrc_clk exynos5_clk_mdout_spi2 = {
  968. .clk = {
  969. .name = "mdout_spi",
  970. .devname = "exynos4210-spi.2",
  971. },
  972. .sources = &exynos5_clkset_group,
  973. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
  974. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
  975. };
  976. static struct clksrc_clk exynos5_clk_sclk_spi0 = {
  977. .clk = {
  978. .name = "sclk_spi",
  979. .devname = "exynos4210-spi.0",
  980. .parent = &exynos5_clk_mdout_spi0.clk,
  981. .enable = exynos5_clksrc_mask_peric1_ctrl,
  982. .ctrlbit = (1 << 16),
  983. },
  984. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
  985. };
  986. static struct clksrc_clk exynos5_clk_sclk_spi1 = {
  987. .clk = {
  988. .name = "sclk_spi",
  989. .devname = "exynos4210-spi.1",
  990. .parent = &exynos5_clk_mdout_spi1.clk,
  991. .enable = exynos5_clksrc_mask_peric1_ctrl,
  992. .ctrlbit = (1 << 20),
  993. },
  994. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
  995. };
  996. static struct clksrc_clk exynos5_clk_sclk_spi2 = {
  997. .clk = {
  998. .name = "sclk_spi",
  999. .devname = "exynos4210-spi.2",
  1000. .parent = &exynos5_clk_mdout_spi2.clk,
  1001. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1002. .ctrlbit = (1 << 24),
  1003. },
  1004. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
  1005. };
  1006. static struct clksrc_clk exynos5_clksrcs[] = {
  1007. {
  1008. .clk = {
  1009. .name = "sclk_fimd",
  1010. .devname = "s3cfb.1",
  1011. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  1012. .ctrlbit = (1 << 0),
  1013. },
  1014. .sources = &exynos5_clkset_group,
  1015. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  1016. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  1017. }, {
  1018. .clk = {
  1019. .name = "aclk_266_gscl",
  1020. },
  1021. .sources = &clk_src_gscl_266,
  1022. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  1023. }, {
  1024. .clk = {
  1025. .name = "sclk_g3d",
  1026. .devname = "mali-t604.0",
  1027. .enable = exynos5_clk_block_ctrl,
  1028. .ctrlbit = (1 << 1),
  1029. },
  1030. .sources = &exynos5_clkset_aclk,
  1031. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  1032. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  1033. }, {
  1034. .clk = {
  1035. .name = "sclk_gscl_wrap",
  1036. .devname = "s5p-mipi-csis.0",
  1037. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1038. .ctrlbit = (1 << 24),
  1039. },
  1040. .sources = &exynos5_clkset_group,
  1041. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  1042. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  1043. }, {
  1044. .clk = {
  1045. .name = "sclk_gscl_wrap",
  1046. .devname = "s5p-mipi-csis.1",
  1047. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1048. .ctrlbit = (1 << 28),
  1049. },
  1050. .sources = &exynos5_clkset_group,
  1051. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  1052. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  1053. }, {
  1054. .clk = {
  1055. .name = "sclk_cam0",
  1056. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1057. .ctrlbit = (1 << 16),
  1058. },
  1059. .sources = &exynos5_clkset_group,
  1060. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  1061. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  1062. }, {
  1063. .clk = {
  1064. .name = "sclk_cam1",
  1065. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1066. .ctrlbit = (1 << 20),
  1067. },
  1068. .sources = &exynos5_clkset_group,
  1069. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1070. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1071. }, {
  1072. .clk = {
  1073. .name = "sclk_jpeg",
  1074. .parent = &exynos5_clk_mout_cpll.clk,
  1075. },
  1076. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1077. },
  1078. };
  1079. /* Clock initialization code */
  1080. static struct clksrc_clk *exynos5_sysclks[] = {
  1081. &exynos5_clk_mout_apll,
  1082. &exynos5_clk_sclk_apll,
  1083. &exynos5_clk_mout_bpll,
  1084. &exynos5_clk_mout_bpll_fout,
  1085. &exynos5_clk_mout_bpll_user,
  1086. &exynos5_clk_mout_cpll,
  1087. &exynos5_clk_mout_epll,
  1088. &exynos5_clk_mout_mpll,
  1089. &exynos5_clk_mout_mpll_fout,
  1090. &exynos5_clk_mout_mpll_user,
  1091. &exynos5_clk_vpllsrc,
  1092. &exynos5_clk_sclk_vpll,
  1093. &exynos5_clk_mout_cpu,
  1094. &exynos5_clk_dout_armclk,
  1095. &exynos5_clk_dout_arm2clk,
  1096. &exynos5_clk_cdrex,
  1097. &exynos5_clk_aclk_400,
  1098. &exynos5_clk_aclk_333,
  1099. &exynos5_clk_aclk_266,
  1100. &exynos5_clk_aclk_200,
  1101. &exynos5_clk_aclk_166,
  1102. &exynos5_clk_aclk_66_pre,
  1103. &exynos5_clk_aclk_66,
  1104. &exynos5_clk_dout_mmc0,
  1105. &exynos5_clk_dout_mmc1,
  1106. &exynos5_clk_dout_mmc2,
  1107. &exynos5_clk_dout_mmc3,
  1108. &exynos5_clk_dout_mmc4,
  1109. &exynos5_clk_aclk_acp,
  1110. &exynos5_clk_pclk_acp,
  1111. &exynos5_clk_sclk_spi0,
  1112. &exynos5_clk_sclk_spi1,
  1113. &exynos5_clk_sclk_spi2,
  1114. &exynos5_clk_mdout_spi0,
  1115. &exynos5_clk_mdout_spi1,
  1116. &exynos5_clk_mdout_spi2,
  1117. };
  1118. static struct clk *exynos5_clk_cdev[] = {
  1119. &exynos5_clk_pdma0,
  1120. &exynos5_clk_pdma1,
  1121. &exynos5_clk_mdma1,
  1122. };
  1123. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1124. &exynos5_clk_sclk_uart0,
  1125. &exynos5_clk_sclk_uart1,
  1126. &exynos5_clk_sclk_uart2,
  1127. &exynos5_clk_sclk_uart3,
  1128. &exynos5_clk_sclk_mmc0,
  1129. &exynos5_clk_sclk_mmc1,
  1130. &exynos5_clk_sclk_mmc2,
  1131. &exynos5_clk_sclk_mmc3,
  1132. };
  1133. static struct clk_lookup exynos5_clk_lookup[] = {
  1134. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1135. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1136. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1137. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1138. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1139. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1140. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1141. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1142. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
  1143. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
  1144. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
  1145. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1146. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1147. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1148. };
  1149. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1150. {
  1151. return clk->rate;
  1152. }
  1153. static struct clk *exynos5_clks[] __initdata = {
  1154. &exynos5_clk_sclk_hdmi27m,
  1155. &exynos5_clk_sclk_hdmiphy,
  1156. &clk_fout_bpll,
  1157. &clk_fout_bpll_div2,
  1158. &clk_fout_cpll,
  1159. &clk_fout_mpll_div2,
  1160. &exynos5_clk_armclk,
  1161. };
  1162. static u32 epll_div[][6] = {
  1163. { 192000000, 0, 48, 3, 1, 0 },
  1164. { 180000000, 0, 45, 3, 1, 0 },
  1165. { 73728000, 1, 73, 3, 3, 47710 },
  1166. { 67737600, 1, 90, 4, 3, 20762 },
  1167. { 49152000, 0, 49, 3, 3, 9961 },
  1168. { 45158400, 0, 45, 3, 3, 10381 },
  1169. { 180633600, 0, 45, 3, 1, 10381 },
  1170. };
  1171. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1172. {
  1173. unsigned int epll_con, epll_con_k;
  1174. unsigned int i;
  1175. unsigned int tmp;
  1176. unsigned int epll_rate;
  1177. unsigned int locktime;
  1178. unsigned int lockcnt;
  1179. /* Return if nothing changed */
  1180. if (clk->rate == rate)
  1181. return 0;
  1182. if (clk->parent)
  1183. epll_rate = clk_get_rate(clk->parent);
  1184. else
  1185. epll_rate = clk_ext_xtal_mux.rate;
  1186. if (epll_rate != 24000000) {
  1187. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1188. return -EINVAL;
  1189. }
  1190. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1191. epll_con &= ~(0x1 << 27 | \
  1192. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1193. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1194. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1195. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1196. if (epll_div[i][0] == rate) {
  1197. epll_con_k = epll_div[i][5] << 0;
  1198. epll_con |= epll_div[i][1] << 27;
  1199. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1200. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1201. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1202. break;
  1203. }
  1204. }
  1205. if (i == ARRAY_SIZE(epll_div)) {
  1206. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1207. __func__);
  1208. return -EINVAL;
  1209. }
  1210. epll_rate /= 1000000;
  1211. /* 3000 max_cycls : specification data */
  1212. locktime = 3000 / epll_rate * epll_div[i][3];
  1213. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1214. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1215. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1216. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1217. do {
  1218. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1219. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1220. clk->rate = rate;
  1221. return 0;
  1222. }
  1223. static struct clk_ops exynos5_epll_ops = {
  1224. .get_rate = exynos5_epll_get_rate,
  1225. .set_rate = exynos5_epll_set_rate,
  1226. };
  1227. static int xtal_rate;
  1228. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1229. {
  1230. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1231. }
  1232. static struct clk_ops exynos5_fout_apll_ops = {
  1233. .get_rate = exynos5_fout_apll_get_rate,
  1234. };
  1235. #ifdef CONFIG_PM
  1236. static int exynos5_clock_suspend(void)
  1237. {
  1238. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1239. return 0;
  1240. }
  1241. static void exynos5_clock_resume(void)
  1242. {
  1243. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1244. }
  1245. #else
  1246. #define exynos5_clock_suspend NULL
  1247. #define exynos5_clock_resume NULL
  1248. #endif
  1249. struct syscore_ops exynos5_clock_syscore_ops = {
  1250. .suspend = exynos5_clock_suspend,
  1251. .resume = exynos5_clock_resume,
  1252. };
  1253. void __init_or_cpufreq exynos5_setup_clocks(void)
  1254. {
  1255. struct clk *xtal_clk;
  1256. unsigned long apll;
  1257. unsigned long bpll;
  1258. unsigned long cpll;
  1259. unsigned long mpll;
  1260. unsigned long epll;
  1261. unsigned long vpll;
  1262. unsigned long vpllsrc;
  1263. unsigned long xtal;
  1264. unsigned long armclk;
  1265. unsigned long mout_cdrex;
  1266. unsigned long aclk_400;
  1267. unsigned long aclk_333;
  1268. unsigned long aclk_266;
  1269. unsigned long aclk_200;
  1270. unsigned long aclk_166;
  1271. unsigned long aclk_66;
  1272. unsigned int ptr;
  1273. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1274. xtal_clk = clk_get(NULL, "xtal");
  1275. BUG_ON(IS_ERR(xtal_clk));
  1276. xtal = clk_get_rate(xtal_clk);
  1277. xtal_rate = xtal;
  1278. clk_put(xtal_clk);
  1279. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1280. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1281. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1282. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1283. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1284. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1285. __raw_readl(EXYNOS5_EPLL_CON1));
  1286. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1287. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1288. __raw_readl(EXYNOS5_VPLL_CON1));
  1289. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1290. clk_fout_bpll.rate = bpll;
  1291. clk_fout_bpll_div2.rate = bpll >> 1;
  1292. clk_fout_cpll.rate = cpll;
  1293. clk_fout_mpll.rate = mpll;
  1294. clk_fout_mpll_div2.rate = mpll >> 1;
  1295. clk_fout_epll.rate = epll;
  1296. clk_fout_vpll.rate = vpll;
  1297. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1298. "M=%ld, E=%ld V=%ld",
  1299. apll, bpll, cpll, mpll, epll, vpll);
  1300. armclk = clk_get_rate(&exynos5_clk_armclk);
  1301. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1302. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1303. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1304. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1305. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1306. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1307. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1308. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1309. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1310. "ACLK166=%ld, ACLK66=%ld\n",
  1311. armclk, mout_cdrex, aclk_400,
  1312. aclk_333, aclk_266, aclk_200,
  1313. aclk_166, aclk_66);
  1314. clk_fout_epll.ops = &exynos5_epll_ops;
  1315. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1316. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1317. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1318. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1319. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1320. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1321. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1322. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1323. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1324. }
  1325. void __init exynos5_register_clocks(void)
  1326. {
  1327. int ptr;
  1328. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1329. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1330. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1331. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1332. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1333. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1334. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1335. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1336. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1337. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1338. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1339. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1340. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1341. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1342. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1343. register_syscore_ops(&exynos5_clock_syscore_ops);
  1344. s3c_pwmclk_init();
  1345. }