pinctrl-sirf.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /*
  2. * pinmux driver for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/module.h>
  10. #include <linux/irq.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/io.h>
  13. #include <linux/slab.h>
  14. #include <linux/err.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinmux.h>
  18. #include <linux/pinctrl/consumer.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/bitops.h>
  24. #include <linux/gpio.h>
  25. #include <linux/of_gpio.h>
  26. #include <asm/mach/irq.h>
  27. #define DRIVER_NAME "pinmux-sirf"
  28. #define SIRFSOC_NUM_PADS 622
  29. #define SIRFSOC_RSC_PIN_MUX 0x4
  30. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  31. #define SIRFSOC_GPIO_CTRL(g, i) ((g)*0x100 + (i)*4)
  32. #define SIRFSOC_GPIO_DSP_EN0 (0x80)
  33. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  34. #define SIRFSOC_GPIO_INT_STATUS(g) ((g)*0x100 + 0x8C)
  35. #define SIRFSOC_GPIO_CTL_INTR_LOW_MASK 0x1
  36. #define SIRFSOC_GPIO_CTL_INTR_HIGH_MASK 0x2
  37. #define SIRFSOC_GPIO_CTL_INTR_TYPE_MASK 0x4
  38. #define SIRFSOC_GPIO_CTL_INTR_EN_MASK 0x8
  39. #define SIRFSOC_GPIO_CTL_INTR_STS_MASK 0x10
  40. #define SIRFSOC_GPIO_CTL_OUT_EN_MASK 0x20
  41. #define SIRFSOC_GPIO_CTL_DATAOUT_MASK 0x40
  42. #define SIRFSOC_GPIO_CTL_DATAIN_MASK 0x80
  43. #define SIRFSOC_GPIO_CTL_PULL_MASK 0x100
  44. #define SIRFSOC_GPIO_CTL_PULL_HIGH 0x200
  45. #define SIRFSOC_GPIO_CTL_DSP_INT 0x400
  46. #define SIRFSOC_GPIO_NO_OF_BANKS 5
  47. #define SIRFSOC_GPIO_BANK_SIZE 32
  48. #define SIRFSOC_GPIO_NUM(bank, index) (((bank)*(32)) + (index))
  49. struct sirfsoc_gpio_bank {
  50. struct of_mm_gpio_chip chip;
  51. struct irq_domain *domain;
  52. int id;
  53. int parent_irq;
  54. spinlock_t lock;
  55. };
  56. static struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
  57. static DEFINE_SPINLOCK(sgpio_lock);
  58. /*
  59. * pad list for the pinmux subsystem
  60. * refer to CS-131858-DC-6A.xls
  61. */
  62. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  63. PINCTRL_PIN(0, "gpio0-0"),
  64. PINCTRL_PIN(1, "gpio0-1"),
  65. PINCTRL_PIN(2, "gpio0-2"),
  66. PINCTRL_PIN(3, "gpio0-3"),
  67. PINCTRL_PIN(4, "pwm0"),
  68. PINCTRL_PIN(5, "pwm1"),
  69. PINCTRL_PIN(6, "pwm2"),
  70. PINCTRL_PIN(7, "pwm3"),
  71. PINCTRL_PIN(8, "warm_rst_b"),
  72. PINCTRL_PIN(9, "odo_0"),
  73. PINCTRL_PIN(10, "odo_1"),
  74. PINCTRL_PIN(11, "dr_dir"),
  75. PINCTRL_PIN(12, "viprom_fa"),
  76. PINCTRL_PIN(13, "scl_1"),
  77. PINCTRL_PIN(14, "ntrst"),
  78. PINCTRL_PIN(15, "sda_1"),
  79. PINCTRL_PIN(16, "x_ldd[16]"),
  80. PINCTRL_PIN(17, "x_ldd[17]"),
  81. PINCTRL_PIN(18, "x_ldd[18]"),
  82. PINCTRL_PIN(19, "x_ldd[19]"),
  83. PINCTRL_PIN(20, "x_ldd[20]"),
  84. PINCTRL_PIN(21, "x_ldd[21]"),
  85. PINCTRL_PIN(22, "x_ldd[22]"),
  86. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  87. PINCTRL_PIN(24, "gps_sgn"),
  88. PINCTRL_PIN(25, "gps_mag"),
  89. PINCTRL_PIN(26, "gps_clk"),
  90. PINCTRL_PIN(27, "sd_cd_b_1"),
  91. PINCTRL_PIN(28, "sd_vcc_on_1"),
  92. PINCTRL_PIN(29, "sd_wp_b_1"),
  93. PINCTRL_PIN(30, "sd_clk_3"),
  94. PINCTRL_PIN(31, "sd_cmd_3"),
  95. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  96. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  97. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  98. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  99. PINCTRL_PIN(36, "x_sd_clk_4"),
  100. PINCTRL_PIN(37, "x_sd_cmd_4"),
  101. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  102. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  103. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  104. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  105. PINCTRL_PIN(42, "x_cko_1"),
  106. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  107. PINCTRL_PIN(44, "x_ac97_dout"),
  108. PINCTRL_PIN(45, "x_ac97_din"),
  109. PINCTRL_PIN(46, "x_ac97_sync"),
  110. PINCTRL_PIN(47, "x_txd_1"),
  111. PINCTRL_PIN(48, "x_txd_2"),
  112. PINCTRL_PIN(49, "x_rxd_1"),
  113. PINCTRL_PIN(50, "x_rxd_2"),
  114. PINCTRL_PIN(51, "x_usclk_0"),
  115. PINCTRL_PIN(52, "x_utxd_0"),
  116. PINCTRL_PIN(53, "x_urxd_0"),
  117. PINCTRL_PIN(54, "x_utfs_0"),
  118. PINCTRL_PIN(55, "x_urfs_0"),
  119. PINCTRL_PIN(56, "x_usclk_1"),
  120. PINCTRL_PIN(57, "x_utxd_1"),
  121. PINCTRL_PIN(58, "x_urxd_1"),
  122. PINCTRL_PIN(59, "x_utfs_1"),
  123. PINCTRL_PIN(60, "x_urfs_1"),
  124. PINCTRL_PIN(61, "x_usclk_2"),
  125. PINCTRL_PIN(62, "x_utxd_2"),
  126. PINCTRL_PIN(63, "x_urxd_2"),
  127. PINCTRL_PIN(64, "x_utfs_2"),
  128. PINCTRL_PIN(65, "x_urfs_2"),
  129. PINCTRL_PIN(66, "x_df_we_b"),
  130. PINCTRL_PIN(67, "x_df_re_b"),
  131. PINCTRL_PIN(68, "x_txd_0"),
  132. PINCTRL_PIN(69, "x_rxd_0"),
  133. PINCTRL_PIN(78, "x_cko_0"),
  134. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  135. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  136. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  137. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  138. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  139. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  140. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  141. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  142. PINCTRL_PIN(87, "x_vip_vsync"),
  143. PINCTRL_PIN(88, "x_vip_hsync"),
  144. PINCTRL_PIN(89, "x_vip_pxclk"),
  145. PINCTRL_PIN(90, "x_sda_0"),
  146. PINCTRL_PIN(91, "x_scl_0"),
  147. PINCTRL_PIN(92, "x_df_ry_by"),
  148. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  149. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  150. PINCTRL_PIN(95, "x_l_pclk"),
  151. PINCTRL_PIN(96, "x_l_lck"),
  152. PINCTRL_PIN(97, "x_l_fck"),
  153. PINCTRL_PIN(98, "x_l_de"),
  154. PINCTRL_PIN(99, "x_ldd[0]"),
  155. PINCTRL_PIN(100, "x_ldd[1]"),
  156. PINCTRL_PIN(101, "x_ldd[2]"),
  157. PINCTRL_PIN(102, "x_ldd[3]"),
  158. PINCTRL_PIN(103, "x_ldd[4]"),
  159. PINCTRL_PIN(104, "x_ldd[5]"),
  160. PINCTRL_PIN(105, "x_ldd[6]"),
  161. PINCTRL_PIN(106, "x_ldd[7]"),
  162. PINCTRL_PIN(107, "x_ldd[8]"),
  163. PINCTRL_PIN(108, "x_ldd[9]"),
  164. PINCTRL_PIN(109, "x_ldd[10]"),
  165. PINCTRL_PIN(110, "x_ldd[11]"),
  166. PINCTRL_PIN(111, "x_ldd[12]"),
  167. PINCTRL_PIN(112, "x_ldd[13]"),
  168. PINCTRL_PIN(113, "x_ldd[14]"),
  169. PINCTRL_PIN(114, "x_ldd[15]"),
  170. };
  171. /**
  172. * @dev: a pointer back to containing device
  173. * @virtbase: the offset to the controller in virtual memory
  174. */
  175. struct sirfsoc_pmx {
  176. struct device *dev;
  177. struct pinctrl_dev *pmx;
  178. void __iomem *gpio_virtbase;
  179. void __iomem *rsc_virtbase;
  180. };
  181. /* SIRFSOC_GPIO_PAD_EN set */
  182. struct sirfsoc_muxmask {
  183. unsigned long group;
  184. unsigned long mask;
  185. };
  186. struct sirfsoc_padmux {
  187. unsigned long muxmask_counts;
  188. const struct sirfsoc_muxmask *muxmask;
  189. /* RSC_PIN_MUX set */
  190. unsigned long funcmask;
  191. unsigned long funcval;
  192. };
  193. /**
  194. * struct sirfsoc_pin_group - describes a SiRFprimaII pin group
  195. * @name: the name of this specific pin group
  196. * @pins: an array of discrete physical pins used in this group, taken
  197. * from the driver-local pin enumeration space
  198. * @num_pins: the number of pins in this group array, i.e. the number of
  199. * elements in .pins so we can iterate over that array
  200. */
  201. struct sirfsoc_pin_group {
  202. const char *name;
  203. const unsigned int *pins;
  204. const unsigned num_pins;
  205. };
  206. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  207. {
  208. .group = 3,
  209. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  210. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  211. BIT(17) | BIT(18),
  212. }, {
  213. .group = 2,
  214. .mask = BIT(31),
  215. },
  216. };
  217. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  218. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  219. .muxmask = lcd_16bits_sirfsoc_muxmask,
  220. .funcmask = BIT(4),
  221. .funcval = 0,
  222. };
  223. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  224. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  225. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  226. {
  227. .group = 3,
  228. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  229. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  230. BIT(17) | BIT(18),
  231. }, {
  232. .group = 2,
  233. .mask = BIT(31),
  234. }, {
  235. .group = 0,
  236. .mask = BIT(16) | BIT(17),
  237. },
  238. };
  239. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  240. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  241. .muxmask = lcd_18bits_muxmask,
  242. .funcmask = BIT(4),
  243. .funcval = 0,
  244. };
  245. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  246. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  247. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  248. {
  249. .group = 3,
  250. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  251. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  252. BIT(17) | BIT(18),
  253. }, {
  254. .group = 2,
  255. .mask = BIT(31),
  256. }, {
  257. .group = 0,
  258. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  259. },
  260. };
  261. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  262. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  263. .muxmask = lcd_24bits_muxmask,
  264. .funcmask = BIT(4),
  265. .funcval = 0,
  266. };
  267. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  268. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  269. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  270. {
  271. .group = 3,
  272. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  273. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  274. BIT(17) | BIT(18),
  275. }, {
  276. .group = 2,
  277. .mask = BIT(31),
  278. }, {
  279. .group = 0,
  280. .mask = BIT(23),
  281. },
  282. };
  283. static const struct sirfsoc_padmux lcdrom_padmux = {
  284. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  285. .muxmask = lcdrom_muxmask,
  286. .funcmask = BIT(4),
  287. .funcval = BIT(4),
  288. };
  289. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  290. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  291. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  292. {
  293. .group = 2,
  294. .mask = BIT(4) | BIT(5),
  295. }, {
  296. .group = 1,
  297. .mask = BIT(23) | BIT(28),
  298. },
  299. };
  300. static const struct sirfsoc_padmux uart0_padmux = {
  301. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  302. .muxmask = uart0_muxmask,
  303. .funcmask = BIT(9),
  304. .funcval = BIT(9),
  305. };
  306. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  307. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  308. {
  309. .group = 2,
  310. .mask = BIT(4) | BIT(5),
  311. },
  312. };
  313. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  314. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  315. .muxmask = uart0_nostreamctrl_muxmask,
  316. };
  317. static const unsigned uart0_nostreamctrl_pins[] = { 68, 39 };
  318. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  319. {
  320. .group = 1,
  321. .mask = BIT(15) | BIT(17),
  322. },
  323. };
  324. static const struct sirfsoc_padmux uart1_padmux = {
  325. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  326. .muxmask = uart1_muxmask,
  327. };
  328. static const unsigned uart1_pins[] = { 47, 49 };
  329. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  330. {
  331. .group = 1,
  332. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  333. },
  334. };
  335. static const struct sirfsoc_padmux uart2_padmux = {
  336. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  337. .muxmask = uart2_muxmask,
  338. .funcmask = BIT(10),
  339. .funcval = BIT(10),
  340. };
  341. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  342. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  343. {
  344. .group = 1,
  345. .mask = BIT(16) | BIT(18),
  346. },
  347. };
  348. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  349. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  350. .muxmask = uart2_nostreamctrl_muxmask,
  351. };
  352. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  353. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  354. {
  355. .group = 0,
  356. .mask = BIT(30) | BIT(31),
  357. }, {
  358. .group = 1,
  359. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  360. },
  361. };
  362. static const struct sirfsoc_padmux sdmmc3_padmux = {
  363. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  364. .muxmask = sdmmc3_muxmask,
  365. .funcmask = BIT(7),
  366. .funcval = 0,
  367. };
  368. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  369. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  370. {
  371. .group = 1,
  372. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  373. },
  374. };
  375. static const struct sirfsoc_padmux spi0_padmux = {
  376. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  377. .muxmask = spi0_muxmask,
  378. .funcmask = BIT(7),
  379. .funcval = BIT(7),
  380. };
  381. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  382. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  383. {
  384. .group = 1,
  385. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  386. },
  387. };
  388. static const struct sirfsoc_padmux sdmmc4_padmux = {
  389. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  390. .muxmask = sdmmc4_muxmask,
  391. };
  392. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  393. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  394. {
  395. .group = 1,
  396. .mask = BIT(10),
  397. },
  398. };
  399. static const struct sirfsoc_padmux cko1_padmux = {
  400. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  401. .muxmask = cko1_muxmask,
  402. .funcmask = BIT(3),
  403. .funcval = 0,
  404. };
  405. static const unsigned cko1_pins[] = { 42 };
  406. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  407. {
  408. .group = 1,
  409. .mask =
  410. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  411. | BIT(23) | BIT(28),
  412. },
  413. };
  414. static const struct sirfsoc_padmux i2s_padmux = {
  415. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  416. .muxmask = i2s_muxmask,
  417. .funcmask = BIT(3) | BIT(9),
  418. .funcval = BIT(3),
  419. };
  420. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  421. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  422. {
  423. .group = 1,
  424. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  425. },
  426. };
  427. static const struct sirfsoc_padmux ac97_padmux = {
  428. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  429. .muxmask = ac97_muxmask,
  430. .funcmask = BIT(8),
  431. .funcval = 0,
  432. };
  433. static const unsigned ac97_pins[] = { 33, 34, 35, 36 };
  434. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  435. {
  436. .group = 1,
  437. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  438. },
  439. };
  440. static const struct sirfsoc_padmux spi1_padmux = {
  441. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  442. .muxmask = spi1_muxmask,
  443. .funcmask = BIT(8),
  444. .funcval = BIT(8),
  445. };
  446. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  447. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  448. {
  449. .group = 0,
  450. .mask = BIT(27) | BIT(28) | BIT(29),
  451. },
  452. };
  453. static const struct sirfsoc_padmux sdmmc1_padmux = {
  454. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  455. .muxmask = sdmmc1_muxmask,
  456. };
  457. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  458. static const struct sirfsoc_muxmask gps_muxmask[] = {
  459. {
  460. .group = 0,
  461. .mask = BIT(24) | BIT(25) | BIT(26),
  462. },
  463. };
  464. static const struct sirfsoc_padmux gps_padmux = {
  465. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  466. .muxmask = gps_muxmask,
  467. .funcmask = BIT(12) | BIT(13) | BIT(14),
  468. .funcval = BIT(12),
  469. };
  470. static const unsigned gps_pins[] = { 24, 25, 26 };
  471. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  472. {
  473. .group = 0,
  474. .mask = BIT(24) | BIT(25) | BIT(26),
  475. }, {
  476. .group = 1,
  477. .mask = BIT(29),
  478. }, {
  479. .group = 2,
  480. .mask = BIT(0) | BIT(1),
  481. },
  482. };
  483. static const struct sirfsoc_padmux sdmmc5_padmux = {
  484. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  485. .muxmask = sdmmc5_muxmask,
  486. .funcmask = BIT(13) | BIT(14),
  487. .funcval = BIT(13) | BIT(14),
  488. };
  489. static const unsigned sdmmc5_pins[] = { 24, 25, 26, 61, 64, 65 };
  490. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  491. {
  492. .group = 1,
  493. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  494. },
  495. };
  496. static const struct sirfsoc_padmux usp0_padmux = {
  497. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  498. .muxmask = usp0_muxmask,
  499. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  500. .funcval = 0,
  501. };
  502. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  503. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  504. {
  505. .group = 1,
  506. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  507. },
  508. };
  509. static const struct sirfsoc_padmux usp1_padmux = {
  510. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  511. .muxmask = usp1_muxmask,
  512. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  513. .funcval = 0,
  514. };
  515. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  516. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  517. {
  518. .group = 1,
  519. .mask = BIT(29) | BIT(30) | BIT(31),
  520. }, {
  521. .group = 2,
  522. .mask = BIT(0) | BIT(1),
  523. },
  524. };
  525. static const struct sirfsoc_padmux usp2_padmux = {
  526. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  527. .muxmask = usp2_muxmask,
  528. .funcmask = BIT(13) | BIT(14),
  529. .funcval = 0,
  530. };
  531. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  532. static const struct sirfsoc_muxmask nand_muxmask[] = {
  533. {
  534. .group = 2,
  535. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  536. },
  537. };
  538. static const struct sirfsoc_padmux nand_padmux = {
  539. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  540. .muxmask = nand_muxmask,
  541. .funcmask = BIT(5),
  542. .funcval = 0,
  543. };
  544. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  545. static const struct sirfsoc_padmux sdmmc0_padmux = {
  546. .muxmask_counts = 0,
  547. .funcmask = BIT(5),
  548. .funcval = 0,
  549. };
  550. static const unsigned sdmmc0_pins[] = { };
  551. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  552. {
  553. .group = 2,
  554. .mask = BIT(2) | BIT(3),
  555. },
  556. };
  557. static const struct sirfsoc_padmux sdmmc2_padmux = {
  558. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  559. .muxmask = sdmmc2_muxmask,
  560. .funcmask = BIT(5),
  561. .funcval = BIT(5),
  562. };
  563. static const unsigned sdmmc2_pins[] = { 66, 67 };
  564. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  565. {
  566. .group = 2,
  567. .mask = BIT(14),
  568. },
  569. };
  570. static const struct sirfsoc_padmux cko0_padmux = {
  571. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  572. .muxmask = cko0_muxmask,
  573. };
  574. static const unsigned cko0_pins[] = { 78 };
  575. static const struct sirfsoc_muxmask vip_muxmask[] = {
  576. {
  577. .group = 2,
  578. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  579. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  580. BIT(25),
  581. },
  582. };
  583. static const struct sirfsoc_padmux vip_padmux = {
  584. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  585. .muxmask = vip_muxmask,
  586. .funcmask = BIT(0),
  587. .funcval = 0,
  588. };
  589. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  590. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  591. {
  592. .group = 2,
  593. .mask = BIT(26) | BIT(27),
  594. },
  595. };
  596. static const struct sirfsoc_padmux i2c0_padmux = {
  597. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  598. .muxmask = i2c0_muxmask,
  599. };
  600. static const unsigned i2c0_pins[] = { 90, 91 };
  601. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  602. {
  603. .group = 0,
  604. .mask = BIT(13) | BIT(15),
  605. },
  606. };
  607. static const struct sirfsoc_padmux i2c1_padmux = {
  608. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  609. .muxmask = i2c1_muxmask,
  610. };
  611. static const unsigned i2c1_pins[] = { 13, 15 };
  612. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  613. {
  614. .group = 2,
  615. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  616. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  617. BIT(25),
  618. }, {
  619. .group = 0,
  620. .mask = BIT(12),
  621. },
  622. };
  623. static const struct sirfsoc_padmux viprom_padmux = {
  624. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  625. .muxmask = viprom_muxmask,
  626. .funcmask = BIT(0),
  627. .funcval = BIT(0),
  628. };
  629. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  630. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  631. {
  632. .group = 0,
  633. .mask = BIT(4),
  634. },
  635. };
  636. static const struct sirfsoc_padmux pwm0_padmux = {
  637. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  638. .muxmask = pwm0_muxmask,
  639. .funcmask = BIT(12),
  640. .funcval = 0,
  641. };
  642. static const unsigned pwm0_pins[] = { 4 };
  643. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  644. {
  645. .group = 0,
  646. .mask = BIT(5),
  647. },
  648. };
  649. static const struct sirfsoc_padmux pwm1_padmux = {
  650. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  651. .muxmask = pwm1_muxmask,
  652. };
  653. static const unsigned pwm1_pins[] = { 5 };
  654. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  655. {
  656. .group = 0,
  657. .mask = BIT(6),
  658. },
  659. };
  660. static const struct sirfsoc_padmux pwm2_padmux = {
  661. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  662. .muxmask = pwm2_muxmask,
  663. };
  664. static const unsigned pwm2_pins[] = { 6 };
  665. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  666. {
  667. .group = 0,
  668. .mask = BIT(7),
  669. },
  670. };
  671. static const struct sirfsoc_padmux pwm3_padmux = {
  672. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  673. .muxmask = pwm3_muxmask,
  674. };
  675. static const unsigned pwm3_pins[] = { 7 };
  676. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  677. {
  678. .group = 0,
  679. .mask = BIT(8),
  680. },
  681. };
  682. static const struct sirfsoc_padmux warm_rst_padmux = {
  683. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  684. .muxmask = warm_rst_muxmask,
  685. };
  686. static const unsigned warm_rst_pins[] = { 8 };
  687. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  688. {
  689. .group = 1,
  690. .mask = BIT(22),
  691. },
  692. };
  693. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  694. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  695. .muxmask = usb0_utmi_drvbus_muxmask,
  696. .funcmask = BIT(6),
  697. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  698. };
  699. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  700. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  701. {
  702. .group = 1,
  703. .mask = BIT(27),
  704. },
  705. };
  706. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  707. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  708. .muxmask = usb1_utmi_drvbus_muxmask,
  709. .funcmask = BIT(11),
  710. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  711. };
  712. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  713. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  714. {
  715. .group = 0,
  716. .mask = BIT(9) | BIT(10) | BIT(11),
  717. },
  718. };
  719. static const struct sirfsoc_padmux pulse_count_padmux = {
  720. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  721. .muxmask = pulse_count_muxmask,
  722. };
  723. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  724. #define SIRFSOC_PIN_GROUP(n, p) \
  725. { \
  726. .name = n, \
  727. .pins = p, \
  728. .num_pins = ARRAY_SIZE(p), \
  729. }
  730. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  731. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  732. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  733. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  734. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  735. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  736. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  737. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  738. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  739. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  740. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  741. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  742. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  743. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  744. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  745. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  746. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  747. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  748. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  749. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  750. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  751. SIRFSOC_PIN_GROUP("cko0_rstgrp", cko0_pins),
  752. SIRFSOC_PIN_GROUP("cko1_rstgrp", cko1_pins),
  753. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  754. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  755. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  756. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  757. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  758. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  759. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  760. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  761. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  762. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  763. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  764. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  765. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  766. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  767. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  768. };
  769. static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
  770. {
  771. return ARRAY_SIZE(sirfsoc_pin_groups);
  772. }
  773. static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
  774. unsigned selector)
  775. {
  776. return sirfsoc_pin_groups[selector].name;
  777. }
  778. static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  779. const unsigned **pins,
  780. unsigned *num_pins)
  781. {
  782. *pins = sirfsoc_pin_groups[selector].pins;
  783. *num_pins = sirfsoc_pin_groups[selector].num_pins;
  784. return 0;
  785. }
  786. static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  787. unsigned offset)
  788. {
  789. seq_printf(s, " " DRIVER_NAME);
  790. }
  791. static struct pinctrl_ops sirfsoc_pctrl_ops = {
  792. .get_groups_count = sirfsoc_get_groups_count,
  793. .get_group_name = sirfsoc_get_group_name,
  794. .get_group_pins = sirfsoc_get_group_pins,
  795. .pin_dbg_show = sirfsoc_pin_dbg_show,
  796. };
  797. struct sirfsoc_pmx_func {
  798. const char *name;
  799. const char * const *groups;
  800. const unsigned num_groups;
  801. const struct sirfsoc_padmux *padmux;
  802. };
  803. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  804. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  805. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  806. static const char * const lcdromgrp[] = { "lcdromgrp" };
  807. static const char * const uart0grp[] = { "uart0grp" };
  808. static const char * const uart1grp[] = { "uart1grp" };
  809. static const char * const uart2grp[] = { "uart2grp" };
  810. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  811. static const char * const usp0grp[] = { "usp0grp" };
  812. static const char * const usp1grp[] = { "usp1grp" };
  813. static const char * const usp2grp[] = { "usp2grp" };
  814. static const char * const i2c0grp[] = { "i2c0grp" };
  815. static const char * const i2c1grp[] = { "i2c1grp" };
  816. static const char * const pwm0grp[] = { "pwm0grp" };
  817. static const char * const pwm1grp[] = { "pwm1grp" };
  818. static const char * const pwm2grp[] = { "pwm2grp" };
  819. static const char * const pwm3grp[] = { "pwm3grp" };
  820. static const char * const vipgrp[] = { "vipgrp" };
  821. static const char * const vipromgrp[] = { "vipromgrp" };
  822. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  823. static const char * const cko0grp[] = { "cko0grp" };
  824. static const char * const cko1grp[] = { "cko1grp" };
  825. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  826. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  827. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  828. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  829. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  830. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  831. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  832. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  833. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  834. static const char * const i2sgrp[] = { "i2sgrp" };
  835. static const char * const ac97grp[] = { "ac97grp" };
  836. static const char * const nandgrp[] = { "nandgrp" };
  837. static const char * const spi0grp[] = { "spi0grp" };
  838. static const char * const spi1grp[] = { "spi1grp" };
  839. static const char * const gpsgrp[] = { "gpsgrp" };
  840. #define SIRFSOC_PMX_FUNCTION(n, g, m) \
  841. { \
  842. .name = n, \
  843. .groups = g, \
  844. .num_groups = ARRAY_SIZE(g), \
  845. .padmux = &m, \
  846. }
  847. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  848. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  849. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  850. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  851. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  852. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  853. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  854. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  855. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  856. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  857. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  858. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  859. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  860. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  861. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  862. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  863. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  864. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  865. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  866. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  867. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  868. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  869. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  870. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  871. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  872. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  873. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  874. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  875. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  876. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  877. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  878. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  879. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  880. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  881. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  882. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  883. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  884. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  885. };
  886. static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx, unsigned selector,
  887. bool enable)
  888. {
  889. int i;
  890. const struct sirfsoc_padmux *mux = sirfsoc_pmx_functions[selector].padmux;
  891. const struct sirfsoc_muxmask *mask = mux->muxmask;
  892. for (i = 0; i < mux->muxmask_counts; i++) {
  893. u32 muxval;
  894. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  895. if (enable)
  896. muxval = muxval & ~mask[i].mask;
  897. else
  898. muxval = muxval | mask[i].mask;
  899. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  900. }
  901. if (mux->funcmask && enable) {
  902. u32 func_en_val;
  903. func_en_val =
  904. readl(spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  905. func_en_val =
  906. (func_en_val & ~mux->funcmask) | (mux->
  907. funcval);
  908. writel(func_en_val, spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  909. }
  910. }
  911. static int sirfsoc_pinmux_enable(struct pinctrl_dev *pmxdev, unsigned selector,
  912. unsigned group)
  913. {
  914. struct sirfsoc_pmx *spmx;
  915. spmx = pinctrl_dev_get_drvdata(pmxdev);
  916. sirfsoc_pinmux_endisable(spmx, selector, true);
  917. return 0;
  918. }
  919. static void sirfsoc_pinmux_disable(struct pinctrl_dev *pmxdev, unsigned selector,
  920. unsigned group)
  921. {
  922. struct sirfsoc_pmx *spmx;
  923. spmx = pinctrl_dev_get_drvdata(pmxdev);
  924. sirfsoc_pinmux_endisable(spmx, selector, false);
  925. }
  926. static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
  927. {
  928. return ARRAY_SIZE(sirfsoc_pmx_functions);
  929. }
  930. static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
  931. unsigned selector)
  932. {
  933. return sirfsoc_pmx_functions[selector].name;
  934. }
  935. static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  936. const char * const **groups,
  937. unsigned * const num_groups)
  938. {
  939. *groups = sirfsoc_pmx_functions[selector].groups;
  940. *num_groups = sirfsoc_pmx_functions[selector].num_groups;
  941. return 0;
  942. }
  943. static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
  944. struct pinctrl_gpio_range *range, unsigned offset)
  945. {
  946. struct sirfsoc_pmx *spmx;
  947. int group = range->id;
  948. u32 muxval;
  949. spmx = pinctrl_dev_get_drvdata(pmxdev);
  950. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  951. muxval = muxval | (1 << (offset - range->pin_base));
  952. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  953. return 0;
  954. }
  955. static struct pinmux_ops sirfsoc_pinmux_ops = {
  956. .enable = sirfsoc_pinmux_enable,
  957. .disable = sirfsoc_pinmux_disable,
  958. .get_functions_count = sirfsoc_pinmux_get_funcs_count,
  959. .get_function_name = sirfsoc_pinmux_get_func_name,
  960. .get_function_groups = sirfsoc_pinmux_get_groups,
  961. .gpio_request_enable = sirfsoc_pinmux_request_gpio,
  962. };
  963. static struct pinctrl_desc sirfsoc_pinmux_desc = {
  964. .name = DRIVER_NAME,
  965. .pins = sirfsoc_pads,
  966. .npins = ARRAY_SIZE(sirfsoc_pads),
  967. .pctlops = &sirfsoc_pctrl_ops,
  968. .pmxops = &sirfsoc_pinmux_ops,
  969. .owner = THIS_MODULE,
  970. };
  971. /*
  972. * Todo: bind irq_chip to every pinctrl_gpio_range
  973. */
  974. static struct pinctrl_gpio_range sirfsoc_gpio_ranges[] = {
  975. {
  976. .name = "sirfsoc-gpio*",
  977. .id = 0,
  978. .base = 0,
  979. .pin_base = 0,
  980. .npins = 32,
  981. }, {
  982. .name = "sirfsoc-gpio*",
  983. .id = 1,
  984. .base = 32,
  985. .pin_base = 32,
  986. .npins = 32,
  987. }, {
  988. .name = "sirfsoc-gpio*",
  989. .id = 2,
  990. .base = 64,
  991. .pin_base = 64,
  992. .npins = 32,
  993. }, {
  994. .name = "sirfsoc-gpio*",
  995. .id = 3,
  996. .base = 96,
  997. .pin_base = 96,
  998. .npins = 19,
  999. },
  1000. };
  1001. static void __iomem *sirfsoc_rsc_of_iomap(void)
  1002. {
  1003. const struct of_device_id rsc_ids[] = {
  1004. { .compatible = "sirf,prima2-rsc" },
  1005. {}
  1006. };
  1007. struct device_node *np;
  1008. np = of_find_matching_node(NULL, rsc_ids);
  1009. if (!np)
  1010. panic("unable to find compatible rsc node in dtb\n");
  1011. return of_iomap(np, 0);
  1012. }
  1013. static int __devinit sirfsoc_pinmux_probe(struct platform_device *pdev)
  1014. {
  1015. int ret;
  1016. struct sirfsoc_pmx *spmx;
  1017. struct device_node *np = pdev->dev.of_node;
  1018. int i;
  1019. /* Create state holders etc for this driver */
  1020. spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
  1021. if (!spmx)
  1022. return -ENOMEM;
  1023. spmx->dev = &pdev->dev;
  1024. platform_set_drvdata(pdev, spmx);
  1025. spmx->gpio_virtbase = of_iomap(np, 0);
  1026. if (!spmx->gpio_virtbase) {
  1027. ret = -ENOMEM;
  1028. dev_err(&pdev->dev, "can't map gpio registers\n");
  1029. goto out_no_gpio_remap;
  1030. }
  1031. spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
  1032. if (!spmx->rsc_virtbase) {
  1033. ret = -ENOMEM;
  1034. dev_err(&pdev->dev, "can't map rsc registers\n");
  1035. goto out_no_rsc_remap;
  1036. }
  1037. /* Now register the pin controller and all pins it handles */
  1038. spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
  1039. if (!spmx->pmx) {
  1040. dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
  1041. ret = -EINVAL;
  1042. goto out_no_pmx;
  1043. }
  1044. for (i = 0; i < ARRAY_SIZE(sirfsoc_gpio_ranges); i++) {
  1045. sirfsoc_gpio_ranges[i].gc = &sgpio_bank[i].chip.gc;
  1046. pinctrl_add_gpio_range(spmx->pmx, &sirfsoc_gpio_ranges[i]);
  1047. }
  1048. dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
  1049. return 0;
  1050. out_no_pmx:
  1051. iounmap(spmx->rsc_virtbase);
  1052. out_no_rsc_remap:
  1053. iounmap(spmx->gpio_virtbase);
  1054. out_no_gpio_remap:
  1055. platform_set_drvdata(pdev, NULL);
  1056. return ret;
  1057. }
  1058. static const struct of_device_id pinmux_ids[] __devinitconst = {
  1059. { .compatible = "sirf,prima2-gpio-pinmux" },
  1060. {}
  1061. };
  1062. static struct platform_driver sirfsoc_pinmux_driver = {
  1063. .driver = {
  1064. .name = DRIVER_NAME,
  1065. .owner = THIS_MODULE,
  1066. .of_match_table = pinmux_ids,
  1067. },
  1068. .probe = sirfsoc_pinmux_probe,
  1069. };
  1070. static int __init sirfsoc_pinmux_init(void)
  1071. {
  1072. return platform_driver_register(&sirfsoc_pinmux_driver);
  1073. }
  1074. arch_initcall(sirfsoc_pinmux_init);
  1075. static inline int sirfsoc_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  1076. {
  1077. struct sirfsoc_gpio_bank *bank = container_of(to_of_mm_gpio_chip(chip),
  1078. struct sirfsoc_gpio_bank, chip);
  1079. return irq_find_mapping(bank->domain, offset);
  1080. }
  1081. static inline int sirfsoc_gpio_to_offset(unsigned int gpio)
  1082. {
  1083. return gpio % SIRFSOC_GPIO_BANK_SIZE;
  1084. }
  1085. static inline struct sirfsoc_gpio_bank *sirfsoc_gpio_to_bank(unsigned int gpio)
  1086. {
  1087. return &sgpio_bank[gpio / SIRFSOC_GPIO_BANK_SIZE];
  1088. }
  1089. void sirfsoc_gpio_set_pull(unsigned gpio, unsigned mode)
  1090. {
  1091. struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(gpio);
  1092. int idx = sirfsoc_gpio_to_offset(gpio);
  1093. u32 val, offset;
  1094. unsigned long flags;
  1095. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1096. spin_lock_irqsave(&sgpio_lock, flags);
  1097. val = readl(bank->chip.regs + offset);
  1098. switch (mode) {
  1099. case SIRFSOC_GPIO_PULL_NONE:
  1100. val &= ~SIRFSOC_GPIO_CTL_PULL_MASK;
  1101. break;
  1102. case SIRFSOC_GPIO_PULL_UP:
  1103. val |= SIRFSOC_GPIO_CTL_PULL_MASK;
  1104. val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
  1105. break;
  1106. case SIRFSOC_GPIO_PULL_DOWN:
  1107. val |= SIRFSOC_GPIO_CTL_PULL_MASK;
  1108. val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
  1109. break;
  1110. default:
  1111. break;
  1112. }
  1113. writel(val, bank->chip.regs + offset);
  1114. spin_unlock_irqrestore(&sgpio_lock, flags);
  1115. }
  1116. EXPORT_SYMBOL(sirfsoc_gpio_set_pull);
  1117. static inline struct sirfsoc_gpio_bank *sirfsoc_irqchip_to_bank(struct gpio_chip *chip)
  1118. {
  1119. return container_of(to_of_mm_gpio_chip(chip), struct sirfsoc_gpio_bank, chip);
  1120. }
  1121. static void sirfsoc_gpio_irq_ack(struct irq_data *d)
  1122. {
  1123. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1124. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1125. u32 val, offset;
  1126. unsigned long flags;
  1127. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1128. spin_lock_irqsave(&sgpio_lock, flags);
  1129. val = readl(bank->chip.regs + offset);
  1130. writel(val, bank->chip.regs + offset);
  1131. spin_unlock_irqrestore(&sgpio_lock, flags);
  1132. }
  1133. static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_bank *bank, int idx)
  1134. {
  1135. u32 val, offset;
  1136. unsigned long flags;
  1137. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1138. spin_lock_irqsave(&sgpio_lock, flags);
  1139. val = readl(bank->chip.regs + offset);
  1140. val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1141. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1142. writel(val, bank->chip.regs + offset);
  1143. spin_unlock_irqrestore(&sgpio_lock, flags);
  1144. }
  1145. static void sirfsoc_gpio_irq_mask(struct irq_data *d)
  1146. {
  1147. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1148. __sirfsoc_gpio_irq_mask(bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
  1149. }
  1150. static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
  1151. {
  1152. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1153. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1154. u32 val, offset;
  1155. unsigned long flags;
  1156. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1157. spin_lock_irqsave(&sgpio_lock, flags);
  1158. val = readl(bank->chip.regs + offset);
  1159. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1160. val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1161. writel(val, bank->chip.regs + offset);
  1162. spin_unlock_irqrestore(&sgpio_lock, flags);
  1163. }
  1164. static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
  1165. {
  1166. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1167. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1168. u32 val, offset;
  1169. unsigned long flags;
  1170. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1171. spin_lock_irqsave(&sgpio_lock, flags);
  1172. val = readl(bank->chip.regs + offset);
  1173. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1174. switch (type) {
  1175. case IRQ_TYPE_NONE:
  1176. break;
  1177. case IRQ_TYPE_EDGE_RISING:
  1178. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1179. val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
  1180. break;
  1181. case IRQ_TYPE_EDGE_FALLING:
  1182. val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
  1183. val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1184. break;
  1185. case IRQ_TYPE_EDGE_BOTH:
  1186. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
  1187. SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1188. break;
  1189. case IRQ_TYPE_LEVEL_LOW:
  1190. val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
  1191. val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
  1192. break;
  1193. case IRQ_TYPE_LEVEL_HIGH:
  1194. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
  1195. val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
  1196. break;
  1197. }
  1198. writel(val, bank->chip.regs + offset);
  1199. spin_unlock_irqrestore(&sgpio_lock, flags);
  1200. return 0;
  1201. }
  1202. static struct irq_chip sirfsoc_irq_chip = {
  1203. .name = "sirf-gpio-irq",
  1204. .irq_ack = sirfsoc_gpio_irq_ack,
  1205. .irq_mask = sirfsoc_gpio_irq_mask,
  1206. .irq_unmask = sirfsoc_gpio_irq_unmask,
  1207. .irq_set_type = sirfsoc_gpio_irq_type,
  1208. };
  1209. static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
  1210. {
  1211. struct sirfsoc_gpio_bank *bank = irq_get_handler_data(irq);
  1212. u32 status, ctrl;
  1213. int idx = 0;
  1214. unsigned int first_irq;
  1215. struct irq_chip *chip = irq_get_chip(irq);
  1216. chained_irq_enter(chip, desc);
  1217. status = readl(bank->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
  1218. if (!status) {
  1219. printk(KERN_WARNING
  1220. "%s: gpio id %d status %#x no interrupt is flaged\n",
  1221. __func__, bank->id, status);
  1222. handle_bad_irq(irq, desc);
  1223. return;
  1224. }
  1225. first_irq = bank->domain->revmap_data.legacy.first_irq;
  1226. while (status) {
  1227. ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
  1228. /*
  1229. * Here we must check whether the corresponding GPIO's interrupt
  1230. * has been enabled, otherwise just skip it
  1231. */
  1232. if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
  1233. pr_debug("%s: gpio id %d idx %d happens\n",
  1234. __func__, bank->id, idx);
  1235. generic_handle_irq(first_irq + idx);
  1236. }
  1237. idx++;
  1238. status = status >> 1;
  1239. }
  1240. chained_irq_exit(chip, desc);
  1241. }
  1242. static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_bank *bank, unsigned ctrl_offset)
  1243. {
  1244. u32 val;
  1245. val = readl(bank->chip.regs + ctrl_offset);
  1246. val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
  1247. writel(val, bank->chip.regs + ctrl_offset);
  1248. }
  1249. static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
  1250. {
  1251. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1252. unsigned long flags;
  1253. if (pinctrl_request_gpio(chip->base + offset))
  1254. return -ENODEV;
  1255. spin_lock_irqsave(&bank->lock, flags);
  1256. /*
  1257. * default status:
  1258. * set direction as input and mask irq
  1259. */
  1260. sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
  1261. __sirfsoc_gpio_irq_mask(bank, offset);
  1262. spin_unlock_irqrestore(&bank->lock, flags);
  1263. return 0;
  1264. }
  1265. static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
  1266. {
  1267. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1268. unsigned long flags;
  1269. spin_lock_irqsave(&bank->lock, flags);
  1270. __sirfsoc_gpio_irq_mask(bank, offset);
  1271. sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
  1272. spin_unlock_irqrestore(&bank->lock, flags);
  1273. pinctrl_free_gpio(chip->base + offset);
  1274. }
  1275. static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
  1276. {
  1277. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1278. int idx = sirfsoc_gpio_to_offset(gpio);
  1279. unsigned long flags;
  1280. unsigned offset;
  1281. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1282. spin_lock_irqsave(&bank->lock, flags);
  1283. sirfsoc_gpio_set_input(bank, offset);
  1284. spin_unlock_irqrestore(&bank->lock, flags);
  1285. return 0;
  1286. }
  1287. static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_bank *bank, unsigned offset,
  1288. int value)
  1289. {
  1290. u32 out_ctrl;
  1291. unsigned long flags;
  1292. spin_lock_irqsave(&bank->lock, flags);
  1293. out_ctrl = readl(bank->chip.regs + offset);
  1294. if (value)
  1295. out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1296. else
  1297. out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1298. out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1299. out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
  1300. writel(out_ctrl, bank->chip.regs + offset);
  1301. spin_unlock_irqrestore(&bank->lock, flags);
  1302. }
  1303. static int sirfsoc_gpio_direction_output(struct gpio_chip *chip, unsigned gpio, int value)
  1304. {
  1305. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1306. int idx = sirfsoc_gpio_to_offset(gpio);
  1307. u32 offset;
  1308. unsigned long flags;
  1309. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1310. spin_lock_irqsave(&sgpio_lock, flags);
  1311. sirfsoc_gpio_set_output(bank, offset, value);
  1312. spin_unlock_irqrestore(&sgpio_lock, flags);
  1313. return 0;
  1314. }
  1315. static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
  1316. {
  1317. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1318. u32 val;
  1319. unsigned long flags;
  1320. spin_lock_irqsave(&bank->lock, flags);
  1321. val = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1322. spin_unlock_irqrestore(&bank->lock, flags);
  1323. return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
  1324. }
  1325. static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
  1326. int value)
  1327. {
  1328. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1329. u32 ctrl;
  1330. unsigned long flags;
  1331. spin_lock_irqsave(&bank->lock, flags);
  1332. ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1333. if (value)
  1334. ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1335. else
  1336. ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1337. writel(ctrl, bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1338. spin_unlock_irqrestore(&bank->lock, flags);
  1339. }
  1340. int sirfsoc_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  1341. irq_hw_number_t hwirq)
  1342. {
  1343. struct sirfsoc_gpio_bank *bank = d->host_data;
  1344. if (!bank)
  1345. return -EINVAL;
  1346. irq_set_chip(irq, &sirfsoc_irq_chip);
  1347. irq_set_handler(irq, handle_level_irq);
  1348. irq_set_chip_data(irq, bank);
  1349. set_irq_flags(irq, IRQF_VALID);
  1350. return 0;
  1351. }
  1352. const struct irq_domain_ops sirfsoc_gpio_irq_simple_ops = {
  1353. .map = sirfsoc_gpio_irq_map,
  1354. .xlate = irq_domain_xlate_twocell,
  1355. };
  1356. static int __devinit sirfsoc_gpio_probe(struct device_node *np)
  1357. {
  1358. int i, err = 0;
  1359. struct sirfsoc_gpio_bank *bank;
  1360. void *regs;
  1361. struct platform_device *pdev;
  1362. pdev = of_find_device_by_node(np);
  1363. if (!pdev)
  1364. return -ENODEV;
  1365. regs = of_iomap(np, 0);
  1366. if (!regs)
  1367. return -ENOMEM;
  1368. for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
  1369. bank = &sgpio_bank[i];
  1370. spin_lock_init(&bank->lock);
  1371. bank->chip.gc.request = sirfsoc_gpio_request;
  1372. bank->chip.gc.free = sirfsoc_gpio_free;
  1373. bank->chip.gc.direction_input = sirfsoc_gpio_direction_input;
  1374. bank->chip.gc.get = sirfsoc_gpio_get_value;
  1375. bank->chip.gc.direction_output = sirfsoc_gpio_direction_output;
  1376. bank->chip.gc.set = sirfsoc_gpio_set_value;
  1377. bank->chip.gc.to_irq = sirfsoc_gpio_to_irq;
  1378. bank->chip.gc.base = i * SIRFSOC_GPIO_BANK_SIZE;
  1379. bank->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE;
  1380. bank->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
  1381. bank->chip.gc.of_node = np;
  1382. bank->chip.regs = regs;
  1383. bank->id = i;
  1384. bank->parent_irq = platform_get_irq(pdev, i);
  1385. if (bank->parent_irq < 0) {
  1386. err = bank->parent_irq;
  1387. goto out;
  1388. }
  1389. err = gpiochip_add(&bank->chip.gc);
  1390. if (err) {
  1391. pr_err("%s: error in probe function with status %d\n",
  1392. np->full_name, err);
  1393. goto out;
  1394. }
  1395. bank->domain = irq_domain_add_legacy(np, SIRFSOC_GPIO_BANK_SIZE,
  1396. SIRFSOC_GPIO_IRQ_START + i * SIRFSOC_GPIO_BANK_SIZE, 0,
  1397. &sirfsoc_gpio_irq_simple_ops, bank);
  1398. if (!bank->domain) {
  1399. pr_err("%s: Failed to create irqdomain\n", np->full_name);
  1400. err = -ENOSYS;
  1401. goto out;
  1402. }
  1403. irq_set_chained_handler(bank->parent_irq, sirfsoc_gpio_handle_irq);
  1404. irq_set_handler_data(bank->parent_irq, bank);
  1405. }
  1406. return 0;
  1407. out:
  1408. iounmap(regs);
  1409. return err;
  1410. }
  1411. static int __init sirfsoc_gpio_init(void)
  1412. {
  1413. struct device_node *np;
  1414. np = of_find_matching_node(NULL, pinmux_ids);
  1415. if (!np)
  1416. return -ENODEV;
  1417. return sirfsoc_gpio_probe(np);
  1418. }
  1419. subsys_initcall(sirfsoc_gpio_init);
  1420. MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>, "
  1421. "Yuping Luo <yuping.luo@csr.com>, "
  1422. "Barry Song <baohua.song@csr.com>");
  1423. MODULE_DESCRIPTION("SIRFSOC pin control driver");
  1424. MODULE_LICENSE("GPL");