intel_ringbuffer.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct drm_device *dev,
  47. struct intel_ring_buffer *ring,
  48. u32 invalidate_domains,
  49. u32 flush_domains)
  50. {
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. intel_ring_begin(dev, ring, 2);
  105. intel_ring_emit(dev, ring, cmd);
  106. intel_ring_emit(dev, ring, MI_NOOP);
  107. intel_ring_advance(dev, ring);
  108. }
  109. }
  110. static void ring_write_tail(struct drm_device *dev,
  111. struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = dev->dev_private;
  115. I915_WRITE_TAIL(ring, value);
  116. }
  117. u32 intel_ring_get_active_head(struct drm_device *dev,
  118. struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = dev->dev_private;
  121. u32 acthd_reg = INTEL_INFO(dev)->gen >= 4 ?
  122. RING_ACTHD(ring->mmio_base) : ACTHD;
  123. return I915_READ(acthd_reg);
  124. }
  125. static int init_ring_common(struct drm_device *dev,
  126. struct intel_ring_buffer *ring)
  127. {
  128. u32 head;
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. struct drm_i915_gem_object *obj_priv;
  131. obj_priv = to_intel_bo(ring->gem_object);
  132. /* Stop the ring if it's running. */
  133. I915_WRITE_CTL(ring, 0);
  134. I915_WRITE_HEAD(ring, 0);
  135. ring->write_tail(dev, ring, 0);
  136. /* Initialize the ring. */
  137. I915_WRITE_START(ring, obj_priv->gtt_offset);
  138. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  139. /* G45 ring initialization fails to reset head to zero */
  140. if (head != 0) {
  141. DRM_DEBUG_KMS("%s head not reset to zero "
  142. "ctl %08x head %08x tail %08x start %08x\n",
  143. ring->name,
  144. I915_READ_CTL(ring),
  145. I915_READ_HEAD(ring),
  146. I915_READ_TAIL(ring),
  147. I915_READ_START(ring));
  148. I915_WRITE_HEAD(ring, 0);
  149. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  150. DRM_ERROR("failed to set %s head to zero "
  151. "ctl %08x head %08x tail %08x start %08x\n",
  152. ring->name,
  153. I915_READ_CTL(ring),
  154. I915_READ_HEAD(ring),
  155. I915_READ_TAIL(ring),
  156. I915_READ_START(ring));
  157. }
  158. }
  159. I915_WRITE_CTL(ring,
  160. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  161. | RING_REPORT_64K | RING_VALID);
  162. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  163. /* If the head is still not zero, the ring is dead */
  164. if (head != 0) {
  165. DRM_ERROR("%s initialization failed "
  166. "ctl %08x head %08x tail %08x start %08x\n",
  167. ring->name,
  168. I915_READ_CTL(ring),
  169. I915_READ_HEAD(ring),
  170. I915_READ_TAIL(ring),
  171. I915_READ_START(ring));
  172. return -EIO;
  173. }
  174. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  175. i915_kernel_lost_context(dev);
  176. else {
  177. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  178. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  179. ring->space = ring->head - (ring->tail + 8);
  180. if (ring->space < 0)
  181. ring->space += ring->size;
  182. }
  183. return 0;
  184. }
  185. static int init_render_ring(struct drm_device *dev,
  186. struct intel_ring_buffer *ring)
  187. {
  188. drm_i915_private_t *dev_priv = dev->dev_private;
  189. int ret = init_ring_common(dev, ring);
  190. int mode;
  191. if (INTEL_INFO(dev)->gen > 3) {
  192. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  193. if (IS_GEN6(dev))
  194. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  195. I915_WRITE(MI_MODE, mode);
  196. }
  197. return ret;
  198. }
  199. #define PIPE_CONTROL_FLUSH(addr) \
  200. do { \
  201. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  202. PIPE_CONTROL_DEPTH_STALL | 2); \
  203. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  204. OUT_RING(0); \
  205. OUT_RING(0); \
  206. } while (0)
  207. /**
  208. * Creates a new sequence number, emitting a write of it to the status page
  209. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  210. *
  211. * Must be called with struct_lock held.
  212. *
  213. * Returned sequence numbers are nonzero on success.
  214. */
  215. static u32
  216. render_ring_add_request(struct drm_device *dev,
  217. struct intel_ring_buffer *ring,
  218. u32 flush_domains)
  219. {
  220. drm_i915_private_t *dev_priv = dev->dev_private;
  221. u32 seqno;
  222. seqno = i915_gem_get_seqno(dev);
  223. if (IS_GEN6(dev)) {
  224. BEGIN_LP_RING(6);
  225. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  226. OUT_RING(PIPE_CONTROL_QW_WRITE |
  227. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  228. PIPE_CONTROL_NOTIFY);
  229. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. OUT_RING(seqno);
  231. OUT_RING(0);
  232. OUT_RING(0);
  233. ADVANCE_LP_RING();
  234. } else if (HAS_PIPE_CONTROL(dev)) {
  235. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  236. /*
  237. * Workaround qword write incoherence by flushing the
  238. * PIPE_NOTIFY buffers out to memory before requesting
  239. * an interrupt.
  240. */
  241. BEGIN_LP_RING(32);
  242. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  243. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  244. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  245. OUT_RING(seqno);
  246. OUT_RING(0);
  247. PIPE_CONTROL_FLUSH(scratch_addr);
  248. scratch_addr += 128; /* write to separate cachelines */
  249. PIPE_CONTROL_FLUSH(scratch_addr);
  250. scratch_addr += 128;
  251. PIPE_CONTROL_FLUSH(scratch_addr);
  252. scratch_addr += 128;
  253. PIPE_CONTROL_FLUSH(scratch_addr);
  254. scratch_addr += 128;
  255. PIPE_CONTROL_FLUSH(scratch_addr);
  256. scratch_addr += 128;
  257. PIPE_CONTROL_FLUSH(scratch_addr);
  258. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  259. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  260. PIPE_CONTROL_NOTIFY);
  261. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  262. OUT_RING(seqno);
  263. OUT_RING(0);
  264. ADVANCE_LP_RING();
  265. } else {
  266. BEGIN_LP_RING(4);
  267. OUT_RING(MI_STORE_DWORD_INDEX);
  268. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  269. OUT_RING(seqno);
  270. OUT_RING(MI_USER_INTERRUPT);
  271. ADVANCE_LP_RING();
  272. }
  273. return seqno;
  274. }
  275. static u32
  276. render_ring_get_seqno(struct drm_device *dev,
  277. struct intel_ring_buffer *ring)
  278. {
  279. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  280. if (HAS_PIPE_CONTROL(dev))
  281. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  282. else
  283. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  284. }
  285. static void
  286. render_ring_get_user_irq(struct drm_device *dev,
  287. struct intel_ring_buffer *ring)
  288. {
  289. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  290. unsigned long irqflags;
  291. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  292. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  293. if (HAS_PCH_SPLIT(dev))
  294. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  295. else
  296. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  297. }
  298. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  299. }
  300. static void
  301. render_ring_put_user_irq(struct drm_device *dev,
  302. struct intel_ring_buffer *ring)
  303. {
  304. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  305. unsigned long irqflags;
  306. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  307. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  308. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  309. if (HAS_PCH_SPLIT(dev))
  310. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  311. else
  312. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  313. }
  314. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  315. }
  316. void intel_ring_setup_status_page(struct drm_device *dev,
  317. struct intel_ring_buffer *ring)
  318. {
  319. drm_i915_private_t *dev_priv = dev->dev_private;
  320. if (IS_GEN6(dev)) {
  321. I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base),
  322. ring->status_page.gfx_addr);
  323. I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base)); /* posting read */
  324. } else {
  325. I915_WRITE(RING_HWS_PGA(ring->mmio_base),
  326. ring->status_page.gfx_addr);
  327. I915_READ(RING_HWS_PGA(ring->mmio_base)); /* posting read */
  328. }
  329. }
  330. static void
  331. bsd_ring_flush(struct drm_device *dev,
  332. struct intel_ring_buffer *ring,
  333. u32 invalidate_domains,
  334. u32 flush_domains)
  335. {
  336. intel_ring_begin(dev, ring, 2);
  337. intel_ring_emit(dev, ring, MI_FLUSH);
  338. intel_ring_emit(dev, ring, MI_NOOP);
  339. intel_ring_advance(dev, ring);
  340. }
  341. static int init_bsd_ring(struct drm_device *dev,
  342. struct intel_ring_buffer *ring)
  343. {
  344. return init_ring_common(dev, ring);
  345. }
  346. static u32
  347. ring_add_request(struct drm_device *dev,
  348. struct intel_ring_buffer *ring,
  349. u32 flush_domains)
  350. {
  351. u32 seqno;
  352. seqno = i915_gem_get_seqno(dev);
  353. intel_ring_begin(dev, ring, 4);
  354. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  355. intel_ring_emit(dev, ring,
  356. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  357. intel_ring_emit(dev, ring, seqno);
  358. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  359. intel_ring_advance(dev, ring);
  360. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  361. return seqno;
  362. }
  363. static void
  364. bsd_ring_get_user_irq(struct drm_device *dev,
  365. struct intel_ring_buffer *ring)
  366. {
  367. /* do nothing */
  368. }
  369. static void
  370. bsd_ring_put_user_irq(struct drm_device *dev,
  371. struct intel_ring_buffer *ring)
  372. {
  373. /* do nothing */
  374. }
  375. static u32
  376. ring_status_page_get_seqno(struct drm_device *dev,
  377. struct intel_ring_buffer *ring)
  378. {
  379. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  380. }
  381. static int
  382. ring_dispatch_gem_execbuffer(struct drm_device *dev,
  383. struct intel_ring_buffer *ring,
  384. struct drm_i915_gem_execbuffer2 *exec,
  385. struct drm_clip_rect *cliprects,
  386. uint64_t exec_offset)
  387. {
  388. uint32_t exec_start;
  389. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  390. intel_ring_begin(dev, ring, 2);
  391. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  392. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  393. intel_ring_emit(dev, ring, exec_start);
  394. intel_ring_advance(dev, ring);
  395. return 0;
  396. }
  397. static int
  398. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  399. struct intel_ring_buffer *ring,
  400. struct drm_i915_gem_execbuffer2 *exec,
  401. struct drm_clip_rect *cliprects,
  402. uint64_t exec_offset)
  403. {
  404. drm_i915_private_t *dev_priv = dev->dev_private;
  405. int nbox = exec->num_cliprects;
  406. int i = 0, count;
  407. uint32_t exec_start, exec_len;
  408. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  409. exec_len = (uint32_t) exec->batch_len;
  410. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  411. count = nbox ? nbox : 1;
  412. for (i = 0; i < count; i++) {
  413. if (i < nbox) {
  414. int ret = i915_emit_box(dev, cliprects, i,
  415. exec->DR1, exec->DR4);
  416. if (ret)
  417. return ret;
  418. }
  419. if (IS_I830(dev) || IS_845G(dev)) {
  420. intel_ring_begin(dev, ring, 4);
  421. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  422. intel_ring_emit(dev, ring,
  423. exec_start | MI_BATCH_NON_SECURE);
  424. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  425. intel_ring_emit(dev, ring, 0);
  426. } else {
  427. intel_ring_begin(dev, ring, 2);
  428. if (INTEL_INFO(dev)->gen >= 4) {
  429. intel_ring_emit(dev, ring,
  430. MI_BATCH_BUFFER_START | (2 << 6)
  431. | MI_BATCH_NON_SECURE_I965);
  432. intel_ring_emit(dev, ring, exec_start);
  433. } else {
  434. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  435. | (2 << 6));
  436. intel_ring_emit(dev, ring, exec_start |
  437. MI_BATCH_NON_SECURE);
  438. }
  439. }
  440. intel_ring_advance(dev, ring);
  441. }
  442. if (IS_G4X(dev) || IS_GEN5(dev)) {
  443. intel_ring_begin(dev, ring, 2);
  444. intel_ring_emit(dev, ring, MI_FLUSH |
  445. MI_NO_WRITE_FLUSH |
  446. MI_INVALIDATE_ISP );
  447. intel_ring_emit(dev, ring, MI_NOOP);
  448. intel_ring_advance(dev, ring);
  449. }
  450. /* XXX breadcrumb */
  451. return 0;
  452. }
  453. static void cleanup_status_page(struct drm_device *dev,
  454. struct intel_ring_buffer *ring)
  455. {
  456. drm_i915_private_t *dev_priv = dev->dev_private;
  457. struct drm_gem_object *obj;
  458. struct drm_i915_gem_object *obj_priv;
  459. obj = ring->status_page.obj;
  460. if (obj == NULL)
  461. return;
  462. obj_priv = to_intel_bo(obj);
  463. kunmap(obj_priv->pages[0]);
  464. i915_gem_object_unpin(obj);
  465. drm_gem_object_unreference(obj);
  466. ring->status_page.obj = NULL;
  467. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  468. }
  469. static int init_status_page(struct drm_device *dev,
  470. struct intel_ring_buffer *ring)
  471. {
  472. drm_i915_private_t *dev_priv = dev->dev_private;
  473. struct drm_gem_object *obj;
  474. struct drm_i915_gem_object *obj_priv;
  475. int ret;
  476. obj = i915_gem_alloc_object(dev, 4096);
  477. if (obj == NULL) {
  478. DRM_ERROR("Failed to allocate status page\n");
  479. ret = -ENOMEM;
  480. goto err;
  481. }
  482. obj_priv = to_intel_bo(obj);
  483. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  484. ret = i915_gem_object_pin(obj, 4096);
  485. if (ret != 0) {
  486. goto err_unref;
  487. }
  488. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  489. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  490. if (ring->status_page.page_addr == NULL) {
  491. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  492. goto err_unpin;
  493. }
  494. ring->status_page.obj = obj;
  495. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  496. intel_ring_setup_status_page(dev, ring);
  497. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  498. ring->name, ring->status_page.gfx_addr);
  499. return 0;
  500. err_unpin:
  501. i915_gem_object_unpin(obj);
  502. err_unref:
  503. drm_gem_object_unreference(obj);
  504. err:
  505. return ret;
  506. }
  507. int intel_init_ring_buffer(struct drm_device *dev,
  508. struct intel_ring_buffer *ring)
  509. {
  510. struct drm_i915_private *dev_priv = dev->dev_private;
  511. struct drm_i915_gem_object *obj_priv;
  512. struct drm_gem_object *obj;
  513. int ret;
  514. ring->dev = dev;
  515. INIT_LIST_HEAD(&ring->active_list);
  516. INIT_LIST_HEAD(&ring->request_list);
  517. INIT_LIST_HEAD(&ring->gpu_write_list);
  518. if (I915_NEED_GFX_HWS(dev)) {
  519. ret = init_status_page(dev, ring);
  520. if (ret)
  521. return ret;
  522. }
  523. obj = i915_gem_alloc_object(dev, ring->size);
  524. if (obj == NULL) {
  525. DRM_ERROR("Failed to allocate ringbuffer\n");
  526. ret = -ENOMEM;
  527. goto err_hws;
  528. }
  529. ring->gem_object = obj;
  530. ret = i915_gem_object_pin(obj, PAGE_SIZE);
  531. if (ret)
  532. goto err_unref;
  533. obj_priv = to_intel_bo(obj);
  534. ring->map.size = ring->size;
  535. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  536. ring->map.type = 0;
  537. ring->map.flags = 0;
  538. ring->map.mtrr = 0;
  539. drm_core_ioremap_wc(&ring->map, dev);
  540. if (ring->map.handle == NULL) {
  541. DRM_ERROR("Failed to map ringbuffer.\n");
  542. ret = -EINVAL;
  543. goto err_unpin;
  544. }
  545. ring->virtual_start = ring->map.handle;
  546. ret = ring->init(dev, ring);
  547. if (ret)
  548. goto err_unmap;
  549. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  550. i915_kernel_lost_context(dev);
  551. else {
  552. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  553. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  554. ring->space = ring->head - (ring->tail + 8);
  555. if (ring->space < 0)
  556. ring->space += ring->size;
  557. }
  558. return ret;
  559. err_unmap:
  560. drm_core_ioremapfree(&ring->map, dev);
  561. err_unpin:
  562. i915_gem_object_unpin(obj);
  563. err_unref:
  564. drm_gem_object_unreference(obj);
  565. ring->gem_object = NULL;
  566. err_hws:
  567. cleanup_status_page(dev, ring);
  568. return ret;
  569. }
  570. void intel_cleanup_ring_buffer(struct drm_device *dev,
  571. struct intel_ring_buffer *ring)
  572. {
  573. if (ring->gem_object == NULL)
  574. return;
  575. drm_core_ioremapfree(&ring->map, dev);
  576. i915_gem_object_unpin(ring->gem_object);
  577. drm_gem_object_unreference(ring->gem_object);
  578. ring->gem_object = NULL;
  579. if (ring->cleanup)
  580. ring->cleanup(ring);
  581. cleanup_status_page(dev, ring);
  582. }
  583. static int intel_wrap_ring_buffer(struct drm_device *dev,
  584. struct intel_ring_buffer *ring)
  585. {
  586. unsigned int *virt;
  587. int rem;
  588. rem = ring->size - ring->tail;
  589. if (ring->space < rem) {
  590. int ret = intel_wait_ring_buffer(dev, ring, rem);
  591. if (ret)
  592. return ret;
  593. }
  594. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  595. rem /= 8;
  596. while (rem--) {
  597. *virt++ = MI_NOOP;
  598. *virt++ = MI_NOOP;
  599. }
  600. ring->tail = 0;
  601. ring->space = ring->head - 8;
  602. return 0;
  603. }
  604. int intel_wait_ring_buffer(struct drm_device *dev,
  605. struct intel_ring_buffer *ring, int n)
  606. {
  607. unsigned long end;
  608. drm_i915_private_t *dev_priv = dev->dev_private;
  609. u32 head;
  610. head = intel_read_status_page(ring, 4);
  611. if (head) {
  612. ring->head = head & HEAD_ADDR;
  613. ring->space = ring->head - (ring->tail + 8);
  614. if (ring->space < 0)
  615. ring->space += ring->size;
  616. if (ring->space >= n)
  617. return 0;
  618. }
  619. trace_i915_ring_wait_begin (dev);
  620. end = jiffies + 3 * HZ;
  621. do {
  622. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  623. ring->space = ring->head - (ring->tail + 8);
  624. if (ring->space < 0)
  625. ring->space += ring->size;
  626. if (ring->space >= n) {
  627. trace_i915_ring_wait_end (dev);
  628. return 0;
  629. }
  630. if (dev->primary->master) {
  631. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  632. if (master_priv->sarea_priv)
  633. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  634. }
  635. msleep(1);
  636. } while (!time_after(jiffies, end));
  637. trace_i915_ring_wait_end (dev);
  638. return -EBUSY;
  639. }
  640. void intel_ring_begin(struct drm_device *dev,
  641. struct intel_ring_buffer *ring,
  642. int num_dwords)
  643. {
  644. int n = 4*num_dwords;
  645. if (unlikely(ring->tail + n > ring->size))
  646. intel_wrap_ring_buffer(dev, ring);
  647. if (unlikely(ring->space < n))
  648. intel_wait_ring_buffer(dev, ring, n);
  649. ring->space -= n;
  650. }
  651. void intel_ring_advance(struct drm_device *dev,
  652. struct intel_ring_buffer *ring)
  653. {
  654. ring->tail &= ring->size - 1;
  655. ring->write_tail(dev, ring, ring->tail);
  656. }
  657. static const struct intel_ring_buffer render_ring = {
  658. .name = "render ring",
  659. .id = RING_RENDER,
  660. .mmio_base = RENDER_RING_BASE,
  661. .size = 32 * PAGE_SIZE,
  662. .init = init_render_ring,
  663. .write_tail = ring_write_tail,
  664. .flush = render_ring_flush,
  665. .add_request = render_ring_add_request,
  666. .get_seqno = render_ring_get_seqno,
  667. .user_irq_get = render_ring_get_user_irq,
  668. .user_irq_put = render_ring_put_user_irq,
  669. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  670. };
  671. /* ring buffer for bit-stream decoder */
  672. static const struct intel_ring_buffer bsd_ring = {
  673. .name = "bsd ring",
  674. .id = RING_BSD,
  675. .mmio_base = BSD_RING_BASE,
  676. .size = 32 * PAGE_SIZE,
  677. .init = init_bsd_ring,
  678. .write_tail = ring_write_tail,
  679. .flush = bsd_ring_flush,
  680. .add_request = ring_add_request,
  681. .get_seqno = ring_status_page_get_seqno,
  682. .user_irq_get = bsd_ring_get_user_irq,
  683. .user_irq_put = bsd_ring_put_user_irq,
  684. .dispatch_gem_execbuffer = ring_dispatch_gem_execbuffer,
  685. };
  686. static void gen6_bsd_ring_write_tail(struct drm_device *dev,
  687. struct intel_ring_buffer *ring,
  688. u32 value)
  689. {
  690. drm_i915_private_t *dev_priv = dev->dev_private;
  691. /* Every tail move must follow the sequence below */
  692. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  693. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  694. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  695. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  696. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  697. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  698. 50))
  699. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  700. I915_WRITE_TAIL(ring, value);
  701. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  702. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  703. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  704. }
  705. static void gen6_ring_flush(struct drm_device *dev,
  706. struct intel_ring_buffer *ring,
  707. u32 invalidate_domains,
  708. u32 flush_domains)
  709. {
  710. intel_ring_begin(dev, ring, 4);
  711. intel_ring_emit(dev, ring, MI_FLUSH_DW);
  712. intel_ring_emit(dev, ring, 0);
  713. intel_ring_emit(dev, ring, 0);
  714. intel_ring_emit(dev, ring, 0);
  715. intel_ring_advance(dev, ring);
  716. }
  717. static int
  718. gen6_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  719. struct intel_ring_buffer *ring,
  720. struct drm_i915_gem_execbuffer2 *exec,
  721. struct drm_clip_rect *cliprects,
  722. uint64_t exec_offset)
  723. {
  724. uint32_t exec_start;
  725. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  726. intel_ring_begin(dev, ring, 2);
  727. intel_ring_emit(dev, ring,
  728. MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  729. /* bit0-7 is the length on GEN6+ */
  730. intel_ring_emit(dev, ring, exec_start);
  731. intel_ring_advance(dev, ring);
  732. return 0;
  733. }
  734. /* ring buffer for Video Codec for Gen6+ */
  735. static const struct intel_ring_buffer gen6_bsd_ring = {
  736. .name = "gen6 bsd ring",
  737. .id = RING_BSD,
  738. .mmio_base = GEN6_BSD_RING_BASE,
  739. .size = 32 * PAGE_SIZE,
  740. .init = init_bsd_ring,
  741. .write_tail = gen6_bsd_ring_write_tail,
  742. .flush = gen6_ring_flush,
  743. .add_request = ring_add_request,
  744. .get_seqno = ring_status_page_get_seqno,
  745. .user_irq_get = bsd_ring_get_user_irq,
  746. .user_irq_put = bsd_ring_put_user_irq,
  747. .dispatch_gem_execbuffer = gen6_ring_dispatch_gem_execbuffer,
  748. };
  749. /* Blitter support (SandyBridge+) */
  750. static void
  751. blt_ring_get_user_irq(struct drm_device *dev,
  752. struct intel_ring_buffer *ring)
  753. {
  754. /* do nothing */
  755. }
  756. static void
  757. blt_ring_put_user_irq(struct drm_device *dev,
  758. struct intel_ring_buffer *ring)
  759. {
  760. /* do nothing */
  761. }
  762. /* Workaround for some stepping of SNB,
  763. * each time when BLT engine ring tail moved,
  764. * the first command in the ring to be parsed
  765. * should be MI_BATCH_BUFFER_START
  766. */
  767. #define NEED_BLT_WORKAROUND(dev) \
  768. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  769. static inline struct drm_i915_gem_object *
  770. to_blt_workaround(struct intel_ring_buffer *ring)
  771. {
  772. return ring->private;
  773. }
  774. static int blt_ring_init(struct drm_device *dev,
  775. struct intel_ring_buffer *ring)
  776. {
  777. if (NEED_BLT_WORKAROUND(dev)) {
  778. struct drm_i915_gem_object *obj;
  779. u32 __iomem *ptr;
  780. int ret;
  781. obj = to_intel_bo(i915_gem_alloc_object(dev, 4096));
  782. if (obj == NULL)
  783. return -ENOMEM;
  784. ret = i915_gem_object_pin(&obj->base, 4096);
  785. if (ret) {
  786. drm_gem_object_unreference(&obj->base);
  787. return ret;
  788. }
  789. ptr = kmap(obj->pages[0]);
  790. iowrite32(MI_BATCH_BUFFER_END, ptr);
  791. iowrite32(MI_NOOP, ptr+1);
  792. kunmap(obj->pages[0]);
  793. ret = i915_gem_object_set_to_gtt_domain(&obj->base, false);
  794. if (ret) {
  795. i915_gem_object_unpin(&obj->base);
  796. drm_gem_object_unreference(&obj->base);
  797. return ret;
  798. }
  799. ring->private = obj;
  800. }
  801. return init_ring_common(dev, ring);
  802. }
  803. static void blt_ring_begin(struct drm_device *dev,
  804. struct intel_ring_buffer *ring,
  805. int num_dwords)
  806. {
  807. if (ring->private) {
  808. intel_ring_begin(dev, ring, num_dwords+2);
  809. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START);
  810. intel_ring_emit(dev, ring, to_blt_workaround(ring)->gtt_offset);
  811. } else
  812. intel_ring_begin(dev, ring, 4);
  813. }
  814. static void blt_ring_flush(struct drm_device *dev,
  815. struct intel_ring_buffer *ring,
  816. u32 invalidate_domains,
  817. u32 flush_domains)
  818. {
  819. blt_ring_begin(dev, ring, 4);
  820. intel_ring_emit(dev, ring, MI_FLUSH_DW);
  821. intel_ring_emit(dev, ring, 0);
  822. intel_ring_emit(dev, ring, 0);
  823. intel_ring_emit(dev, ring, 0);
  824. intel_ring_advance(dev, ring);
  825. }
  826. static u32
  827. blt_ring_add_request(struct drm_device *dev,
  828. struct intel_ring_buffer *ring,
  829. u32 flush_domains)
  830. {
  831. u32 seqno = i915_gem_get_seqno(dev);
  832. blt_ring_begin(dev, ring, 4);
  833. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  834. intel_ring_emit(dev, ring,
  835. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  836. intel_ring_emit(dev, ring, seqno);
  837. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  838. intel_ring_advance(dev, ring);
  839. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  840. return seqno;
  841. }
  842. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  843. {
  844. if (!ring->private)
  845. return;
  846. i915_gem_object_unpin(ring->private);
  847. drm_gem_object_unreference(ring->private);
  848. ring->private = NULL;
  849. }
  850. static const struct intel_ring_buffer gen6_blt_ring = {
  851. .name = "blt ring",
  852. .id = RING_BLT,
  853. .mmio_base = BLT_RING_BASE,
  854. .size = 32 * PAGE_SIZE,
  855. .init = blt_ring_init,
  856. .write_tail = ring_write_tail,
  857. .flush = blt_ring_flush,
  858. .add_request = blt_ring_add_request,
  859. .get_seqno = ring_status_page_get_seqno,
  860. .user_irq_get = blt_ring_get_user_irq,
  861. .user_irq_put = blt_ring_put_user_irq,
  862. .dispatch_gem_execbuffer = gen6_ring_dispatch_gem_execbuffer,
  863. .cleanup = blt_ring_cleanup,
  864. };
  865. int intel_init_render_ring_buffer(struct drm_device *dev)
  866. {
  867. drm_i915_private_t *dev_priv = dev->dev_private;
  868. dev_priv->render_ring = render_ring;
  869. if (!I915_NEED_GFX_HWS(dev)) {
  870. dev_priv->render_ring.status_page.page_addr
  871. = dev_priv->status_page_dmah->vaddr;
  872. memset(dev_priv->render_ring.status_page.page_addr,
  873. 0, PAGE_SIZE);
  874. }
  875. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  876. }
  877. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  878. {
  879. drm_i915_private_t *dev_priv = dev->dev_private;
  880. if (IS_GEN6(dev))
  881. dev_priv->bsd_ring = gen6_bsd_ring;
  882. else
  883. dev_priv->bsd_ring = bsd_ring;
  884. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  885. }
  886. int intel_init_blt_ring_buffer(struct drm_device *dev)
  887. {
  888. drm_i915_private_t *dev_priv = dev->dev_private;
  889. dev_priv->blt_ring = gen6_blt_ring;
  890. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  891. }