apic.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_event.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/dmar.h>
  30. #include <linux/init.h>
  31. #include <linux/cpu.h>
  32. #include <linux/dmi.h>
  33. #include <linux/nmi.h>
  34. #include <linux/smp.h>
  35. #include <linux/mm.h>
  36. #include <asm/perf_event.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/pgalloc.h>
  39. #include <asm/atomic.h>
  40. #include <asm/mpspec.h>
  41. #include <asm/i8253.h>
  42. #include <asm/i8259.h>
  43. #include <asm/proto.h>
  44. #include <asm/apic.h>
  45. #include <asm/desc.h>
  46. #include <asm/hpet.h>
  47. #include <asm/idle.h>
  48. #include <asm/mtrr.h>
  49. #include <asm/smp.h>
  50. #include <asm/mce.h>
  51. #include <asm/kvm_para.h>
  52. unsigned int num_processors;
  53. unsigned disabled_cpus __cpuinitdata;
  54. /* Processor that is doing the boot up */
  55. unsigned int boot_cpu_physical_apicid = -1U;
  56. /*
  57. * The highest APIC ID seen during enumeration.
  58. *
  59. * On AMD, this determines the messaging protocol we can use: if all APIC IDs
  60. * are in the 0 ... 7 range, then we can use logical addressing which
  61. * has some performance advantages (better broadcasting).
  62. *
  63. * If there's an APIC ID above 8, we use physical addressing.
  64. */
  65. unsigned int max_physical_apicid;
  66. /*
  67. * Bitmask of physically existing CPUs:
  68. */
  69. physid_mask_t phys_cpu_present_map;
  70. /*
  71. * Map cpu index to physical APIC ID
  72. */
  73. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  74. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  75. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  76. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  77. #ifdef CONFIG_X86_32
  78. /*
  79. * Knob to control our willingness to enable the local APIC.
  80. *
  81. * +1=force-enable
  82. */
  83. static int force_enable_local_apic;
  84. /*
  85. * APIC command line parameters
  86. */
  87. static int __init parse_lapic(char *arg)
  88. {
  89. force_enable_local_apic = 1;
  90. return 0;
  91. }
  92. early_param("lapic", parse_lapic);
  93. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  94. static int enabled_via_apicbase;
  95. /*
  96. * Handle interrupt mode configuration register (IMCR).
  97. * This register controls whether the interrupt signals
  98. * that reach the BSP come from the master PIC or from the
  99. * local APIC. Before entering Symmetric I/O Mode, either
  100. * the BIOS or the operating system must switch out of
  101. * PIC Mode by changing the IMCR.
  102. */
  103. static inline void imcr_pic_to_apic(void)
  104. {
  105. /* select IMCR register */
  106. outb(0x70, 0x22);
  107. /* NMI and 8259 INTR go through APIC */
  108. outb(0x01, 0x23);
  109. }
  110. static inline void imcr_apic_to_pic(void)
  111. {
  112. /* select IMCR register */
  113. outb(0x70, 0x22);
  114. /* NMI and 8259 INTR go directly to BSP */
  115. outb(0x00, 0x23);
  116. }
  117. #endif
  118. #ifdef CONFIG_X86_64
  119. static int apic_calibrate_pmtmr __initdata;
  120. static __init int setup_apicpmtimer(char *s)
  121. {
  122. apic_calibrate_pmtmr = 1;
  123. notsc_setup(NULL);
  124. return 0;
  125. }
  126. __setup("apicpmtimer", setup_apicpmtimer);
  127. #endif
  128. int x2apic_mode;
  129. #ifdef CONFIG_X86_X2APIC
  130. /* x2apic enabled before OS handover */
  131. static int x2apic_preenabled;
  132. static __init int setup_nox2apic(char *str)
  133. {
  134. if (x2apic_enabled()) {
  135. pr_warning("Bios already enabled x2apic, "
  136. "can't enforce nox2apic");
  137. return 0;
  138. }
  139. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  140. return 0;
  141. }
  142. early_param("nox2apic", setup_nox2apic);
  143. #endif
  144. unsigned long mp_lapic_addr;
  145. int disable_apic;
  146. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  147. static int disable_apic_timer __cpuinitdata;
  148. /* Local APIC timer works in C2 */
  149. int local_apic_timer_c2_ok;
  150. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  151. int first_system_vector = 0xfe;
  152. /*
  153. * Debug level, exported for io_apic.c
  154. */
  155. unsigned int apic_verbosity;
  156. int pic_mode;
  157. /* Have we found an MP table */
  158. int smp_found_config;
  159. static struct resource lapic_resource = {
  160. .name = "Local APIC",
  161. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  162. };
  163. static unsigned int calibration_result;
  164. static int lapic_next_event(unsigned long delta,
  165. struct clock_event_device *evt);
  166. static void lapic_timer_setup(enum clock_event_mode mode,
  167. struct clock_event_device *evt);
  168. static void lapic_timer_broadcast(const struct cpumask *mask);
  169. static void apic_pm_activate(void);
  170. /*
  171. * The local apic timer can be used for any function which is CPU local.
  172. */
  173. static struct clock_event_device lapic_clockevent = {
  174. .name = "lapic",
  175. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  176. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  177. .shift = 32,
  178. .set_mode = lapic_timer_setup,
  179. .set_next_event = lapic_next_event,
  180. .broadcast = lapic_timer_broadcast,
  181. .rating = 100,
  182. .irq = -1,
  183. };
  184. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  185. static unsigned long apic_phys;
  186. /*
  187. * Get the LAPIC version
  188. */
  189. static inline int lapic_get_version(void)
  190. {
  191. return GET_APIC_VERSION(apic_read(APIC_LVR));
  192. }
  193. /*
  194. * Check, if the APIC is integrated or a separate chip
  195. */
  196. static inline int lapic_is_integrated(void)
  197. {
  198. #ifdef CONFIG_X86_64
  199. return 1;
  200. #else
  201. return APIC_INTEGRATED(lapic_get_version());
  202. #endif
  203. }
  204. /*
  205. * Check, whether this is a modern or a first generation APIC
  206. */
  207. static int modern_apic(void)
  208. {
  209. /* AMD systems use old APIC versions, so check the CPU */
  210. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  211. boot_cpu_data.x86 >= 0xf)
  212. return 1;
  213. return lapic_get_version() >= 0x14;
  214. }
  215. /*
  216. * right after this call apic become NOOP driven
  217. * so apic->write/read doesn't do anything
  218. */
  219. void apic_disable(void)
  220. {
  221. pr_info("APIC: switched to apic NOOP\n");
  222. apic = &apic_noop;
  223. }
  224. void native_apic_wait_icr_idle(void)
  225. {
  226. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  227. cpu_relax();
  228. }
  229. u32 native_safe_apic_wait_icr_idle(void)
  230. {
  231. u32 send_status;
  232. int timeout;
  233. timeout = 0;
  234. do {
  235. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  236. if (!send_status)
  237. break;
  238. udelay(100);
  239. } while (timeout++ < 1000);
  240. return send_status;
  241. }
  242. void native_apic_icr_write(u32 low, u32 id)
  243. {
  244. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  245. apic_write(APIC_ICR, low);
  246. }
  247. u64 native_apic_icr_read(void)
  248. {
  249. u32 icr1, icr2;
  250. icr2 = apic_read(APIC_ICR2);
  251. icr1 = apic_read(APIC_ICR);
  252. return icr1 | ((u64)icr2 << 32);
  253. }
  254. /**
  255. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  256. */
  257. void __cpuinit enable_NMI_through_LVT0(void)
  258. {
  259. unsigned int v;
  260. /* unmask and set to NMI */
  261. v = APIC_DM_NMI;
  262. /* Level triggered for 82489DX (32bit mode) */
  263. if (!lapic_is_integrated())
  264. v |= APIC_LVT_LEVEL_TRIGGER;
  265. apic_write(APIC_LVT0, v);
  266. }
  267. #ifdef CONFIG_X86_32
  268. /**
  269. * get_physical_broadcast - Get number of physical broadcast IDs
  270. */
  271. int get_physical_broadcast(void)
  272. {
  273. return modern_apic() ? 0xff : 0xf;
  274. }
  275. #endif
  276. /**
  277. * lapic_get_maxlvt - get the maximum number of local vector table entries
  278. */
  279. int lapic_get_maxlvt(void)
  280. {
  281. unsigned int v;
  282. v = apic_read(APIC_LVR);
  283. /*
  284. * - we always have APIC integrated on 64bit mode
  285. * - 82489DXs do not report # of LVT entries
  286. */
  287. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  288. }
  289. /*
  290. * Local APIC timer
  291. */
  292. /* Clock divisor */
  293. #define APIC_DIVISOR 16
  294. /*
  295. * This function sets up the local APIC timer, with a timeout of
  296. * 'clocks' APIC bus clock. During calibration we actually call
  297. * this function twice on the boot CPU, once with a bogus timeout
  298. * value, second time for real. The other (noncalibrating) CPUs
  299. * call this function only once, with the real, calibrated value.
  300. *
  301. * We do reads before writes even if unnecessary, to get around the
  302. * P5 APIC double write bug.
  303. */
  304. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  305. {
  306. unsigned int lvtt_value, tmp_value;
  307. lvtt_value = LOCAL_TIMER_VECTOR;
  308. if (!oneshot)
  309. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  310. if (!lapic_is_integrated())
  311. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  312. if (!irqen)
  313. lvtt_value |= APIC_LVT_MASKED;
  314. apic_write(APIC_LVTT, lvtt_value);
  315. /*
  316. * Divide PICLK by 16
  317. */
  318. tmp_value = apic_read(APIC_TDCR);
  319. apic_write(APIC_TDCR,
  320. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  321. APIC_TDR_DIV_16);
  322. if (!oneshot)
  323. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  324. }
  325. /*
  326. * Setup extended LVT, AMD specific (K8, family 10h)
  327. *
  328. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  329. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  330. *
  331. * If mask=1, the LVT entry does not generate interrupts while mask=0
  332. * enables the vector. See also the BKDGs.
  333. */
  334. #define APIC_EILVT_LVTOFF_MCE 0
  335. #define APIC_EILVT_LVTOFF_IBS 1
  336. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  337. {
  338. unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
  339. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  340. apic_write(reg, v);
  341. }
  342. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  343. {
  344. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  345. return APIC_EILVT_LVTOFF_MCE;
  346. }
  347. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  348. {
  349. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  350. return APIC_EILVT_LVTOFF_IBS;
  351. }
  352. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  353. /*
  354. * Program the next event, relative to now
  355. */
  356. static int lapic_next_event(unsigned long delta,
  357. struct clock_event_device *evt)
  358. {
  359. apic_write(APIC_TMICT, delta);
  360. return 0;
  361. }
  362. /*
  363. * Setup the lapic timer in periodic or oneshot mode
  364. */
  365. static void lapic_timer_setup(enum clock_event_mode mode,
  366. struct clock_event_device *evt)
  367. {
  368. unsigned long flags;
  369. unsigned int v;
  370. /* Lapic used as dummy for broadcast ? */
  371. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  372. return;
  373. local_irq_save(flags);
  374. switch (mode) {
  375. case CLOCK_EVT_MODE_PERIODIC:
  376. case CLOCK_EVT_MODE_ONESHOT:
  377. __setup_APIC_LVTT(calibration_result,
  378. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  379. break;
  380. case CLOCK_EVT_MODE_UNUSED:
  381. case CLOCK_EVT_MODE_SHUTDOWN:
  382. v = apic_read(APIC_LVTT);
  383. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  384. apic_write(APIC_LVTT, v);
  385. apic_write(APIC_TMICT, 0);
  386. break;
  387. case CLOCK_EVT_MODE_RESUME:
  388. /* Nothing to do here */
  389. break;
  390. }
  391. local_irq_restore(flags);
  392. }
  393. /*
  394. * Local APIC timer broadcast function
  395. */
  396. static void lapic_timer_broadcast(const struct cpumask *mask)
  397. {
  398. #ifdef CONFIG_SMP
  399. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  400. #endif
  401. }
  402. /*
  403. * Setup the local APIC timer for this CPU. Copy the initilized values
  404. * of the boot CPU and register the clock event in the framework.
  405. */
  406. static void __cpuinit setup_APIC_timer(void)
  407. {
  408. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  409. if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
  410. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  411. /* Make LAPIC timer preferrable over percpu HPET */
  412. lapic_clockevent.rating = 150;
  413. }
  414. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  415. levt->cpumask = cpumask_of(smp_processor_id());
  416. clockevents_register_device(levt);
  417. }
  418. /*
  419. * In this functions we calibrate APIC bus clocks to the external timer.
  420. *
  421. * We want to do the calibration only once since we want to have local timer
  422. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  423. * frequency.
  424. *
  425. * This was previously done by reading the PIT/HPET and waiting for a wrap
  426. * around to find out, that a tick has elapsed. I have a box, where the PIT
  427. * readout is broken, so it never gets out of the wait loop again. This was
  428. * also reported by others.
  429. *
  430. * Monitoring the jiffies value is inaccurate and the clockevents
  431. * infrastructure allows us to do a simple substitution of the interrupt
  432. * handler.
  433. *
  434. * The calibration routine also uses the pm_timer when possible, as the PIT
  435. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  436. * back to normal later in the boot process).
  437. */
  438. #define LAPIC_CAL_LOOPS (HZ/10)
  439. static __initdata int lapic_cal_loops = -1;
  440. static __initdata long lapic_cal_t1, lapic_cal_t2;
  441. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  442. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  443. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  444. /*
  445. * Temporary interrupt handler.
  446. */
  447. static void __init lapic_cal_handler(struct clock_event_device *dev)
  448. {
  449. unsigned long long tsc = 0;
  450. long tapic = apic_read(APIC_TMCCT);
  451. unsigned long pm = acpi_pm_read_early();
  452. if (cpu_has_tsc)
  453. rdtscll(tsc);
  454. switch (lapic_cal_loops++) {
  455. case 0:
  456. lapic_cal_t1 = tapic;
  457. lapic_cal_tsc1 = tsc;
  458. lapic_cal_pm1 = pm;
  459. lapic_cal_j1 = jiffies;
  460. break;
  461. case LAPIC_CAL_LOOPS:
  462. lapic_cal_t2 = tapic;
  463. lapic_cal_tsc2 = tsc;
  464. if (pm < lapic_cal_pm1)
  465. pm += ACPI_PM_OVRRUN;
  466. lapic_cal_pm2 = pm;
  467. lapic_cal_j2 = jiffies;
  468. break;
  469. }
  470. }
  471. static int __init
  472. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  473. {
  474. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  475. const long pm_thresh = pm_100ms / 100;
  476. unsigned long mult;
  477. u64 res;
  478. #ifndef CONFIG_X86_PM_TIMER
  479. return -1;
  480. #endif
  481. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  482. /* Check, if the PM timer is available */
  483. if (!deltapm)
  484. return -1;
  485. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  486. if (deltapm > (pm_100ms - pm_thresh) &&
  487. deltapm < (pm_100ms + pm_thresh)) {
  488. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  489. return 0;
  490. }
  491. res = (((u64)deltapm) * mult) >> 22;
  492. do_div(res, 1000000);
  493. pr_warning("APIC calibration not consistent "
  494. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  495. /* Correct the lapic counter value */
  496. res = (((u64)(*delta)) * pm_100ms);
  497. do_div(res, deltapm);
  498. pr_info("APIC delta adjusted to PM-Timer: "
  499. "%lu (%ld)\n", (unsigned long)res, *delta);
  500. *delta = (long)res;
  501. /* Correct the tsc counter value */
  502. if (cpu_has_tsc) {
  503. res = (((u64)(*deltatsc)) * pm_100ms);
  504. do_div(res, deltapm);
  505. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  506. "PM-Timer: %lu (%ld) \n",
  507. (unsigned long)res, *deltatsc);
  508. *deltatsc = (long)res;
  509. }
  510. return 0;
  511. }
  512. static int __init calibrate_APIC_clock(void)
  513. {
  514. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  515. void (*real_handler)(struct clock_event_device *dev);
  516. unsigned long deltaj;
  517. long delta, deltatsc;
  518. int pm_referenced = 0;
  519. local_irq_disable();
  520. /* Replace the global interrupt handler */
  521. real_handler = global_clock_event->event_handler;
  522. global_clock_event->event_handler = lapic_cal_handler;
  523. /*
  524. * Setup the APIC counter to maximum. There is no way the lapic
  525. * can underflow in the 100ms detection time frame
  526. */
  527. __setup_APIC_LVTT(0xffffffff, 0, 0);
  528. /* Let the interrupts run */
  529. local_irq_enable();
  530. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  531. cpu_relax();
  532. local_irq_disable();
  533. /* Restore the real event handler */
  534. global_clock_event->event_handler = real_handler;
  535. /* Build delta t1-t2 as apic timer counts down */
  536. delta = lapic_cal_t1 - lapic_cal_t2;
  537. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  538. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  539. /* we trust the PM based calibration if possible */
  540. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  541. &delta, &deltatsc);
  542. /* Calculate the scaled math multiplication factor */
  543. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  544. lapic_clockevent.shift);
  545. lapic_clockevent.max_delta_ns =
  546. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  547. lapic_clockevent.min_delta_ns =
  548. clockevent_delta2ns(0xF, &lapic_clockevent);
  549. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  550. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  551. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  552. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  553. calibration_result);
  554. if (cpu_has_tsc) {
  555. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  556. "%ld.%04ld MHz.\n",
  557. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  558. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  559. }
  560. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  561. "%u.%04u MHz.\n",
  562. calibration_result / (1000000 / HZ),
  563. calibration_result % (1000000 / HZ));
  564. /*
  565. * Do a sanity check on the APIC calibration result
  566. */
  567. if (calibration_result < (1000000 / HZ)) {
  568. local_irq_enable();
  569. pr_warning("APIC frequency too slow, disabling apic timer\n");
  570. return -1;
  571. }
  572. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  573. /*
  574. * PM timer calibration failed or not turned on
  575. * so lets try APIC timer based calibration
  576. */
  577. if (!pm_referenced) {
  578. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  579. /*
  580. * Setup the apic timer manually
  581. */
  582. levt->event_handler = lapic_cal_handler;
  583. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  584. lapic_cal_loops = -1;
  585. /* Let the interrupts run */
  586. local_irq_enable();
  587. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  588. cpu_relax();
  589. /* Stop the lapic timer */
  590. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  591. /* Jiffies delta */
  592. deltaj = lapic_cal_j2 - lapic_cal_j1;
  593. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  594. /* Check, if the jiffies result is consistent */
  595. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  596. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  597. else
  598. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  599. } else
  600. local_irq_enable();
  601. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  602. pr_warning("APIC timer disabled due to verification failure\n");
  603. return -1;
  604. }
  605. return 0;
  606. }
  607. /*
  608. * Setup the boot APIC
  609. *
  610. * Calibrate and verify the result.
  611. */
  612. void __init setup_boot_APIC_clock(void)
  613. {
  614. /*
  615. * The local apic timer can be disabled via the kernel
  616. * commandline or from the CPU detection code. Register the lapic
  617. * timer as a dummy clock event source on SMP systems, so the
  618. * broadcast mechanism is used. On UP systems simply ignore it.
  619. */
  620. if (disable_apic_timer) {
  621. pr_info("Disabling APIC timer\n");
  622. /* No broadcast on UP ! */
  623. if (num_possible_cpus() > 1) {
  624. lapic_clockevent.mult = 1;
  625. setup_APIC_timer();
  626. }
  627. return;
  628. }
  629. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  630. "calibrating APIC timer ...\n");
  631. if (calibrate_APIC_clock()) {
  632. /* No broadcast on UP ! */
  633. if (num_possible_cpus() > 1)
  634. setup_APIC_timer();
  635. return;
  636. }
  637. /*
  638. * If nmi_watchdog is set to IO_APIC, we need the
  639. * PIT/HPET going. Otherwise register lapic as a dummy
  640. * device.
  641. */
  642. if (nmi_watchdog != NMI_IO_APIC)
  643. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  644. else
  645. pr_warning("APIC timer registered as dummy,"
  646. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  647. /* Setup the lapic or request the broadcast */
  648. setup_APIC_timer();
  649. }
  650. void __cpuinit setup_secondary_APIC_clock(void)
  651. {
  652. setup_APIC_timer();
  653. }
  654. /*
  655. * The guts of the apic timer interrupt
  656. */
  657. static void local_apic_timer_interrupt(void)
  658. {
  659. int cpu = smp_processor_id();
  660. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  661. /*
  662. * Normally we should not be here till LAPIC has been initialized but
  663. * in some cases like kdump, its possible that there is a pending LAPIC
  664. * timer interrupt from previous kernel's context and is delivered in
  665. * new kernel the moment interrupts are enabled.
  666. *
  667. * Interrupts are enabled early and LAPIC is setup much later, hence
  668. * its possible that when we get here evt->event_handler is NULL.
  669. * Check for event_handler being NULL and discard the interrupt as
  670. * spurious.
  671. */
  672. if (!evt->event_handler) {
  673. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  674. /* Switch it off */
  675. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  676. return;
  677. }
  678. /*
  679. * the NMI deadlock-detector uses this.
  680. */
  681. inc_irq_stat(apic_timer_irqs);
  682. evt->event_handler(evt);
  683. }
  684. /*
  685. * Local APIC timer interrupt. This is the most natural way for doing
  686. * local interrupts, but local timer interrupts can be emulated by
  687. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  688. *
  689. * [ if a single-CPU system runs an SMP kernel then we call the local
  690. * interrupt as well. Thus we cannot inline the local irq ... ]
  691. */
  692. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  693. {
  694. struct pt_regs *old_regs = set_irq_regs(regs);
  695. /*
  696. * NOTE! We'd better ACK the irq immediately,
  697. * because timer handling can be slow.
  698. */
  699. ack_APIC_irq();
  700. /*
  701. * update_process_times() expects us to have done irq_enter().
  702. * Besides, if we don't timer interrupts ignore the global
  703. * interrupt lock, which is the WrongThing (tm) to do.
  704. */
  705. exit_idle();
  706. irq_enter();
  707. local_apic_timer_interrupt();
  708. irq_exit();
  709. set_irq_regs(old_regs);
  710. }
  711. int setup_profiling_timer(unsigned int multiplier)
  712. {
  713. return -EINVAL;
  714. }
  715. /*
  716. * Local APIC start and shutdown
  717. */
  718. /**
  719. * clear_local_APIC - shutdown the local APIC
  720. *
  721. * This is called, when a CPU is disabled and before rebooting, so the state of
  722. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  723. * leftovers during boot.
  724. */
  725. void clear_local_APIC(void)
  726. {
  727. int maxlvt;
  728. u32 v;
  729. /* APIC hasn't been mapped yet */
  730. if (!x2apic_mode && !apic_phys)
  731. return;
  732. maxlvt = lapic_get_maxlvt();
  733. /*
  734. * Masking an LVT entry can trigger a local APIC error
  735. * if the vector is zero. Mask LVTERR first to prevent this.
  736. */
  737. if (maxlvt >= 3) {
  738. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  739. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  740. }
  741. /*
  742. * Careful: we have to set masks only first to deassert
  743. * any level-triggered sources.
  744. */
  745. v = apic_read(APIC_LVTT);
  746. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  747. v = apic_read(APIC_LVT0);
  748. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  749. v = apic_read(APIC_LVT1);
  750. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  751. if (maxlvt >= 4) {
  752. v = apic_read(APIC_LVTPC);
  753. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  754. }
  755. /* lets not touch this if we didn't frob it */
  756. #ifdef CONFIG_X86_THERMAL_VECTOR
  757. if (maxlvt >= 5) {
  758. v = apic_read(APIC_LVTTHMR);
  759. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  760. }
  761. #endif
  762. #ifdef CONFIG_X86_MCE_INTEL
  763. if (maxlvt >= 6) {
  764. v = apic_read(APIC_LVTCMCI);
  765. if (!(v & APIC_LVT_MASKED))
  766. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  767. }
  768. #endif
  769. /*
  770. * Clean APIC state for other OSs:
  771. */
  772. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  773. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  774. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  775. if (maxlvt >= 3)
  776. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  777. if (maxlvt >= 4)
  778. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  779. /* Integrated APIC (!82489DX) ? */
  780. if (lapic_is_integrated()) {
  781. if (maxlvt > 3)
  782. /* Clear ESR due to Pentium errata 3AP and 11AP */
  783. apic_write(APIC_ESR, 0);
  784. apic_read(APIC_ESR);
  785. }
  786. }
  787. /**
  788. * disable_local_APIC - clear and disable the local APIC
  789. */
  790. void disable_local_APIC(void)
  791. {
  792. unsigned int value;
  793. /* APIC hasn't been mapped yet */
  794. if (!apic_phys)
  795. return;
  796. clear_local_APIC();
  797. /*
  798. * Disable APIC (implies clearing of registers
  799. * for 82489DX!).
  800. */
  801. value = apic_read(APIC_SPIV);
  802. value &= ~APIC_SPIV_APIC_ENABLED;
  803. apic_write(APIC_SPIV, value);
  804. #ifdef CONFIG_X86_32
  805. /*
  806. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  807. * restore the disabled state.
  808. */
  809. if (enabled_via_apicbase) {
  810. unsigned int l, h;
  811. rdmsr(MSR_IA32_APICBASE, l, h);
  812. l &= ~MSR_IA32_APICBASE_ENABLE;
  813. wrmsr(MSR_IA32_APICBASE, l, h);
  814. }
  815. #endif
  816. }
  817. /*
  818. * If Linux enabled the LAPIC against the BIOS default disable it down before
  819. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  820. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  821. * for the case where Linux didn't enable the LAPIC.
  822. */
  823. void lapic_shutdown(void)
  824. {
  825. unsigned long flags;
  826. if (!cpu_has_apic && !apic_from_smp_config())
  827. return;
  828. local_irq_save(flags);
  829. #ifdef CONFIG_X86_32
  830. if (!enabled_via_apicbase)
  831. clear_local_APIC();
  832. else
  833. #endif
  834. disable_local_APIC();
  835. local_irq_restore(flags);
  836. }
  837. /*
  838. * This is to verify that we're looking at a real local APIC.
  839. * Check these against your board if the CPUs aren't getting
  840. * started for no apparent reason.
  841. */
  842. int __init verify_local_APIC(void)
  843. {
  844. unsigned int reg0, reg1;
  845. /*
  846. * The version register is read-only in a real APIC.
  847. */
  848. reg0 = apic_read(APIC_LVR);
  849. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  850. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  851. reg1 = apic_read(APIC_LVR);
  852. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  853. /*
  854. * The two version reads above should print the same
  855. * numbers. If the second one is different, then we
  856. * poke at a non-APIC.
  857. */
  858. if (reg1 != reg0)
  859. return 0;
  860. /*
  861. * Check if the version looks reasonably.
  862. */
  863. reg1 = GET_APIC_VERSION(reg0);
  864. if (reg1 == 0x00 || reg1 == 0xff)
  865. return 0;
  866. reg1 = lapic_get_maxlvt();
  867. if (reg1 < 0x02 || reg1 == 0xff)
  868. return 0;
  869. /*
  870. * The ID register is read/write in a real APIC.
  871. */
  872. reg0 = apic_read(APIC_ID);
  873. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  874. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  875. reg1 = apic_read(APIC_ID);
  876. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  877. apic_write(APIC_ID, reg0);
  878. if (reg1 != (reg0 ^ apic->apic_id_mask))
  879. return 0;
  880. /*
  881. * The next two are just to see if we have sane values.
  882. * They're only really relevant if we're in Virtual Wire
  883. * compatibility mode, but most boxes are anymore.
  884. */
  885. reg0 = apic_read(APIC_LVT0);
  886. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  887. reg1 = apic_read(APIC_LVT1);
  888. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  889. return 1;
  890. }
  891. /**
  892. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  893. */
  894. void __init sync_Arb_IDs(void)
  895. {
  896. /*
  897. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  898. * needed on AMD.
  899. */
  900. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  901. return;
  902. /*
  903. * Wait for idle.
  904. */
  905. apic_wait_icr_idle();
  906. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  907. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  908. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  909. }
  910. /*
  911. * An initial setup of the virtual wire mode.
  912. */
  913. void __init init_bsp_APIC(void)
  914. {
  915. unsigned int value;
  916. /*
  917. * Don't do the setup now if we have a SMP BIOS as the
  918. * through-I/O-APIC virtual wire mode might be active.
  919. */
  920. if (smp_found_config || !cpu_has_apic)
  921. return;
  922. /*
  923. * Do not trust the local APIC being empty at bootup.
  924. */
  925. clear_local_APIC();
  926. /*
  927. * Enable APIC.
  928. */
  929. value = apic_read(APIC_SPIV);
  930. value &= ~APIC_VECTOR_MASK;
  931. value |= APIC_SPIV_APIC_ENABLED;
  932. #ifdef CONFIG_X86_32
  933. /* This bit is reserved on P4/Xeon and should be cleared */
  934. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  935. (boot_cpu_data.x86 == 15))
  936. value &= ~APIC_SPIV_FOCUS_DISABLED;
  937. else
  938. #endif
  939. value |= APIC_SPIV_FOCUS_DISABLED;
  940. value |= SPURIOUS_APIC_VECTOR;
  941. apic_write(APIC_SPIV, value);
  942. /*
  943. * Set up the virtual wire mode.
  944. */
  945. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  946. value = APIC_DM_NMI;
  947. if (!lapic_is_integrated()) /* 82489DX */
  948. value |= APIC_LVT_LEVEL_TRIGGER;
  949. apic_write(APIC_LVT1, value);
  950. }
  951. static void __cpuinit lapic_setup_esr(void)
  952. {
  953. unsigned int oldvalue, value, maxlvt;
  954. if (!lapic_is_integrated()) {
  955. pr_info("No ESR for 82489DX.\n");
  956. return;
  957. }
  958. if (apic->disable_esr) {
  959. /*
  960. * Something untraceable is creating bad interrupts on
  961. * secondary quads ... for the moment, just leave the
  962. * ESR disabled - we can't do anything useful with the
  963. * errors anyway - mbligh
  964. */
  965. pr_info("Leaving ESR disabled.\n");
  966. return;
  967. }
  968. maxlvt = lapic_get_maxlvt();
  969. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  970. apic_write(APIC_ESR, 0);
  971. oldvalue = apic_read(APIC_ESR);
  972. /* enables sending errors */
  973. value = ERROR_APIC_VECTOR;
  974. apic_write(APIC_LVTERR, value);
  975. /*
  976. * spec says clear errors after enabling vector.
  977. */
  978. if (maxlvt > 3)
  979. apic_write(APIC_ESR, 0);
  980. value = apic_read(APIC_ESR);
  981. if (value != oldvalue)
  982. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  983. "vector: 0x%08x after: 0x%08x\n",
  984. oldvalue, value);
  985. }
  986. /**
  987. * setup_local_APIC - setup the local APIC
  988. */
  989. void __cpuinit setup_local_APIC(void)
  990. {
  991. unsigned int value;
  992. int i, j;
  993. if (disable_apic) {
  994. arch_disable_smp_support();
  995. return;
  996. }
  997. #ifdef CONFIG_X86_32
  998. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  999. if (lapic_is_integrated() && apic->disable_esr) {
  1000. apic_write(APIC_ESR, 0);
  1001. apic_write(APIC_ESR, 0);
  1002. apic_write(APIC_ESR, 0);
  1003. apic_write(APIC_ESR, 0);
  1004. }
  1005. #endif
  1006. perf_events_lapic_init();
  1007. preempt_disable();
  1008. /*
  1009. * Double-check whether this APIC is really registered.
  1010. * This is meaningless in clustered apic mode, so we skip it.
  1011. */
  1012. BUG_ON(!apic->apic_id_registered());
  1013. /*
  1014. * Intel recommends to set DFR, LDR and TPR before enabling
  1015. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1016. * document number 292116). So here it goes...
  1017. */
  1018. apic->init_apic_ldr();
  1019. /*
  1020. * Set Task Priority to 'accept all'. We never change this
  1021. * later on.
  1022. */
  1023. value = apic_read(APIC_TASKPRI);
  1024. value &= ~APIC_TPRI_MASK;
  1025. apic_write(APIC_TASKPRI, value);
  1026. /*
  1027. * After a crash, we no longer service the interrupts and a pending
  1028. * interrupt from previous kernel might still have ISR bit set.
  1029. *
  1030. * Most probably by now CPU has serviced that pending interrupt and
  1031. * it might not have done the ack_APIC_irq() because it thought,
  1032. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1033. * does not clear the ISR bit and cpu thinks it has already serivced
  1034. * the interrupt. Hence a vector might get locked. It was noticed
  1035. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1036. */
  1037. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1038. value = apic_read(APIC_ISR + i*0x10);
  1039. for (j = 31; j >= 0; j--) {
  1040. if (value & (1<<j))
  1041. ack_APIC_irq();
  1042. }
  1043. }
  1044. /*
  1045. * Now that we are all set up, enable the APIC
  1046. */
  1047. value = apic_read(APIC_SPIV);
  1048. value &= ~APIC_VECTOR_MASK;
  1049. /*
  1050. * Enable APIC
  1051. */
  1052. value |= APIC_SPIV_APIC_ENABLED;
  1053. #ifdef CONFIG_X86_32
  1054. /*
  1055. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1056. * certain networking cards. If high frequency interrupts are
  1057. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1058. * entry is masked/unmasked at a high rate as well then sooner or
  1059. * later IOAPIC line gets 'stuck', no more interrupts are received
  1060. * from the device. If focus CPU is disabled then the hang goes
  1061. * away, oh well :-(
  1062. *
  1063. * [ This bug can be reproduced easily with a level-triggered
  1064. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1065. * BX chipset. ]
  1066. */
  1067. /*
  1068. * Actually disabling the focus CPU check just makes the hang less
  1069. * frequent as it makes the interrupt distributon model be more
  1070. * like LRU than MRU (the short-term load is more even across CPUs).
  1071. * See also the comment in end_level_ioapic_irq(). --macro
  1072. */
  1073. /*
  1074. * - enable focus processor (bit==0)
  1075. * - 64bit mode always use processor focus
  1076. * so no need to set it
  1077. */
  1078. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1079. #endif
  1080. /*
  1081. * Set spurious IRQ vector
  1082. */
  1083. value |= SPURIOUS_APIC_VECTOR;
  1084. apic_write(APIC_SPIV, value);
  1085. /*
  1086. * Set up LVT0, LVT1:
  1087. *
  1088. * set up through-local-APIC on the BP's LINT0. This is not
  1089. * strictly necessary in pure symmetric-IO mode, but sometimes
  1090. * we delegate interrupts to the 8259A.
  1091. */
  1092. /*
  1093. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1094. */
  1095. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1096. if (!smp_processor_id() && (pic_mode || !value)) {
  1097. value = APIC_DM_EXTINT;
  1098. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  1099. smp_processor_id());
  1100. } else {
  1101. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1102. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  1103. smp_processor_id());
  1104. }
  1105. apic_write(APIC_LVT0, value);
  1106. /*
  1107. * only the BP should see the LINT1 NMI signal, obviously.
  1108. */
  1109. if (!smp_processor_id())
  1110. value = APIC_DM_NMI;
  1111. else
  1112. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1113. if (!lapic_is_integrated()) /* 82489DX */
  1114. value |= APIC_LVT_LEVEL_TRIGGER;
  1115. apic_write(APIC_LVT1, value);
  1116. preempt_enable();
  1117. #ifdef CONFIG_X86_MCE_INTEL
  1118. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1119. if (smp_processor_id() == 0)
  1120. cmci_recheck();
  1121. #endif
  1122. }
  1123. void __cpuinit end_local_APIC_setup(void)
  1124. {
  1125. lapic_setup_esr();
  1126. #ifdef CONFIG_X86_32
  1127. {
  1128. unsigned int value;
  1129. /* Disable the local apic timer */
  1130. value = apic_read(APIC_LVTT);
  1131. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1132. apic_write(APIC_LVTT, value);
  1133. }
  1134. #endif
  1135. setup_apic_nmi_watchdog(NULL);
  1136. apic_pm_activate();
  1137. }
  1138. #ifdef CONFIG_X86_X2APIC
  1139. void check_x2apic(void)
  1140. {
  1141. if (x2apic_enabled()) {
  1142. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1143. x2apic_preenabled = x2apic_mode = 1;
  1144. }
  1145. }
  1146. void enable_x2apic(void)
  1147. {
  1148. int msr, msr2;
  1149. if (!x2apic_mode)
  1150. return;
  1151. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1152. if (!(msr & X2APIC_ENABLE)) {
  1153. pr_info("Enabling x2apic\n");
  1154. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1155. }
  1156. }
  1157. #endif /* CONFIG_X86_X2APIC */
  1158. int __init enable_IR(void)
  1159. {
  1160. #ifdef CONFIG_INTR_REMAP
  1161. if (!intr_remapping_supported()) {
  1162. pr_debug("intr-remapping not supported\n");
  1163. return 0;
  1164. }
  1165. if (!x2apic_preenabled && skip_ioapic_setup) {
  1166. pr_info("Skipped enabling intr-remap because of skipping "
  1167. "io-apic setup\n");
  1168. return 0;
  1169. }
  1170. if (enable_intr_remapping(x2apic_supported()))
  1171. return 0;
  1172. pr_info("Enabled Interrupt-remapping\n");
  1173. return 1;
  1174. #endif
  1175. return 0;
  1176. }
  1177. void __init enable_IR_x2apic(void)
  1178. {
  1179. unsigned long flags;
  1180. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1181. int ret, x2apic_enabled = 0;
  1182. int dmar_table_init_ret = 0;
  1183. #ifdef CONFIG_INTR_REMAP
  1184. dmar_table_init_ret = dmar_table_init();
  1185. if (dmar_table_init_ret)
  1186. pr_debug("dmar_table_init() failed with %d:\n",
  1187. dmar_table_init_ret);
  1188. #endif
  1189. ioapic_entries = alloc_ioapic_entries();
  1190. if (!ioapic_entries) {
  1191. pr_err("Allocate ioapic_entries failed\n");
  1192. goto out;
  1193. }
  1194. ret = save_IO_APIC_setup(ioapic_entries);
  1195. if (ret) {
  1196. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1197. goto out;
  1198. }
  1199. local_irq_save(flags);
  1200. mask_8259A();
  1201. mask_IO_APIC_setup(ioapic_entries);
  1202. if (dmar_table_init_ret)
  1203. ret = 0;
  1204. else
  1205. ret = enable_IR();
  1206. if (!ret) {
  1207. /* IR is required if there is APIC ID > 255 even when running
  1208. * under KVM
  1209. */
  1210. if (max_physical_apicid > 255 || !kvm_para_available())
  1211. goto nox2apic;
  1212. /*
  1213. * without IR all CPUs can be addressed by IOAPIC/MSI
  1214. * only in physical mode
  1215. */
  1216. x2apic_force_phys();
  1217. }
  1218. x2apic_enabled = 1;
  1219. if (x2apic_supported() && !x2apic_mode) {
  1220. x2apic_mode = 1;
  1221. enable_x2apic();
  1222. pr_info("Enabled x2apic\n");
  1223. }
  1224. nox2apic:
  1225. if (!ret) /* IR enabling failed */
  1226. restore_IO_APIC_setup(ioapic_entries);
  1227. unmask_8259A();
  1228. local_irq_restore(flags);
  1229. out:
  1230. if (ioapic_entries)
  1231. free_ioapic_entries(ioapic_entries);
  1232. if (x2apic_enabled)
  1233. return;
  1234. if (x2apic_preenabled)
  1235. panic("x2apic: enabled by BIOS but kernel init failed.");
  1236. else if (cpu_has_x2apic)
  1237. pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
  1238. }
  1239. #ifdef CONFIG_X86_64
  1240. /*
  1241. * Detect and enable local APICs on non-SMP boards.
  1242. * Original code written by Keir Fraser.
  1243. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1244. * not correctly set up (usually the APIC timer won't work etc.)
  1245. */
  1246. static int __init detect_init_APIC(void)
  1247. {
  1248. if (!cpu_has_apic) {
  1249. pr_info("No local APIC present\n");
  1250. return -1;
  1251. }
  1252. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1253. return 0;
  1254. }
  1255. #else
  1256. /*
  1257. * Detect and initialize APIC
  1258. */
  1259. static int __init detect_init_APIC(void)
  1260. {
  1261. u32 h, l, features;
  1262. /* Disabled by kernel option? */
  1263. if (disable_apic)
  1264. return -1;
  1265. switch (boot_cpu_data.x86_vendor) {
  1266. case X86_VENDOR_AMD:
  1267. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1268. (boot_cpu_data.x86 >= 15))
  1269. break;
  1270. goto no_apic;
  1271. case X86_VENDOR_INTEL:
  1272. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1273. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1274. break;
  1275. goto no_apic;
  1276. default:
  1277. goto no_apic;
  1278. }
  1279. if (!cpu_has_apic) {
  1280. /*
  1281. * Over-ride BIOS and try to enable the local APIC only if
  1282. * "lapic" specified.
  1283. */
  1284. if (!force_enable_local_apic) {
  1285. pr_info("Local APIC disabled by BIOS -- "
  1286. "you can enable it with \"lapic\"\n");
  1287. return -1;
  1288. }
  1289. /*
  1290. * Some BIOSes disable the local APIC in the APIC_BASE
  1291. * MSR. This can only be done in software for Intel P6 or later
  1292. * and AMD K7 (Model > 1) or later.
  1293. */
  1294. rdmsr(MSR_IA32_APICBASE, l, h);
  1295. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1296. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1297. l &= ~MSR_IA32_APICBASE_BASE;
  1298. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1299. wrmsr(MSR_IA32_APICBASE, l, h);
  1300. enabled_via_apicbase = 1;
  1301. }
  1302. }
  1303. /*
  1304. * The APIC feature bit should now be enabled
  1305. * in `cpuid'
  1306. */
  1307. features = cpuid_edx(1);
  1308. if (!(features & (1 << X86_FEATURE_APIC))) {
  1309. pr_warning("Could not enable APIC!\n");
  1310. return -1;
  1311. }
  1312. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1313. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1314. /* The BIOS may have set up the APIC at some other address */
  1315. rdmsr(MSR_IA32_APICBASE, l, h);
  1316. if (l & MSR_IA32_APICBASE_ENABLE)
  1317. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1318. pr_info("Found and enabled local APIC!\n");
  1319. apic_pm_activate();
  1320. return 0;
  1321. no_apic:
  1322. pr_info("No local APIC present or hardware disabled\n");
  1323. return -1;
  1324. }
  1325. #endif
  1326. #ifdef CONFIG_X86_64
  1327. void __init early_init_lapic_mapping(void)
  1328. {
  1329. /*
  1330. * If no local APIC can be found then go out
  1331. * : it means there is no mpatable and MADT
  1332. */
  1333. if (!smp_found_config)
  1334. return;
  1335. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  1336. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1337. APIC_BASE, mp_lapic_addr);
  1338. /*
  1339. * Fetch the APIC ID of the BSP in case we have a
  1340. * default configuration (or the MP table is broken).
  1341. */
  1342. boot_cpu_physical_apicid = read_apic_id();
  1343. }
  1344. #endif
  1345. /**
  1346. * init_apic_mappings - initialize APIC mappings
  1347. */
  1348. void __init init_apic_mappings(void)
  1349. {
  1350. unsigned int new_apicid;
  1351. if (x2apic_mode) {
  1352. boot_cpu_physical_apicid = read_apic_id();
  1353. return;
  1354. }
  1355. /* If no local APIC can be found return early */
  1356. if (!smp_found_config && detect_init_APIC()) {
  1357. /* lets NOP'ify apic operations */
  1358. pr_info("APIC: disable apic facility\n");
  1359. apic_disable();
  1360. } else {
  1361. apic_phys = mp_lapic_addr;
  1362. /*
  1363. * acpi lapic path already maps that address in
  1364. * acpi_register_lapic_address()
  1365. */
  1366. if (!acpi_lapic)
  1367. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1368. apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
  1369. APIC_BASE, apic_phys);
  1370. }
  1371. /*
  1372. * Fetch the APIC ID of the BSP in case we have a
  1373. * default configuration (or the MP table is broken).
  1374. */
  1375. new_apicid = read_apic_id();
  1376. if (boot_cpu_physical_apicid != new_apicid) {
  1377. boot_cpu_physical_apicid = new_apicid;
  1378. /*
  1379. * yeah -- we lie about apic_version
  1380. * in case if apic was disabled via boot option
  1381. * but it's not a problem for SMP compiled kernel
  1382. * since smp_sanity_check is prepared for such a case
  1383. * and disable smp mode
  1384. */
  1385. apic_version[new_apicid] =
  1386. GET_APIC_VERSION(apic_read(APIC_LVR));
  1387. }
  1388. }
  1389. /*
  1390. * This initializes the IO-APIC and APIC hardware if this is
  1391. * a UP kernel.
  1392. */
  1393. int apic_version[MAX_APICS];
  1394. int __init APIC_init_uniprocessor(void)
  1395. {
  1396. if (disable_apic) {
  1397. pr_info("Apic disabled\n");
  1398. return -1;
  1399. }
  1400. #ifdef CONFIG_X86_64
  1401. if (!cpu_has_apic) {
  1402. disable_apic = 1;
  1403. pr_info("Apic disabled by BIOS\n");
  1404. return -1;
  1405. }
  1406. #else
  1407. if (!smp_found_config && !cpu_has_apic)
  1408. return -1;
  1409. /*
  1410. * Complain if the BIOS pretends there is one.
  1411. */
  1412. if (!cpu_has_apic &&
  1413. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1414. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1415. boot_cpu_physical_apicid);
  1416. return -1;
  1417. }
  1418. #endif
  1419. enable_IR_x2apic();
  1420. #ifdef CONFIG_X86_64
  1421. default_setup_apic_routing();
  1422. #endif
  1423. verify_local_APIC();
  1424. connect_bsp_APIC();
  1425. #ifdef CONFIG_X86_64
  1426. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1427. #else
  1428. /*
  1429. * Hack: In case of kdump, after a crash, kernel might be booting
  1430. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1431. * might be zero if read from MP tables. Get it from LAPIC.
  1432. */
  1433. # ifdef CONFIG_CRASH_DUMP
  1434. boot_cpu_physical_apicid = read_apic_id();
  1435. # endif
  1436. #endif
  1437. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1438. setup_local_APIC();
  1439. #ifdef CONFIG_X86_IO_APIC
  1440. /*
  1441. * Now enable IO-APICs, actually call clear_IO_APIC
  1442. * We need clear_IO_APIC before enabling error vector
  1443. */
  1444. if (!skip_ioapic_setup && nr_ioapics)
  1445. enable_IO_APIC();
  1446. #endif
  1447. end_local_APIC_setup();
  1448. #ifdef CONFIG_X86_IO_APIC
  1449. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1450. setup_IO_APIC();
  1451. else {
  1452. nr_ioapics = 0;
  1453. localise_nmi_watchdog();
  1454. }
  1455. #else
  1456. localise_nmi_watchdog();
  1457. #endif
  1458. x86_init.timers.setup_percpu_clockev();
  1459. #ifdef CONFIG_X86_64
  1460. check_nmi_watchdog();
  1461. #endif
  1462. return 0;
  1463. }
  1464. /*
  1465. * Local APIC interrupts
  1466. */
  1467. /*
  1468. * This interrupt should _never_ happen with our APIC/SMP architecture
  1469. */
  1470. void smp_spurious_interrupt(struct pt_regs *regs)
  1471. {
  1472. u32 v;
  1473. exit_idle();
  1474. irq_enter();
  1475. /*
  1476. * Check if this really is a spurious interrupt and ACK it
  1477. * if it is a vectored one. Just in case...
  1478. * Spurious interrupts should not be ACKed.
  1479. */
  1480. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1481. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1482. ack_APIC_irq();
  1483. inc_irq_stat(irq_spurious_count);
  1484. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1485. pr_info("spurious APIC interrupt on CPU#%d, "
  1486. "should never happen.\n", smp_processor_id());
  1487. irq_exit();
  1488. }
  1489. /*
  1490. * This interrupt should never happen with our APIC/SMP architecture
  1491. */
  1492. void smp_error_interrupt(struct pt_regs *regs)
  1493. {
  1494. u32 v, v1;
  1495. exit_idle();
  1496. irq_enter();
  1497. /* First tickle the hardware, only then report what went on. -- REW */
  1498. v = apic_read(APIC_ESR);
  1499. apic_write(APIC_ESR, 0);
  1500. v1 = apic_read(APIC_ESR);
  1501. ack_APIC_irq();
  1502. atomic_inc(&irq_err_count);
  1503. /*
  1504. * Here is what the APIC error bits mean:
  1505. * 0: Send CS error
  1506. * 1: Receive CS error
  1507. * 2: Send accept error
  1508. * 3: Receive accept error
  1509. * 4: Reserved
  1510. * 5: Send illegal vector
  1511. * 6: Received illegal vector
  1512. * 7: Illegal register address
  1513. */
  1514. pr_debug("APIC error on CPU%d: %02x(%02x)\n",
  1515. smp_processor_id(), v , v1);
  1516. irq_exit();
  1517. }
  1518. /**
  1519. * connect_bsp_APIC - attach the APIC to the interrupt system
  1520. */
  1521. void __init connect_bsp_APIC(void)
  1522. {
  1523. #ifdef CONFIG_X86_32
  1524. if (pic_mode) {
  1525. /*
  1526. * Do not trust the local APIC being empty at bootup.
  1527. */
  1528. clear_local_APIC();
  1529. /*
  1530. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1531. * local APIC to INT and NMI lines.
  1532. */
  1533. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1534. "enabling APIC mode.\n");
  1535. imcr_pic_to_apic();
  1536. }
  1537. #endif
  1538. if (apic->enable_apic_mode)
  1539. apic->enable_apic_mode();
  1540. }
  1541. /**
  1542. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1543. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1544. *
  1545. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1546. * APIC is disabled.
  1547. */
  1548. void disconnect_bsp_APIC(int virt_wire_setup)
  1549. {
  1550. unsigned int value;
  1551. #ifdef CONFIG_X86_32
  1552. if (pic_mode) {
  1553. /*
  1554. * Put the board back into PIC mode (has an effect only on
  1555. * certain older boards). Note that APIC interrupts, including
  1556. * IPIs, won't work beyond this point! The only exception are
  1557. * INIT IPIs.
  1558. */
  1559. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1560. "entering PIC mode.\n");
  1561. imcr_apic_to_pic();
  1562. return;
  1563. }
  1564. #endif
  1565. /* Go back to Virtual Wire compatibility mode */
  1566. /* For the spurious interrupt use vector F, and enable it */
  1567. value = apic_read(APIC_SPIV);
  1568. value &= ~APIC_VECTOR_MASK;
  1569. value |= APIC_SPIV_APIC_ENABLED;
  1570. value |= 0xf;
  1571. apic_write(APIC_SPIV, value);
  1572. if (!virt_wire_setup) {
  1573. /*
  1574. * For LVT0 make it edge triggered, active high,
  1575. * external and enabled
  1576. */
  1577. value = apic_read(APIC_LVT0);
  1578. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1579. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1580. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1581. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1582. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1583. apic_write(APIC_LVT0, value);
  1584. } else {
  1585. /* Disable LVT0 */
  1586. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1587. }
  1588. /*
  1589. * For LVT1 make it edge triggered, active high,
  1590. * nmi and enabled
  1591. */
  1592. value = apic_read(APIC_LVT1);
  1593. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1594. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1595. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1596. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1597. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1598. apic_write(APIC_LVT1, value);
  1599. }
  1600. void __cpuinit generic_processor_info(int apicid, int version)
  1601. {
  1602. int cpu;
  1603. /*
  1604. * Validate version
  1605. */
  1606. if (version == 0x0) {
  1607. pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
  1608. "fixing up to 0x10. (tell your hw vendor)\n",
  1609. version);
  1610. version = 0x10;
  1611. }
  1612. apic_version[apicid] = version;
  1613. if (num_processors >= nr_cpu_ids) {
  1614. int max = nr_cpu_ids;
  1615. int thiscpu = max + disabled_cpus;
  1616. pr_warning(
  1617. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1618. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1619. disabled_cpus++;
  1620. return;
  1621. }
  1622. num_processors++;
  1623. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1624. if (version != apic_version[boot_cpu_physical_apicid])
  1625. WARN_ONCE(1,
  1626. "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
  1627. apic_version[boot_cpu_physical_apicid], cpu, version);
  1628. physid_set(apicid, phys_cpu_present_map);
  1629. if (apicid == boot_cpu_physical_apicid) {
  1630. /*
  1631. * x86_bios_cpu_apicid is required to have processors listed
  1632. * in same order as logical cpu numbers. Hence the first
  1633. * entry is BSP, and so on.
  1634. */
  1635. cpu = 0;
  1636. }
  1637. if (apicid > max_physical_apicid)
  1638. max_physical_apicid = apicid;
  1639. #ifdef CONFIG_X86_32
  1640. switch (boot_cpu_data.x86_vendor) {
  1641. case X86_VENDOR_INTEL:
  1642. if (num_processors > 8)
  1643. def_to_bigsmp = 1;
  1644. break;
  1645. case X86_VENDOR_AMD:
  1646. if (max_physical_apicid >= 8)
  1647. def_to_bigsmp = 1;
  1648. }
  1649. #endif
  1650. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1651. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1652. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1653. #endif
  1654. set_cpu_possible(cpu, true);
  1655. set_cpu_present(cpu, true);
  1656. }
  1657. int hard_smp_processor_id(void)
  1658. {
  1659. return read_apic_id();
  1660. }
  1661. void default_init_apic_ldr(void)
  1662. {
  1663. unsigned long val;
  1664. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1665. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1666. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1667. apic_write(APIC_LDR, val);
  1668. }
  1669. #ifdef CONFIG_X86_32
  1670. int default_apicid_to_node(int logical_apicid)
  1671. {
  1672. #ifdef CONFIG_SMP
  1673. return apicid_2_node[hard_smp_processor_id()];
  1674. #else
  1675. return 0;
  1676. #endif
  1677. }
  1678. #endif
  1679. /*
  1680. * Power management
  1681. */
  1682. #ifdef CONFIG_PM
  1683. static struct {
  1684. /*
  1685. * 'active' is true if the local APIC was enabled by us and
  1686. * not the BIOS; this signifies that we are also responsible
  1687. * for disabling it before entering apm/acpi suspend
  1688. */
  1689. int active;
  1690. /* r/w apic fields */
  1691. unsigned int apic_id;
  1692. unsigned int apic_taskpri;
  1693. unsigned int apic_ldr;
  1694. unsigned int apic_dfr;
  1695. unsigned int apic_spiv;
  1696. unsigned int apic_lvtt;
  1697. unsigned int apic_lvtpc;
  1698. unsigned int apic_lvt0;
  1699. unsigned int apic_lvt1;
  1700. unsigned int apic_lvterr;
  1701. unsigned int apic_tmict;
  1702. unsigned int apic_tdcr;
  1703. unsigned int apic_thmr;
  1704. } apic_pm_state;
  1705. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1706. {
  1707. unsigned long flags;
  1708. int maxlvt;
  1709. if (!apic_pm_state.active)
  1710. return 0;
  1711. maxlvt = lapic_get_maxlvt();
  1712. apic_pm_state.apic_id = apic_read(APIC_ID);
  1713. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1714. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1715. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1716. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1717. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1718. if (maxlvt >= 4)
  1719. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1720. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1721. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1722. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1723. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1724. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1725. #ifdef CONFIG_X86_THERMAL_VECTOR
  1726. if (maxlvt >= 5)
  1727. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1728. #endif
  1729. local_irq_save(flags);
  1730. disable_local_APIC();
  1731. if (intr_remapping_enabled)
  1732. disable_intr_remapping();
  1733. local_irq_restore(flags);
  1734. return 0;
  1735. }
  1736. static int lapic_resume(struct sys_device *dev)
  1737. {
  1738. unsigned int l, h;
  1739. unsigned long flags;
  1740. int maxlvt;
  1741. int ret = 0;
  1742. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1743. if (!apic_pm_state.active)
  1744. return 0;
  1745. local_irq_save(flags);
  1746. if (intr_remapping_enabled) {
  1747. ioapic_entries = alloc_ioapic_entries();
  1748. if (!ioapic_entries) {
  1749. WARN(1, "Alloc ioapic_entries in lapic resume failed.");
  1750. ret = -ENOMEM;
  1751. goto restore;
  1752. }
  1753. ret = save_IO_APIC_setup(ioapic_entries);
  1754. if (ret) {
  1755. WARN(1, "Saving IO-APIC state failed: %d\n", ret);
  1756. free_ioapic_entries(ioapic_entries);
  1757. goto restore;
  1758. }
  1759. mask_IO_APIC_setup(ioapic_entries);
  1760. mask_8259A();
  1761. }
  1762. if (x2apic_mode)
  1763. enable_x2apic();
  1764. else {
  1765. /*
  1766. * Make sure the APICBASE points to the right address
  1767. *
  1768. * FIXME! This will be wrong if we ever support suspend on
  1769. * SMP! We'll need to do this as part of the CPU restore!
  1770. */
  1771. rdmsr(MSR_IA32_APICBASE, l, h);
  1772. l &= ~MSR_IA32_APICBASE_BASE;
  1773. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1774. wrmsr(MSR_IA32_APICBASE, l, h);
  1775. }
  1776. maxlvt = lapic_get_maxlvt();
  1777. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1778. apic_write(APIC_ID, apic_pm_state.apic_id);
  1779. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1780. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1781. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1782. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1783. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1784. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1785. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1786. if (maxlvt >= 5)
  1787. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1788. #endif
  1789. if (maxlvt >= 4)
  1790. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1791. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1792. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1793. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1794. apic_write(APIC_ESR, 0);
  1795. apic_read(APIC_ESR);
  1796. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1797. apic_write(APIC_ESR, 0);
  1798. apic_read(APIC_ESR);
  1799. if (intr_remapping_enabled) {
  1800. reenable_intr_remapping(x2apic_mode);
  1801. unmask_8259A();
  1802. restore_IO_APIC_setup(ioapic_entries);
  1803. free_ioapic_entries(ioapic_entries);
  1804. }
  1805. restore:
  1806. local_irq_restore(flags);
  1807. return ret;
  1808. }
  1809. /*
  1810. * This device has no shutdown method - fully functioning local APICs
  1811. * are needed on every CPU up until machine_halt/restart/poweroff.
  1812. */
  1813. static struct sysdev_class lapic_sysclass = {
  1814. .name = "lapic",
  1815. .resume = lapic_resume,
  1816. .suspend = lapic_suspend,
  1817. };
  1818. static struct sys_device device_lapic = {
  1819. .id = 0,
  1820. .cls = &lapic_sysclass,
  1821. };
  1822. static void __cpuinit apic_pm_activate(void)
  1823. {
  1824. apic_pm_state.active = 1;
  1825. }
  1826. static int __init init_lapic_sysfs(void)
  1827. {
  1828. int error;
  1829. if (!cpu_has_apic)
  1830. return 0;
  1831. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1832. error = sysdev_class_register(&lapic_sysclass);
  1833. if (!error)
  1834. error = sysdev_register(&device_lapic);
  1835. return error;
  1836. }
  1837. /* local apic needs to resume before other devices access its registers. */
  1838. core_initcall(init_lapic_sysfs);
  1839. #else /* CONFIG_PM */
  1840. static void apic_pm_activate(void) { }
  1841. #endif /* CONFIG_PM */
  1842. #ifdef CONFIG_X86_64
  1843. static int __cpuinit apic_cluster_num(void)
  1844. {
  1845. int i, clusters, zeros;
  1846. unsigned id;
  1847. u16 *bios_cpu_apicid;
  1848. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1849. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1850. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1851. for (i = 0; i < nr_cpu_ids; i++) {
  1852. /* are we being called early in kernel startup? */
  1853. if (bios_cpu_apicid) {
  1854. id = bios_cpu_apicid[i];
  1855. } else if (i < nr_cpu_ids) {
  1856. if (cpu_present(i))
  1857. id = per_cpu(x86_bios_cpu_apicid, i);
  1858. else
  1859. continue;
  1860. } else
  1861. break;
  1862. if (id != BAD_APICID)
  1863. __set_bit(APIC_CLUSTERID(id), clustermap);
  1864. }
  1865. /* Problem: Partially populated chassis may not have CPUs in some of
  1866. * the APIC clusters they have been allocated. Only present CPUs have
  1867. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1868. * Since clusters are allocated sequentially, count zeros only if
  1869. * they are bounded by ones.
  1870. */
  1871. clusters = 0;
  1872. zeros = 0;
  1873. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1874. if (test_bit(i, clustermap)) {
  1875. clusters += 1 + zeros;
  1876. zeros = 0;
  1877. } else
  1878. ++zeros;
  1879. }
  1880. return clusters;
  1881. }
  1882. static int __cpuinitdata multi_checked;
  1883. static int __cpuinitdata multi;
  1884. static int __cpuinit set_multi(const struct dmi_system_id *d)
  1885. {
  1886. if (multi)
  1887. return 0;
  1888. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  1889. multi = 1;
  1890. return 0;
  1891. }
  1892. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  1893. {
  1894. .callback = set_multi,
  1895. .ident = "IBM System Summit2",
  1896. .matches = {
  1897. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  1898. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  1899. },
  1900. },
  1901. {}
  1902. };
  1903. static void __cpuinit dmi_check_multi(void)
  1904. {
  1905. if (multi_checked)
  1906. return;
  1907. dmi_check_system(multi_dmi_table);
  1908. multi_checked = 1;
  1909. }
  1910. /*
  1911. * apic_is_clustered_box() -- Check if we can expect good TSC
  1912. *
  1913. * Thus far, the major user of this is IBM's Summit2 series:
  1914. * Clustered boxes may have unsynced TSC problems if they are
  1915. * multi-chassis.
  1916. * Use DMI to check them
  1917. */
  1918. __cpuinit int apic_is_clustered_box(void)
  1919. {
  1920. dmi_check_multi();
  1921. if (multi)
  1922. return 1;
  1923. if (!is_vsmp_box())
  1924. return 0;
  1925. /*
  1926. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1927. * not guaranteed to be synced between boards
  1928. */
  1929. if (apic_cluster_num() > 1)
  1930. return 1;
  1931. return 0;
  1932. }
  1933. #endif
  1934. /*
  1935. * APIC command line parameters
  1936. */
  1937. static int __init setup_disableapic(char *arg)
  1938. {
  1939. disable_apic = 1;
  1940. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1941. return 0;
  1942. }
  1943. early_param("disableapic", setup_disableapic);
  1944. /* same as disableapic, for compatibility */
  1945. static int __init setup_nolapic(char *arg)
  1946. {
  1947. return setup_disableapic(arg);
  1948. }
  1949. early_param("nolapic", setup_nolapic);
  1950. static int __init parse_lapic_timer_c2_ok(char *arg)
  1951. {
  1952. local_apic_timer_c2_ok = 1;
  1953. return 0;
  1954. }
  1955. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1956. static int __init parse_disable_apic_timer(char *arg)
  1957. {
  1958. disable_apic_timer = 1;
  1959. return 0;
  1960. }
  1961. early_param("noapictimer", parse_disable_apic_timer);
  1962. static int __init parse_nolapic_timer(char *arg)
  1963. {
  1964. disable_apic_timer = 1;
  1965. return 0;
  1966. }
  1967. early_param("nolapic_timer", parse_nolapic_timer);
  1968. static int __init apic_set_verbosity(char *arg)
  1969. {
  1970. if (!arg) {
  1971. #ifdef CONFIG_X86_64
  1972. skip_ioapic_setup = 0;
  1973. return 0;
  1974. #endif
  1975. return -EINVAL;
  1976. }
  1977. if (strcmp("debug", arg) == 0)
  1978. apic_verbosity = APIC_DEBUG;
  1979. else if (strcmp("verbose", arg) == 0)
  1980. apic_verbosity = APIC_VERBOSE;
  1981. else {
  1982. pr_warning("APIC Verbosity level %s not recognised"
  1983. " use apic=verbose or apic=debug\n", arg);
  1984. return -EINVAL;
  1985. }
  1986. return 0;
  1987. }
  1988. early_param("apic", apic_set_verbosity);
  1989. static int __init lapic_insert_resource(void)
  1990. {
  1991. if (!apic_phys)
  1992. return -1;
  1993. /* Put local APIC into the resource map. */
  1994. lapic_resource.start = apic_phys;
  1995. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1996. insert_resource(&iomem_resource, &lapic_resource);
  1997. return 0;
  1998. }
  1999. /*
  2000. * need call insert after e820_reserve_resources()
  2001. * that is using request_resource
  2002. */
  2003. late_initcall(lapic_insert_resource);