align.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * align.c - address exception handler for M32R
  3. *
  4. * Copyright (c) 2003 Hitoshi Yamamoto
  5. */
  6. #include <linux/config.h>
  7. #include <asm/ptrace.h>
  8. #include <asm/uaccess.h>
  9. static int get_reg(struct pt_regs *regs, int nr)
  10. {
  11. int val;
  12. if (nr < 4)
  13. val = *(unsigned long *)(&regs->r0 + nr);
  14. else if (nr < 7)
  15. val = *(unsigned long *)(&regs->r4 + (nr - 4));
  16. else if (nr < 13)
  17. val = *(unsigned long *)(&regs->r7 + (nr - 7));
  18. else
  19. val = *(unsigned long *)(&regs->fp + (nr - 13));
  20. return val;
  21. }
  22. static void set_reg(struct pt_regs *regs, int nr, int val)
  23. {
  24. if (nr < 4)
  25. *(unsigned long *)(&regs->r0 + nr) = val;
  26. else if (nr < 7)
  27. *(unsigned long *)(&regs->r4 + (nr - 4)) = val;
  28. else if (nr < 13)
  29. *(unsigned long *)(&regs->r7 + (nr - 7)) = val;
  30. else
  31. *(unsigned long *)(&regs->fp + (nr - 13)) = val;
  32. }
  33. #define REG1(insn) (((insn) & 0x0f00) >> 8)
  34. #define REG2(insn) ((insn) & 0x000f)
  35. #define PSW_BC 0x100
  36. /* O- instruction */
  37. #define ISA_LD1 0x20c0 /* ld Rdest, @Rsrc */
  38. #define ISA_LD2 0x20e0 /* ld Rdest, @Rsrc+ */
  39. #define ISA_LDH 0x20a0 /* ldh Rdest, @Rsrc */
  40. #define ISA_LDUH 0x20b0 /* lduh Rdest, @Rsrc */
  41. #define ISA_ST1 0x2040 /* st Rsrc1, @Rsrc2 */
  42. #define ISA_ST2 0x2060 /* st Rsrc1, @+Rsrc2 */
  43. #define ISA_ST3 0x2070 /* st Rsrc1, @-Rsrc2 */
  44. #define ISA_STH1 0x2020 /* sth Rsrc1, @Rsrc2 */
  45. #define ISA_STH2 0x2030 /* sth Rsrc1, @Rsrc2+ */
  46. #ifdef CONFIG_ISA_DUAL_ISSUE
  47. /* OS instruction */
  48. #define ISA_ADD 0x00a0 /* add Rdest, Rsrc */
  49. #define ISA_ADDI 0x4000 /* addi Rdest, #imm8 */
  50. #define ISA_ADDX 0x0090 /* addx Rdest, Rsrc */
  51. #define ISA_AND 0x00c0 /* and Rdest, Rsrc */
  52. #define ISA_CMP 0x0040 /* cmp Rsrc1, Rsrc2 */
  53. #define ISA_CMPEQ 0x0060 /* cmpeq Rsrc1, Rsrc2 */
  54. #define ISA_CMPU 0x0050 /* cmpu Rsrc1, Rsrc2 */
  55. #define ISA_CMPZ 0x0070 /* cmpz Rsrc */
  56. #define ISA_LDI 0x6000 /* ldi Rdest, #imm8 */
  57. #define ISA_MV 0x1080 /* mv Rdest, Rsrc */
  58. #define ISA_NEG 0x0030 /* neg Rdest, Rsrc */
  59. #define ISA_NOP 0x7000 /* nop */
  60. #define ISA_NOT 0x00b0 /* not Rdest, Rsrc */
  61. #define ISA_OR 0x00e0 /* or Rdest, Rsrc */
  62. #define ISA_SUB 0x0020 /* sub Rdest, Rsrc */
  63. #define ISA_SUBX 0x0010 /* subx Rdest, Rsrc */
  64. #define ISA_XOR 0x00d0 /* xor Rdest, Rsrc */
  65. /* -S instruction */
  66. #define ISA_MUL 0x1060 /* mul Rdest, Rsrc */
  67. #define ISA_MULLO_A0 0x3010 /* mullo Rsrc1, Rsrc2, A0 */
  68. #define ISA_MULLO_A1 0x3090 /* mullo Rsrc1, Rsrc2, A1 */
  69. #define ISA_MVFACMI_A0 0x50f2 /* mvfacmi Rdest, A0 */
  70. #define ISA_MVFACMI_A1 0x50f6 /* mvfacmi Rdest, A1 */
  71. static int emu_addi(unsigned short insn, struct pt_regs *regs)
  72. {
  73. char imm = (char)(insn & 0xff);
  74. int dest = REG1(insn);
  75. int val;
  76. val = get_reg(regs, dest);
  77. val += imm;
  78. set_reg(regs, dest, val);
  79. return 0;
  80. }
  81. static int emu_ldi(unsigned short insn, struct pt_regs *regs)
  82. {
  83. char imm = (char)(insn & 0xff);
  84. set_reg(regs, REG1(insn), (int)imm);
  85. return 0;
  86. }
  87. static int emu_add(unsigned short insn, struct pt_regs *regs)
  88. {
  89. int dest = REG1(insn);
  90. int src = REG2(insn);
  91. int val;
  92. val = get_reg(regs, dest);
  93. val += get_reg(regs, src);
  94. set_reg(regs, dest, val);
  95. return 0;
  96. }
  97. static int emu_addx(unsigned short insn, struct pt_regs *regs)
  98. {
  99. int dest = REG1(insn);
  100. unsigned int val, tmp;
  101. val = regs->psw & PSW_BC ? 1 : 0;
  102. tmp = get_reg(regs, dest);
  103. val += tmp;
  104. val += (unsigned int)get_reg(regs, REG2(insn));
  105. set_reg(regs, dest, val);
  106. /* C bit set */
  107. if (val < tmp)
  108. regs->psw |= PSW_BC;
  109. else
  110. regs->psw &= ~(PSW_BC);
  111. return 0;
  112. }
  113. static int emu_and(unsigned short insn, struct pt_regs *regs)
  114. {
  115. int dest = REG1(insn);
  116. int val;
  117. val = get_reg(regs, dest);
  118. val &= get_reg(regs, REG2(insn));
  119. set_reg(regs, dest, val);
  120. return 0;
  121. }
  122. static int emu_cmp(unsigned short insn, struct pt_regs *regs)
  123. {
  124. if (get_reg(regs, REG1(insn)) < get_reg(regs, REG2(insn)))
  125. regs->psw |= PSW_BC;
  126. else
  127. regs->psw &= ~(PSW_BC);
  128. return 0;
  129. }
  130. static int emu_cmpeq(unsigned short insn, struct pt_regs *regs)
  131. {
  132. if (get_reg(regs, REG1(insn)) == get_reg(regs, REG2(insn)))
  133. regs->psw |= PSW_BC;
  134. else
  135. regs->psw &= ~(PSW_BC);
  136. return 0;
  137. }
  138. static int emu_cmpu(unsigned short insn, struct pt_regs *regs)
  139. {
  140. if ((unsigned int)get_reg(regs, REG1(insn))
  141. < (unsigned int)get_reg(regs, REG2(insn)))
  142. regs->psw |= PSW_BC;
  143. else
  144. regs->psw &= ~(PSW_BC);
  145. return 0;
  146. }
  147. static int emu_cmpz(unsigned short insn, struct pt_regs *regs)
  148. {
  149. if (!get_reg(regs, REG2(insn)))
  150. regs->psw |= PSW_BC;
  151. else
  152. regs->psw &= ~(PSW_BC);
  153. return 0;
  154. }
  155. static int emu_mv(unsigned short insn, struct pt_regs *regs)
  156. {
  157. int val;
  158. val = get_reg(regs, REG2(insn));
  159. set_reg(regs, REG1(insn), val);
  160. return 0;
  161. }
  162. static int emu_neg(unsigned short insn, struct pt_regs *regs)
  163. {
  164. int val;
  165. val = get_reg(regs, REG2(insn));
  166. set_reg(regs, REG1(insn), 0 - val);
  167. return 0;
  168. }
  169. static int emu_not(unsigned short insn, struct pt_regs *regs)
  170. {
  171. int val;
  172. val = get_reg(regs, REG2(insn));
  173. set_reg(regs, REG1(insn), ~val);
  174. return 0;
  175. }
  176. static int emu_or(unsigned short insn, struct pt_regs *regs)
  177. {
  178. int dest = REG1(insn);
  179. int val;
  180. val = get_reg(regs, dest);
  181. val |= get_reg(regs, REG2(insn));
  182. set_reg(regs, dest, val);
  183. return 0;
  184. }
  185. static int emu_sub(unsigned short insn, struct pt_regs *regs)
  186. {
  187. int dest = REG1(insn);
  188. int val;
  189. val = get_reg(regs, dest);
  190. val -= get_reg(regs, REG2(insn));
  191. set_reg(regs, dest, val);
  192. return 0;
  193. }
  194. static int emu_subx(unsigned short insn, struct pt_regs *regs)
  195. {
  196. int dest = REG1(insn);
  197. unsigned int val, tmp;
  198. val = tmp = get_reg(regs, dest);
  199. val -= (unsigned int)get_reg(regs, REG2(insn));
  200. val -= regs->psw & PSW_BC ? 1 : 0;
  201. set_reg(regs, dest, val);
  202. /* C bit set */
  203. if (val > tmp)
  204. regs->psw |= PSW_BC;
  205. else
  206. regs->psw &= ~(PSW_BC);
  207. return 0;
  208. }
  209. static int emu_xor(unsigned short insn, struct pt_regs *regs)
  210. {
  211. int dest = REG1(insn);
  212. unsigned int val;
  213. val = (unsigned int)get_reg(regs, dest);
  214. val ^= (unsigned int)get_reg(regs, REG2(insn));
  215. set_reg(regs, dest, val);
  216. return 0;
  217. }
  218. static int emu_mul(unsigned short insn, struct pt_regs *regs)
  219. {
  220. int dest = REG1(insn);
  221. int reg1, reg2;
  222. reg1 = get_reg(regs, dest);
  223. reg2 = get_reg(regs, REG2(insn));
  224. __asm__ __volatile__ (
  225. "mul %0, %1; \n\t"
  226. : "+r" (reg1) : "r" (reg2)
  227. );
  228. set_reg(regs, dest, reg1);
  229. return 0;
  230. }
  231. static int emu_mullo_a0(unsigned short insn, struct pt_regs *regs)
  232. {
  233. int reg1, reg2;
  234. reg1 = get_reg(regs, REG1(insn));
  235. reg2 = get_reg(regs, REG2(insn));
  236. __asm__ __volatile__ (
  237. "mullo %0, %1, a0; \n\t"
  238. "mvfachi %0, a0; \n\t"
  239. "mvfaclo %1, a0; \n\t"
  240. : "+r" (reg1), "+r" (reg2)
  241. );
  242. regs->acc0h = reg1;
  243. regs->acc0l = reg2;
  244. return 0;
  245. }
  246. static int emu_mullo_a1(unsigned short insn, struct pt_regs *regs)
  247. {
  248. int reg1, reg2;
  249. reg1 = get_reg(regs, REG1(insn));
  250. reg2 = get_reg(regs, REG2(insn));
  251. __asm__ __volatile__ (
  252. "mullo %0, %1, a0; \n\t"
  253. "mvfachi %0, a0; \n\t"
  254. "mvfaclo %1, a0; \n\t"
  255. : "+r" (reg1), "+r" (reg2)
  256. );
  257. regs->acc1h = reg1;
  258. regs->acc1l = reg2;
  259. return 0;
  260. }
  261. static int emu_mvfacmi_a0(unsigned short insn, struct pt_regs *regs)
  262. {
  263. unsigned long val;
  264. val = (regs->acc0h << 16) | (regs->acc0l >> 16);
  265. set_reg(regs, REG1(insn), (int)val);
  266. return 0;
  267. }
  268. static int emu_mvfacmi_a1(unsigned short insn, struct pt_regs *regs)
  269. {
  270. unsigned long val;
  271. val = (regs->acc1h << 16) | (regs->acc1l >> 16);
  272. set_reg(regs, REG1(insn), (int)val);
  273. return 0;
  274. }
  275. static int emu_m32r2(unsigned short insn, struct pt_regs *regs)
  276. {
  277. int res = -1;
  278. if ((insn & 0x7fff) == ISA_NOP) /* nop */
  279. return 0;
  280. switch(insn & 0x7000) {
  281. case ISA_ADDI: /* addi Rdest, #imm8 */
  282. res = emu_addi(insn, regs);
  283. break;
  284. case ISA_LDI: /* ldi Rdest, #imm8 */
  285. res = emu_ldi(insn, regs);
  286. break;
  287. default:
  288. break;
  289. }
  290. if (!res)
  291. return 0;
  292. switch(insn & 0x70f0) {
  293. case ISA_ADD: /* add Rdest, Rsrc */
  294. res = emu_add(insn, regs);
  295. break;
  296. case ISA_ADDX: /* addx Rdest, Rsrc */
  297. res = emu_addx(insn, regs);
  298. break;
  299. case ISA_AND: /* and Rdest, Rsrc */
  300. res = emu_and(insn, regs);
  301. break;
  302. case ISA_CMP: /* cmp Rsrc1, Rsrc2 */
  303. res = emu_cmp(insn, regs);
  304. break;
  305. case ISA_CMPEQ: /* cmpeq Rsrc1, Rsrc2 */
  306. res = emu_cmpeq(insn, regs);
  307. break;
  308. case ISA_CMPU: /* cmpu Rsrc1, Rsrc2 */
  309. res = emu_cmpu(insn, regs);
  310. break;
  311. case ISA_CMPZ: /* cmpz Rsrc */
  312. res = emu_cmpz(insn, regs);
  313. break;
  314. case ISA_MV: /* mv Rdest, Rsrc */
  315. res = emu_mv(insn, regs);
  316. break;
  317. case ISA_NEG: /* neg Rdest, Rsrc */
  318. res = emu_neg(insn, regs);
  319. break;
  320. case ISA_NOT: /* not Rdest, Rsrc */
  321. res = emu_not(insn, regs);
  322. break;
  323. case ISA_OR: /* or Rdest, Rsrc */
  324. res = emu_or(insn, regs);
  325. break;
  326. case ISA_SUB: /* sub Rdest, Rsrc */
  327. res = emu_sub(insn, regs);
  328. break;
  329. case ISA_SUBX: /* subx Rdest, Rsrc */
  330. res = emu_subx(insn, regs);
  331. break;
  332. case ISA_XOR: /* xor Rdest, Rsrc */
  333. res = emu_xor(insn, regs);
  334. break;
  335. case ISA_MUL: /* mul Rdest, Rsrc */
  336. res = emu_mul(insn, regs);
  337. break;
  338. case ISA_MULLO_A0: /* mullo Rsrc1, Rsrc2 */
  339. res = emu_mullo_a0(insn, regs);
  340. break;
  341. case ISA_MULLO_A1: /* mullo Rsrc1, Rsrc2 */
  342. res = emu_mullo_a1(insn, regs);
  343. break;
  344. default:
  345. break;
  346. }
  347. if (!res)
  348. return 0;
  349. switch(insn & 0x70ff) {
  350. case ISA_MVFACMI_A0: /* mvfacmi Rdest */
  351. res = emu_mvfacmi_a0(insn, regs);
  352. break;
  353. case ISA_MVFACMI_A1: /* mvfacmi Rdest */
  354. res = emu_mvfacmi_a1(insn, regs);
  355. break;
  356. default:
  357. break;
  358. }
  359. return res;
  360. }
  361. #endif /* CONFIG_ISA_DUAL_ISSUE */
  362. /*
  363. * ld : ?010 dest 1100 src
  364. * 0010 dest 1110 src : ld Rdest, @Rsrc+
  365. * ldh : ?010 dest 1010 src
  366. * lduh : ?010 dest 1011 src
  367. * st : ?010 src1 0100 src2
  368. * 0010 src1 0110 src2 : st Rsrc1, @+Rsrc2
  369. * 0010 src1 0111 src2 : st Rsrc1, @-Rsrc2
  370. * sth : ?010 src1 0010 src2
  371. */
  372. static int insn_check(unsigned long insn, struct pt_regs *regs,
  373. unsigned char **ucp)
  374. {
  375. int res = 0;
  376. /*
  377. * 32bit insn
  378. * ld Rdest, @(disp16, Rsrc)
  379. * st Rdest, @(disp16, Rsrc)
  380. */
  381. if (insn & 0x80000000) { /* 32bit insn */
  382. *ucp += (short)(insn & 0x0000ffff);
  383. regs->bpc += 4;
  384. } else { /* 16bit insn */
  385. #ifdef CONFIG_ISA_DUAL_ISSUE
  386. /* parallel exec check */
  387. if (!(regs->bpc & 0x2) && insn & 0x8000) {
  388. res = emu_m32r2((unsigned short)insn, regs);
  389. regs->bpc += 4;
  390. } else
  391. #endif /* CONFIG_ISA_DUAL_ISSUE */
  392. regs->bpc += 2;
  393. }
  394. return res;
  395. }
  396. static int emu_ld(unsigned long insn32, struct pt_regs *regs)
  397. {
  398. unsigned char *ucp;
  399. unsigned long val;
  400. unsigned short insn16;
  401. int size, src;
  402. insn16 = insn32 >> 16;
  403. src = REG2(insn16);
  404. ucp = (unsigned char *)get_reg(regs, src);
  405. if (insn_check(insn32, regs, &ucp))
  406. return -1;
  407. size = insn16 & 0x0040 ? 4 : 2;
  408. if (copy_from_user(&val, ucp, size))
  409. return -1;
  410. if (size == 2)
  411. val >>= 16;
  412. /* ldh sign check */
  413. if ((insn16 & 0x00f0) == 0x00a0 && (val & 0x8000))
  414. val |= 0xffff0000;
  415. set_reg(regs, REG1(insn16), val);
  416. /* ld increment check */
  417. if ((insn16 & 0xf0f0) == ISA_LD2) /* ld Rdest, @Rsrc+ */
  418. set_reg(regs, src, (unsigned long)(ucp + 4));
  419. return 0;
  420. }
  421. static int emu_st(unsigned long insn32, struct pt_regs *regs)
  422. {
  423. unsigned char *ucp;
  424. unsigned long val;
  425. unsigned short insn16;
  426. int size, src2;
  427. insn16 = insn32 >> 16;
  428. src2 = REG2(insn16);
  429. ucp = (unsigned char *)get_reg(regs, src2);
  430. if (insn_check(insn32, regs, &ucp))
  431. return -1;
  432. size = insn16 & 0x0040 ? 4 : 2;
  433. val = get_reg(regs, REG1(insn16));
  434. if (size == 2)
  435. val <<= 16;
  436. /* st inc/dec check */
  437. if ((insn16 & 0xf0e0) == 0x2060) {
  438. if (insn16 & 0x0010)
  439. ucp -= 4;
  440. else
  441. ucp += 4;
  442. set_reg(regs, src2, (unsigned long)ucp);
  443. }
  444. if (copy_to_user(ucp, &val, size))
  445. return -1;
  446. /* sth inc check */
  447. if ((insn16 & 0xf0f0) == ISA_STH2) {
  448. ucp += 2;
  449. set_reg(regs, src2, (unsigned long)ucp);
  450. }
  451. return 0;
  452. }
  453. int handle_unaligned_access(unsigned long insn32, struct pt_regs *regs)
  454. {
  455. unsigned short insn16;
  456. int res;
  457. insn16 = insn32 >> 16;
  458. /* ld or st check */
  459. if ((insn16 & 0x7000) != 0x2000)
  460. return -1;
  461. /* insn alignment check */
  462. if ((insn16 & 0x8000) && (regs->bpc & 3))
  463. return -1;
  464. if (insn16 & 0x0080) /* ld */
  465. res = emu_ld(insn32, regs);
  466. else /* st */
  467. res = emu_st(insn32, regs);
  468. return res;
  469. }