timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include <asm/arch_timer.h>
  48. #include "omap_hwmod.h"
  49. #include "omap_device.h"
  50. #include <plat/counter-32k.h>
  51. #include <plat/dmtimer.h>
  52. #include "omap-pm.h"
  53. #include "soc.h"
  54. #include "common.h"
  55. #include "powerdomain.h"
  56. /* Parent clocks, eventually these will come from the clock framework */
  57. #define OMAP2_MPU_SOURCE "sys_ck"
  58. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  59. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  60. #define OMAP2_32K_SOURCE "func_32k_ck"
  61. #define OMAP3_32K_SOURCE "omap_32k_fck"
  62. #define OMAP4_32K_SOURCE "sys_32k_ck"
  63. #define REALTIME_COUNTER_BASE 0x48243200
  64. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  65. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  66. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  67. /* Clockevent code */
  68. static struct omap_dm_timer clkev;
  69. static struct clock_event_device clockevent_gpt;
  70. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  71. {
  72. struct clock_event_device *evt = &clockevent_gpt;
  73. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  74. evt->event_handler(evt);
  75. return IRQ_HANDLED;
  76. }
  77. static struct irqaction omap2_gp_timer_irq = {
  78. .name = "gp_timer",
  79. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  80. .handler = omap2_gp_timer_interrupt,
  81. };
  82. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  83. struct clock_event_device *evt)
  84. {
  85. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  86. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  87. return 0;
  88. }
  89. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  90. struct clock_event_device *evt)
  91. {
  92. u32 period;
  93. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  94. switch (mode) {
  95. case CLOCK_EVT_MODE_PERIODIC:
  96. period = clkev.rate / HZ;
  97. period -= 1;
  98. /* Looks like we need to first set the load value separately */
  99. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  100. 0xffffffff - period, OMAP_TIMER_POSTED);
  101. __omap_dm_timer_load_start(&clkev,
  102. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  103. 0xffffffff - period, OMAP_TIMER_POSTED);
  104. break;
  105. case CLOCK_EVT_MODE_ONESHOT:
  106. break;
  107. case CLOCK_EVT_MODE_UNUSED:
  108. case CLOCK_EVT_MODE_SHUTDOWN:
  109. case CLOCK_EVT_MODE_RESUME:
  110. break;
  111. }
  112. }
  113. static struct clock_event_device clockevent_gpt = {
  114. .name = "gp_timer",
  115. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  116. .shift = 32,
  117. .rating = 300,
  118. .set_next_event = omap2_gp_timer_set_next_event,
  119. .set_mode = omap2_gp_timer_set_mode,
  120. };
  121. static struct property device_disabled = {
  122. .name = "status",
  123. .length = sizeof("disabled"),
  124. .value = "disabled",
  125. };
  126. static struct of_device_id omap_timer_match[] __initdata = {
  127. { .compatible = "ti,omap2-timer", },
  128. { }
  129. };
  130. /**
  131. * omap_get_timer_dt - get a timer using device-tree
  132. * @match - device-tree match structure for matching a device type
  133. * @property - optional timer property to match
  134. *
  135. * Helper function to get a timer during early boot using device-tree for use
  136. * as kernel system timer. Optionally, the property argument can be used to
  137. * select a timer with a specific property. Once a timer is found then mark
  138. * the timer node in device-tree as disabled, to prevent the kernel from
  139. * registering this timer as a platform device and so no one else can use it.
  140. */
  141. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  142. const char *property)
  143. {
  144. struct device_node *np;
  145. for_each_matching_node(np, match) {
  146. if (!of_device_is_available(np)) {
  147. of_node_put(np);
  148. continue;
  149. }
  150. if (property && !of_get_property(np, property, NULL)) {
  151. of_node_put(np);
  152. continue;
  153. }
  154. prom_add_property(np, &device_disabled);
  155. return np;
  156. }
  157. return NULL;
  158. }
  159. /**
  160. * omap_dmtimer_init - initialisation function when device tree is used
  161. *
  162. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  163. * be used by the kernel as they are reserved. Therefore, to prevent the
  164. * kernel registering these devices remove them dynamically from the device
  165. * tree on boot.
  166. */
  167. void __init omap_dmtimer_init(void)
  168. {
  169. struct device_node *np;
  170. if (!cpu_is_omap34xx())
  171. return;
  172. /* If we are a secure device, remove any secure timer nodes */
  173. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  174. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  175. if (np)
  176. of_node_put(np);
  177. }
  178. }
  179. /**
  180. * omap_dm_timer_get_errata - get errata flags for a timer
  181. *
  182. * Get the timer errata flags that are specific to the OMAP device being used.
  183. */
  184. u32 __init omap_dm_timer_get_errata(void)
  185. {
  186. if (cpu_is_omap24xx())
  187. return 0;
  188. return OMAP_TIMER_ERRATA_I103_I767;
  189. }
  190. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  191. int gptimer_id,
  192. const char *fck_source,
  193. const char *property,
  194. int posted)
  195. {
  196. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  197. const char *oh_name;
  198. struct device_node *np;
  199. struct omap_hwmod *oh;
  200. struct resource irq, mem;
  201. int r = 0;
  202. if (of_have_populated_dt()) {
  203. np = omap_get_timer_dt(omap_timer_match, NULL);
  204. if (!np)
  205. return -ENODEV;
  206. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  207. if (!oh_name)
  208. return -ENODEV;
  209. timer->irq = irq_of_parse_and_map(np, 0);
  210. if (!timer->irq)
  211. return -ENXIO;
  212. timer->io_base = of_iomap(np, 0);
  213. of_node_put(np);
  214. } else {
  215. if (omap_dm_timer_reserve_systimer(gptimer_id))
  216. return -ENODEV;
  217. sprintf(name, "timer%d", gptimer_id);
  218. oh_name = name;
  219. }
  220. oh = omap_hwmod_lookup(oh_name);
  221. if (!oh)
  222. return -ENODEV;
  223. if (!of_have_populated_dt()) {
  224. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  225. &irq);
  226. if (r)
  227. return -ENXIO;
  228. timer->irq = irq.start;
  229. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  230. &mem);
  231. if (r)
  232. return -ENXIO;
  233. /* Static mapping, never released */
  234. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  235. }
  236. if (!timer->io_base)
  237. return -ENXIO;
  238. /* After the dmtimer is using hwmod these clocks won't be needed */
  239. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  240. if (IS_ERR(timer->fclk))
  241. return -ENODEV;
  242. /* FIXME: Need to remove hard-coded test on timer ID */
  243. if (gptimer_id != 12) {
  244. struct clk *src;
  245. src = clk_get(NULL, fck_source);
  246. if (IS_ERR(src)) {
  247. r = -EINVAL;
  248. } else {
  249. r = clk_set_parent(timer->fclk, src);
  250. if (IS_ERR_VALUE(r))
  251. pr_warn("%s: %s cannot set source\n",
  252. __func__, oh->name);
  253. clk_put(src);
  254. }
  255. }
  256. omap_hwmod_setup_one(oh_name);
  257. omap_hwmod_enable(oh);
  258. __omap_dm_timer_init_regs(timer);
  259. if (posted)
  260. __omap_dm_timer_enable_posted(timer);
  261. /* Check that the intended posted configuration matches the actual */
  262. if (posted != timer->posted)
  263. return -EINVAL;
  264. timer->rate = clk_get_rate(timer->fclk);
  265. timer->reserved = 1;
  266. return r;
  267. }
  268. static void __init omap2_gp_clockevent_init(int gptimer_id,
  269. const char *fck_source,
  270. const char *property)
  271. {
  272. int res;
  273. clkev.errata = omap_dm_timer_get_errata();
  274. /*
  275. * For clock-event timers we never read the timer counter and
  276. * so we are not impacted by errata i103 and i767. Therefore,
  277. * we can safely ignore this errata for clock-event timers.
  278. */
  279. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  280. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  281. OMAP_TIMER_POSTED);
  282. BUG_ON(res);
  283. omap2_gp_timer_irq.dev_id = &clkev;
  284. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  285. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  286. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  287. clockevent_gpt.shift);
  288. clockevent_gpt.max_delta_ns =
  289. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  290. clockevent_gpt.min_delta_ns =
  291. clockevent_delta2ns(3, &clockevent_gpt);
  292. /* Timer internal resynch latency. */
  293. clockevent_gpt.cpumask = cpu_possible_mask;
  294. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  295. clockevents_register_device(&clockevent_gpt);
  296. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  297. gptimer_id, clkev.rate);
  298. }
  299. /* Clocksource code */
  300. static struct omap_dm_timer clksrc;
  301. static bool use_gptimer_clksrc;
  302. /*
  303. * clocksource
  304. */
  305. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  306. {
  307. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  308. OMAP_TIMER_NONPOSTED);
  309. }
  310. static struct clocksource clocksource_gpt = {
  311. .name = "gp_timer",
  312. .rating = 300,
  313. .read = clocksource_read_cycles,
  314. .mask = CLOCKSOURCE_MASK(32),
  315. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  316. };
  317. static u32 notrace dmtimer_read_sched_clock(void)
  318. {
  319. if (clksrc.reserved)
  320. return __omap_dm_timer_read_counter(&clksrc,
  321. OMAP_TIMER_NONPOSTED);
  322. return 0;
  323. }
  324. static struct of_device_id omap_counter_match[] __initdata = {
  325. { .compatible = "ti,omap-counter32k", },
  326. { }
  327. };
  328. /* Setup free-running counter for clocksource */
  329. static int __init omap2_sync32k_clocksource_init(void)
  330. {
  331. int ret;
  332. struct device_node *np = NULL;
  333. struct omap_hwmod *oh;
  334. void __iomem *vbase;
  335. const char *oh_name = "counter_32k";
  336. /*
  337. * If device-tree is present, then search the DT blob
  338. * to see if the 32kHz counter is supported.
  339. */
  340. if (of_have_populated_dt()) {
  341. np = omap_get_timer_dt(omap_counter_match, NULL);
  342. if (!np)
  343. return -ENODEV;
  344. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  345. if (!oh_name)
  346. return -ENODEV;
  347. }
  348. /*
  349. * First check hwmod data is available for sync32k counter
  350. */
  351. oh = omap_hwmod_lookup(oh_name);
  352. if (!oh || oh->slaves_cnt == 0)
  353. return -ENODEV;
  354. omap_hwmod_setup_one(oh_name);
  355. if (np) {
  356. vbase = of_iomap(np, 0);
  357. of_node_put(np);
  358. } else {
  359. vbase = omap_hwmod_get_mpu_rt_va(oh);
  360. }
  361. if (!vbase) {
  362. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  363. return -ENXIO;
  364. }
  365. ret = omap_hwmod_enable(oh);
  366. if (ret) {
  367. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  368. __func__, ret);
  369. return ret;
  370. }
  371. ret = omap_init_clocksource_32k(vbase);
  372. if (ret) {
  373. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  374. __func__, ret);
  375. omap_hwmod_idle(oh);
  376. }
  377. return ret;
  378. }
  379. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  380. const char *fck_source)
  381. {
  382. int res;
  383. clksrc.errata = omap_dm_timer_get_errata();
  384. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  385. OMAP_TIMER_NONPOSTED);
  386. BUG_ON(res);
  387. __omap_dm_timer_load_start(&clksrc,
  388. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  389. OMAP_TIMER_NONPOSTED);
  390. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  391. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  392. pr_err("Could not register clocksource %s\n",
  393. clocksource_gpt.name);
  394. else
  395. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  396. gptimer_id, clksrc.rate);
  397. }
  398. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  399. /*
  400. * The realtime counter also called master counter, is a free-running
  401. * counter, which is related to real time. It produces the count used
  402. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  403. * at a rate of 6.144 MHz. Because the device operates on different clocks
  404. * in different power modes, the master counter shifts operation between
  405. * clocks, adjusting the increment per clock in hardware accordingly to
  406. * maintain a constant count rate.
  407. */
  408. static void __init realtime_counter_init(void)
  409. {
  410. void __iomem *base;
  411. static struct clk *sys_clk;
  412. unsigned long rate;
  413. unsigned int reg, num, den;
  414. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  415. if (!base) {
  416. pr_err("%s: ioremap failed\n", __func__);
  417. return;
  418. }
  419. sys_clk = clk_get(NULL, "sys_clkin_ck");
  420. if (IS_ERR(sys_clk)) {
  421. pr_err("%s: failed to get system clock handle\n", __func__);
  422. iounmap(base);
  423. return;
  424. }
  425. rate = clk_get_rate(sys_clk);
  426. /* Numerator/denumerator values refer TRM Realtime Counter section */
  427. switch (rate) {
  428. case 1200000:
  429. num = 64;
  430. den = 125;
  431. break;
  432. case 1300000:
  433. num = 768;
  434. den = 1625;
  435. break;
  436. case 19200000:
  437. num = 8;
  438. den = 25;
  439. break;
  440. case 2600000:
  441. num = 384;
  442. den = 1625;
  443. break;
  444. case 2700000:
  445. num = 256;
  446. den = 1125;
  447. break;
  448. case 38400000:
  449. default:
  450. /* Program it for 38.4 MHz */
  451. num = 4;
  452. den = 25;
  453. break;
  454. }
  455. /* Program numerator and denumerator registers */
  456. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  457. NUMERATOR_DENUMERATOR_MASK;
  458. reg |= num;
  459. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  460. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  461. NUMERATOR_DENUMERATOR_MASK;
  462. reg |= den;
  463. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  464. iounmap(base);
  465. }
  466. #else
  467. static inline void __init realtime_counter_init(void)
  468. {}
  469. #endif
  470. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  471. clksrc_nr, clksrc_src) \
  472. static void __init omap##name##_gptimer_timer_init(void) \
  473. { \
  474. omap_dmtimer_init(); \
  475. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  476. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
  477. }
  478. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  479. clksrc_nr, clksrc_src) \
  480. static void __init omap##name##_sync32k_timer_init(void) \
  481. { \
  482. omap_dmtimer_init(); \
  483. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  484. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  485. if (use_gptimer_clksrc) \
  486. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
  487. else \
  488. omap2_sync32k_clocksource_init(); \
  489. }
  490. #define OMAP_SYS_TIMER(name, clksrc) \
  491. struct sys_timer omap##name##_timer = { \
  492. .init = omap##name##_##clksrc##_timer_init, \
  493. };
  494. #ifdef CONFIG_ARCH_OMAP2
  495. OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
  496. 2, OMAP2_MPU_SOURCE);
  497. OMAP_SYS_TIMER(2, sync32k);
  498. #endif /* CONFIG_ARCH_OMAP2 */
  499. #ifdef CONFIG_ARCH_OMAP3
  500. OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
  501. 2, OMAP3_MPU_SOURCE);
  502. OMAP_SYS_TIMER(3, sync32k);
  503. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
  504. 2, OMAP3_MPU_SOURCE);
  505. OMAP_SYS_TIMER(3_secure, sync32k);
  506. #endif /* CONFIG_ARCH_OMAP3 */
  507. #ifdef CONFIG_SOC_AM33XX
  508. OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  509. 2, OMAP4_MPU_SOURCE);
  510. OMAP_SYS_TIMER(3_am33xx, gptimer);
  511. #endif /* CONFIG_SOC_AM33XX */
  512. #ifdef CONFIG_ARCH_OMAP4
  513. OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  514. 2, OMAP4_MPU_SOURCE);
  515. #ifdef CONFIG_LOCAL_TIMERS
  516. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  517. static void __init omap4_local_timer_init(void)
  518. {
  519. omap4_sync32k_timer_init();
  520. /* Local timers are not supprted on OMAP4430 ES1.0 */
  521. if (omap_rev() != OMAP4430_REV_ES1_0) {
  522. int err;
  523. if (of_have_populated_dt()) {
  524. twd_local_timer_of_register();
  525. return;
  526. }
  527. err = twd_local_timer_register(&twd_local_timer);
  528. if (err)
  529. pr_err("twd_local_timer_register failed %d\n", err);
  530. }
  531. }
  532. #else /* CONFIG_LOCAL_TIMERS */
  533. static inline void omap4_local_timer_init(void)
  534. {
  535. omap4_sync32_timer_init();
  536. }
  537. #endif /* CONFIG_LOCAL_TIMERS */
  538. OMAP_SYS_TIMER(4, local);
  539. #endif /* CONFIG_ARCH_OMAP4 */
  540. #ifdef CONFIG_SOC_OMAP5
  541. OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  542. 2, OMAP4_MPU_SOURCE);
  543. static void __init omap5_realtime_timer_init(void)
  544. {
  545. int err;
  546. omap5_sync32k_timer_init();
  547. realtime_counter_init();
  548. err = arch_timer_of_register();
  549. if (err)
  550. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  551. }
  552. OMAP_SYS_TIMER(5, realtime);
  553. #endif /* CONFIG_SOC_OMAP5 */
  554. /**
  555. * omap_timer_init - build and register timer device with an
  556. * associated timer hwmod
  557. * @oh: timer hwmod pointer to be used to build timer device
  558. * @user: parameter that can be passed from calling hwmod API
  559. *
  560. * Called by omap_hwmod_for_each_by_class to register each of the timer
  561. * devices present in the system. The number of timer devices is known
  562. * by parsing through the hwmod database for a given class name. At the
  563. * end of function call memory is allocated for timer device and it is
  564. * registered to the framework ready to be proved by the driver.
  565. */
  566. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  567. {
  568. int id;
  569. int ret = 0;
  570. char *name = "omap_timer";
  571. struct dmtimer_platform_data *pdata;
  572. struct platform_device *pdev;
  573. struct omap_timer_capability_dev_attr *timer_dev_attr;
  574. pr_debug("%s: %s\n", __func__, oh->name);
  575. /* on secure device, do not register secure timer */
  576. timer_dev_attr = oh->dev_attr;
  577. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  578. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  579. return ret;
  580. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  581. if (!pdata) {
  582. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  583. return -ENOMEM;
  584. }
  585. /*
  586. * Extract the IDs from name field in hwmod database
  587. * and use the same for constructing ids' for the
  588. * timer devices. In a way, we are avoiding usage of
  589. * static variable witin the function to do the same.
  590. * CAUTION: We have to be careful and make sure the
  591. * name in hwmod database does not change in which case
  592. * we might either make corresponding change here or
  593. * switch back static variable mechanism.
  594. */
  595. sscanf(oh->name, "timer%2d", &id);
  596. if (timer_dev_attr)
  597. pdata->timer_capability = timer_dev_attr->timer_capability;
  598. pdata->timer_errata = omap_dm_timer_get_errata();
  599. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  600. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  601. NULL, 0, 0);
  602. if (IS_ERR(pdev)) {
  603. pr_err("%s: Can't build omap_device for %s: %s.\n",
  604. __func__, name, oh->name);
  605. ret = -EINVAL;
  606. }
  607. kfree(pdata);
  608. return ret;
  609. }
  610. /**
  611. * omap2_dm_timer_init - top level regular device initialization
  612. *
  613. * Uses dedicated hwmod api to parse through hwmod database for
  614. * given class name and then build and register the timer device.
  615. */
  616. static int __init omap2_dm_timer_init(void)
  617. {
  618. int ret;
  619. /* If dtb is there, the devices will be created dynamically */
  620. if (of_have_populated_dt())
  621. return -ENODEV;
  622. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  623. if (unlikely(ret)) {
  624. pr_err("%s: device registration failed.\n", __func__);
  625. return -EINVAL;
  626. }
  627. return 0;
  628. }
  629. arch_initcall(omap2_dm_timer_init);
  630. /**
  631. * omap2_override_clocksource - clocksource override with user configuration
  632. *
  633. * Allows user to override default clocksource, using kernel parameter
  634. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  635. *
  636. * Note that, here we are using same standard kernel parameter "clocksource=",
  637. * and not introducing any OMAP specific interface.
  638. */
  639. static int __init omap2_override_clocksource(char *str)
  640. {
  641. if (!str)
  642. return 0;
  643. /*
  644. * For OMAP architecture, we only have two options
  645. * - sync_32k (default)
  646. * - gp_timer (sys_clk based)
  647. */
  648. if (!strcmp(str, "gp_timer"))
  649. use_gptimer_clksrc = true;
  650. return 0;
  651. }
  652. early_param("clocksource", omap2_override_clocksource);