v4l2-dv-timings.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. /*
  2. * V4L2 DV timings header.
  3. *
  4. * Copyright (C) 2012 Hans Verkuil <hans.verkuil@cisco.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. */
  20. #ifndef _V4L2_DV_TIMINGS_H
  21. #define _V4L2_DV_TIMINGS_H
  22. #if __GNUC__ < 4 || (__GNUC__ == 4 && (__GNUC_MINOR__ < 6))
  23. /* Sadly gcc versions older than 4.6 have a bug in how they initialize
  24. anonymous unions where they require additional curly brackets.
  25. This violates the C1x standard. This workaround adds the curly brackets
  26. if needed. */
  27. #define V4L2_INIT_BT_TIMINGS(_width, args...) \
  28. { .bt = { _width , ## args } }
  29. #else
  30. #define V4L2_INIT_BT_TIMINGS(_width, args...) \
  31. .bt = { _width , ## args }
  32. #endif
  33. /* CEA-861-E timings (i.e. standard HDTV timings) */
  34. #define V4L2_DV_BT_CEA_640X480P59_94 { \
  35. .type = V4L2_DV_BT_656_1120, \
  36. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  37. 25175000, 16, 96, 48, 10, 2, 33, 0, 0, 0, \
  38. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, 0) \
  39. }
  40. #define V4L2_DV_BT_CEA_720X480P59_94 { \
  41. .type = V4L2_DV_BT_656_1120, \
  42. V4L2_INIT_BT_TIMINGS(720, 480, 0, 0, \
  43. 27000000, 16, 62, 60, 9, 6, 30, 0, 0, 0, \
  44. V4L2_DV_BT_STD_CEA861, 0) \
  45. }
  46. #define V4L2_DV_BT_CEA_720X576P50 { \
  47. .type = V4L2_DV_BT_656_1120, \
  48. V4L2_INIT_BT_TIMINGS(720, 576, 0, 0, \
  49. 27000000, 12, 64, 68, 5, 5, 39, 0, 0, 0, \
  50. V4L2_DV_BT_STD_CEA861, 0) \
  51. }
  52. #define V4L2_DV_BT_CEA_1280X720P24 { \
  53. .type = V4L2_DV_BT_656_1120, \
  54. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  55. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  56. 59400000, 1760, 40, 220, 5, 5, 20, 0, 0, 0, \
  57. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, \
  58. V4L2_DV_FL_CAN_REDUCE_FPS) \
  59. }
  60. #define V4L2_DV_BT_CEA_1280X720P25 { \
  61. .type = V4L2_DV_BT_656_1120, \
  62. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  63. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  64. 74250000, 2420, 40, 220, 5, 5, 20, 0, 0, 0, \
  65. V4L2_DV_BT_STD_CEA861, 0) \
  66. }
  67. #define V4L2_DV_BT_CEA_1280X720P30 { \
  68. .type = V4L2_DV_BT_656_1120, \
  69. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  70. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  71. 74250000, 1760, 40, 220, 5, 5, 20, 0, 0, 0, \
  72. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  73. }
  74. #define V4L2_DV_BT_CEA_1280X720P50 { \
  75. .type = V4L2_DV_BT_656_1120, \
  76. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  77. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  78. 74250000, 440, 40, 220, 5, 5, 20, 0, 0, 0, \
  79. V4L2_DV_BT_STD_CEA861, 0) \
  80. }
  81. #define V4L2_DV_BT_CEA_1280X720P60 { \
  82. .type = V4L2_DV_BT_656_1120, \
  83. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  84. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  85. 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, \
  86. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  87. }
  88. #define V4L2_DV_BT_CEA_1920X1080P24 { \
  89. .type = V4L2_DV_BT_656_1120, \
  90. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  91. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  92. 74250000, 638, 44, 148, 4, 5, 36, 0, 0, 0, \
  93. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  94. }
  95. #define V4L2_DV_BT_CEA_1920X1080P25 { \
  96. .type = V4L2_DV_BT_656_1120, \
  97. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  98. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  99. 74250000, 528, 44, 148, 4, 5, 36, 0, 0, 0, \
  100. V4L2_DV_BT_STD_CEA861, 0) \
  101. }
  102. #define V4L2_DV_BT_CEA_1920X1080P30 { \
  103. .type = V4L2_DV_BT_656_1120, \
  104. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  105. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  106. 74250000, 88, 44, 148, 4, 5, 36, 0, 0, 0, \
  107. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  108. }
  109. #define V4L2_DV_BT_CEA_1920X1080I50 { \
  110. .type = V4L2_DV_BT_656_1120, \
  111. V4L2_INIT_BT_TIMINGS(1920, 1080, 1, \
  112. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  113. 74250000, 528, 44, 148, 2, 5, 15, 2, 5, 16, \
  114. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_HALF_LINE) \
  115. }
  116. #define V4L2_DV_BT_CEA_1920X1080P50 { \
  117. .type = V4L2_DV_BT_656_1120, \
  118. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  119. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  120. 148500000, 528, 44, 148, 4, 5, 36, 0, 0, 0, \
  121. V4L2_DV_BT_STD_CEA861, 0) \
  122. }
  123. #define V4L2_DV_BT_CEA_1920X1080I60 { \
  124. .type = V4L2_DV_BT_656_1120, \
  125. V4L2_INIT_BT_TIMINGS(1920, 1080, 1, \
  126. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  127. 74250000, 88, 44, 148, 2, 5, 15, 2, 5, 16, \
  128. V4L2_DV_BT_STD_CEA861, \
  129. V4L2_DV_FL_CAN_REDUCE_FPS | V4L2_DV_FL_HALF_LINE) \
  130. }
  131. #define V4L2_DV_BT_CEA_1920X1080P60 { \
  132. .type = V4L2_DV_BT_656_1120, \
  133. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  134. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  135. 148500000, 88, 44, 148, 4, 5, 36, 0, 0, 0, \
  136. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, \
  137. V4L2_DV_FL_CAN_REDUCE_FPS) \
  138. }
  139. /* VESA Discrete Monitor Timings as per version 1.0, revision 12 */
  140. #define V4L2_DV_BT_DMT_640X350P85 { \
  141. .type = V4L2_DV_BT_656_1120, \
  142. V4L2_INIT_BT_TIMINGS(640, 350, 0, V4L2_DV_HSYNC_POS_POL, \
  143. 31500000, 32, 64, 96, 32, 3, 60, 0, 0, 0, \
  144. V4L2_DV_BT_STD_DMT, 0) \
  145. }
  146. #define V4L2_DV_BT_DMT_640X400P85 { \
  147. .type = V4L2_DV_BT_656_1120, \
  148. V4L2_INIT_BT_TIMINGS(640, 400, 0, V4L2_DV_VSYNC_POS_POL, \
  149. 31500000, 32, 64, 96, 1, 3, 41, 0, 0, 0, \
  150. V4L2_DV_BT_STD_DMT, 0) \
  151. }
  152. #define V4L2_DV_BT_DMT_720X400P85 { \
  153. .type = V4L2_DV_BT_656_1120, \
  154. V4L2_INIT_BT_TIMINGS(720, 400, 0, V4L2_DV_VSYNC_POS_POL, \
  155. 35500000, 36, 72, 108, 1, 3, 42, 0, 0, 0, \
  156. V4L2_DV_BT_STD_DMT, 0) \
  157. }
  158. /* VGA resolutions */
  159. #define V4L2_DV_BT_DMT_640X480P60 V4L2_DV_BT_CEA_640X480P59_94
  160. #define V4L2_DV_BT_DMT_640X480P72 { \
  161. .type = V4L2_DV_BT_656_1120, \
  162. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  163. 31500000, 24, 40, 128, 9, 3, 28, 0, 0, 0, \
  164. V4L2_DV_BT_STD_DMT, 0) \
  165. }
  166. #define V4L2_DV_BT_DMT_640X480P75 { \
  167. .type = V4L2_DV_BT_656_1120, \
  168. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  169. 31500000, 16, 64, 120, 1, 3, 16, 0, 0, 0, \
  170. V4L2_DV_BT_STD_DMT, 0) \
  171. }
  172. #define V4L2_DV_BT_DMT_640X480P85 { \
  173. .type = V4L2_DV_BT_656_1120, \
  174. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  175. 36000000, 56, 56, 80, 1, 3, 25, 0, 0, 0, \
  176. V4L2_DV_BT_STD_DMT, 0) \
  177. }
  178. /* SVGA resolutions */
  179. #define V4L2_DV_BT_DMT_800X600P56 { \
  180. .type = V4L2_DV_BT_656_1120, \
  181. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  182. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  183. 36000000, 24, 72, 128, 1, 2, 22, 0, 0, 0, \
  184. V4L2_DV_BT_STD_DMT, 0) \
  185. }
  186. #define V4L2_DV_BT_DMT_800X600P60 { \
  187. .type = V4L2_DV_BT_656_1120, \
  188. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  189. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  190. 40000000, 40, 128, 88, 1, 4, 23, 0, 0, 0, \
  191. V4L2_DV_BT_STD_DMT, 0) \
  192. }
  193. #define V4L2_DV_BT_DMT_800X600P72 { \
  194. .type = V4L2_DV_BT_656_1120, \
  195. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  196. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  197. 50000000, 56, 120, 64, 37, 6, 23, 0, 0, 0, \
  198. V4L2_DV_BT_STD_DMT, 0) \
  199. }
  200. #define V4L2_DV_BT_DMT_800X600P75 { \
  201. .type = V4L2_DV_BT_656_1120, \
  202. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  203. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  204. 49500000, 16, 80, 160, 1, 3, 21, 0, 0, 0, \
  205. V4L2_DV_BT_STD_DMT, 0) \
  206. }
  207. #define V4L2_DV_BT_DMT_800X600P85 { \
  208. .type = V4L2_DV_BT_656_1120, \
  209. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  210. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  211. 56250000, 32, 64, 152, 1, 3, 27, 0, 0, 0, \
  212. V4L2_DV_BT_STD_DMT, 0) \
  213. }
  214. #define V4L2_DV_BT_DMT_800X600P120_RB { \
  215. .type = V4L2_DV_BT_656_1120, \
  216. V4L2_INIT_BT_TIMINGS(800, 600, 0, V4L2_DV_HSYNC_POS_POL, \
  217. 73250000, 48, 32, 80, 3, 4, 29, 0, 0, 0, \
  218. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  219. V4L2_DV_FL_REDUCED_BLANKING) \
  220. }
  221. #define V4L2_DV_BT_DMT_848X480P60 { \
  222. .type = V4L2_DV_BT_656_1120, \
  223. V4L2_INIT_BT_TIMINGS(848, 480, 0, \
  224. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  225. 33750000, 16, 112, 112, 6, 8, 23, 0, 0, 0, \
  226. V4L2_DV_BT_STD_DMT, 0) \
  227. }
  228. #define V4L2_DV_BT_DMT_1024X768I43 { \
  229. .type = V4L2_DV_BT_656_1120, \
  230. V4L2_INIT_BT_TIMINGS(1024, 768, 1, \
  231. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  232. 44900000, 8, 176, 56, 0, 4, 20, 0, 4, 21, \
  233. V4L2_DV_BT_STD_DMT, 0) \
  234. }
  235. /* XGA resolutions */
  236. #define V4L2_DV_BT_DMT_1024X768P60 { \
  237. .type = V4L2_DV_BT_656_1120, \
  238. V4L2_INIT_BT_TIMINGS(1024, 768, 0, 0, \
  239. 65000000, 24, 136, 160, 3, 6, 29, 0, 0, 0, \
  240. V4L2_DV_BT_STD_DMT, 0) \
  241. }
  242. #define V4L2_DV_BT_DMT_1024X768P70 { \
  243. .type = V4L2_DV_BT_656_1120, \
  244. V4L2_INIT_BT_TIMINGS(1024, 768, 0, 0, \
  245. 75000000, 24, 136, 144, 3, 6, 29, 0, 0, 0, \
  246. V4L2_DV_BT_STD_DMT, 0) \
  247. }
  248. #define V4L2_DV_BT_DMT_1024X768P75 { \
  249. .type = V4L2_DV_BT_656_1120, \
  250. V4L2_INIT_BT_TIMINGS(1024, 768, 0, \
  251. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  252. 78750000, 16, 96, 176, 1, 3, 28, 0, 0, 0, \
  253. V4L2_DV_BT_STD_DMT, 0) \
  254. }
  255. #define V4L2_DV_BT_DMT_1024X768P85 { \
  256. .type = V4L2_DV_BT_656_1120, \
  257. V4L2_INIT_BT_TIMINGS(1024, 768, 0, \
  258. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  259. 94500000, 48, 96, 208, 1, 3, 36, 0, 0, 0, \
  260. V4L2_DV_BT_STD_DMT, 0) \
  261. }
  262. #define V4L2_DV_BT_DMT_1024X768P120_RB { \
  263. .type = V4L2_DV_BT_656_1120, \
  264. V4L2_INIT_BT_TIMINGS(1024, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  265. 115500000, 48, 32, 80, 3, 4, 38, 0, 0, 0, \
  266. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  267. V4L2_DV_FL_REDUCED_BLANKING) \
  268. }
  269. /* XGA+ resolution */
  270. #define V4L2_DV_BT_DMT_1152X864P75 { \
  271. .type = V4L2_DV_BT_656_1120, \
  272. V4L2_INIT_BT_TIMINGS(1152, 864, 0, \
  273. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  274. 108000000, 64, 128, 256, 1, 3, 32, 0, 0, 0, \
  275. V4L2_DV_BT_STD_DMT, 0) \
  276. }
  277. #define V4L2_DV_BT_DMT_1280X720P60 V4L2_DV_BT_CEA_1280X720P60
  278. /* WXGA resolutions */
  279. #define V4L2_DV_BT_DMT_1280X768P60_RB { \
  280. .type = V4L2_DV_BT_656_1120, \
  281. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  282. 68250000, 48, 32, 80, 3, 7, 12, 0, 0, 0, \
  283. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  284. V4L2_DV_FL_REDUCED_BLANKING) \
  285. }
  286. #define V4L2_DV_BT_DMT_1280X768P60 { \
  287. .type = V4L2_DV_BT_656_1120, \
  288. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_VSYNC_POS_POL, \
  289. 79500000, 64, 128, 192, 3, 7, 20, 0, 0, 0, \
  290. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  291. }
  292. #define V4L2_DV_BT_DMT_1280X768P75 { \
  293. .type = V4L2_DV_BT_656_1120, \
  294. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_VSYNC_POS_POL, \
  295. 102250000, 80, 128, 208, 3, 7, 27, 0, 0, 0, \
  296. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  297. }
  298. #define V4L2_DV_BT_DMT_1280X768P85 { \
  299. .type = V4L2_DV_BT_656_1120, \
  300. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_VSYNC_POS_POL, \
  301. 117500000, 80, 136, 216, 3, 7, 31, 0, 0, 0, \
  302. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  303. }
  304. #define V4L2_DV_BT_DMT_1280X768P120_RB { \
  305. .type = V4L2_DV_BT_656_1120, \
  306. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  307. 140250000, 48, 32, 80, 3, 7, 35, 0, 0, 0, \
  308. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  309. V4L2_DV_FL_REDUCED_BLANKING) \
  310. }
  311. #define V4L2_DV_BT_DMT_1280X800P60_RB { \
  312. .type = V4L2_DV_BT_656_1120, \
  313. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_HSYNC_POS_POL, \
  314. 71000000, 48, 32, 80, 3, 6, 14, 0, 0, 0, \
  315. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  316. V4L2_DV_FL_REDUCED_BLANKING) \
  317. }
  318. #define V4L2_DV_BT_DMT_1280X800P60 { \
  319. .type = V4L2_DV_BT_656_1120, \
  320. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_VSYNC_POS_POL, \
  321. 83500000, 72, 128, 200, 3, 6, 22, 0, 0, 0, \
  322. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  323. }
  324. #define V4L2_DV_BT_DMT_1280X800P75 { \
  325. .type = V4L2_DV_BT_656_1120, \
  326. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_VSYNC_POS_POL, \
  327. 106500000, 80, 128, 208, 3, 6, 29, 0, 0, 0, \
  328. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  329. }
  330. #define V4L2_DV_BT_DMT_1280X800P85 { \
  331. .type = V4L2_DV_BT_656_1120, \
  332. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_VSYNC_POS_POL, \
  333. 122500000, 80, 136, 216, 3, 6, 34, 0, 0, 0, \
  334. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  335. }
  336. #define V4L2_DV_BT_DMT_1280X800P120_RB { \
  337. .type = V4L2_DV_BT_656_1120, \
  338. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_HSYNC_POS_POL, \
  339. 146250000, 48, 32, 80, 3, 6, 38, 0, 0, 0, \
  340. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  341. V4L2_DV_FL_REDUCED_BLANKING) \
  342. }
  343. #define V4L2_DV_BT_DMT_1280X960P60 { \
  344. .type = V4L2_DV_BT_656_1120, \
  345. V4L2_INIT_BT_TIMINGS(1280, 960, 0, \
  346. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  347. 108000000, 96, 112, 312, 1, 3, 36, 0, 0, 0, \
  348. V4L2_DV_BT_STD_DMT, 0) \
  349. }
  350. #define V4L2_DV_BT_DMT_1280X960P85 { \
  351. .type = V4L2_DV_BT_656_1120, \
  352. V4L2_INIT_BT_TIMINGS(1280, 960, 0, \
  353. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  354. 148500000, 64, 160, 224, 1, 3, 47, 0, 0, 0, \
  355. V4L2_DV_BT_STD_DMT, 0) \
  356. }
  357. #define V4L2_DV_BT_DMT_1280X960P120_RB { \
  358. .type = V4L2_DV_BT_656_1120, \
  359. V4L2_INIT_BT_TIMINGS(1280, 960, 0, V4L2_DV_HSYNC_POS_POL, \
  360. 175500000, 48, 32, 80, 3, 4, 50, 0, 0, 0, \
  361. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  362. V4L2_DV_FL_REDUCED_BLANKING) \
  363. }
  364. /* SXGA resolutions */
  365. #define V4L2_DV_BT_DMT_1280X1024P60 { \
  366. .type = V4L2_DV_BT_656_1120, \
  367. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, \
  368. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  369. 108000000, 48, 112, 248, 1, 3, 38, 0, 0, 0, \
  370. V4L2_DV_BT_STD_DMT, 0) \
  371. }
  372. #define V4L2_DV_BT_DMT_1280X1024P75 { \
  373. .type = V4L2_DV_BT_656_1120, \
  374. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, \
  375. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  376. 135000000, 16, 144, 248, 1, 3, 38, 0, 0, 0, \
  377. V4L2_DV_BT_STD_DMT, 0) \
  378. }
  379. #define V4L2_DV_BT_DMT_1280X1024P85 { \
  380. .type = V4L2_DV_BT_656_1120, \
  381. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, \
  382. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  383. 157500000, 64, 160, 224, 1, 3, 44, 0, 0, 0, \
  384. V4L2_DV_BT_STD_DMT, 0) \
  385. }
  386. #define V4L2_DV_BT_DMT_1280X1024P120_RB { \
  387. .type = V4L2_DV_BT_656_1120, \
  388. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, V4L2_DV_HSYNC_POS_POL, \
  389. 187250000, 48, 32, 80, 3, 7, 50, 0, 0, 0, \
  390. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  391. V4L2_DV_FL_REDUCED_BLANKING) \
  392. }
  393. #define V4L2_DV_BT_DMT_1360X768P60 { \
  394. .type = V4L2_DV_BT_656_1120, \
  395. V4L2_INIT_BT_TIMINGS(1360, 768, 0, \
  396. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  397. 85500000, 64, 112, 256, 3, 6, 18, 0, 0, 0, \
  398. V4L2_DV_BT_STD_DMT, 0) \
  399. }
  400. #define V4L2_DV_BT_DMT_1360X768P120_RB { \
  401. .type = V4L2_DV_BT_656_1120, \
  402. V4L2_INIT_BT_TIMINGS(1360, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  403. 148250000, 48, 32, 80, 3, 5, 37, 0, 0, 0, \
  404. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  405. V4L2_DV_FL_REDUCED_BLANKING) \
  406. }
  407. #define V4L2_DV_BT_DMT_1366X768P60 { \
  408. .type = V4L2_DV_BT_656_1120, \
  409. V4L2_INIT_BT_TIMINGS(1366, 768, 0, \
  410. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  411. 85500000, 70, 143, 213, 3, 3, 24, 0, 0, 0, \
  412. V4L2_DV_BT_STD_DMT, 0) \
  413. }
  414. #define V4L2_DV_BT_DMT_1366X768P60_RB { \
  415. .type = V4L2_DV_BT_656_1120, \
  416. V4L2_INIT_BT_TIMINGS(1366, 768, 0, \
  417. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  418. 72000000, 14, 56, 64, 1, 3, 28, 0, 0, 0, \
  419. V4L2_DV_BT_STD_DMT, V4L2_DV_FL_REDUCED_BLANKING) \
  420. }
  421. /* SXGA+ resolutions */
  422. #define V4L2_DV_BT_DMT_1400X1050P60_RB { \
  423. .type = V4L2_DV_BT_656_1120, \
  424. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  425. 101000000, 48, 32, 80, 3, 4, 23, 0, 0, 0, \
  426. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  427. V4L2_DV_FL_REDUCED_BLANKING) \
  428. }
  429. #define V4L2_DV_BT_DMT_1400X1050P60 { \
  430. .type = V4L2_DV_BT_656_1120, \
  431. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  432. 121750000, 88, 144, 232, 3, 4, 32, 0, 0, 0, \
  433. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  434. }
  435. #define V4L2_DV_BT_DMT_1400X1050P75 { \
  436. .type = V4L2_DV_BT_656_1120, \
  437. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  438. 156000000, 104, 144, 248, 3, 4, 42, 0, 0, 0, \
  439. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  440. }
  441. #define V4L2_DV_BT_DMT_1400X1050P85 { \
  442. .type = V4L2_DV_BT_656_1120, \
  443. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  444. 179500000, 104, 152, 256, 3, 4, 48, 0, 0, 0, \
  445. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  446. }
  447. #define V4L2_DV_BT_DMT_1400X1050P120_RB { \
  448. .type = V4L2_DV_BT_656_1120, \
  449. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  450. 208000000, 48, 32, 80, 3, 4, 55, 0, 0, 0, \
  451. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  452. V4L2_DV_FL_REDUCED_BLANKING) \
  453. }
  454. /* WXGA+ resolutions */
  455. #define V4L2_DV_BT_DMT_1440X900P60_RB { \
  456. .type = V4L2_DV_BT_656_1120, \
  457. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_HSYNC_POS_POL, \
  458. 88750000, 48, 32, 80, 3, 6, 17, 0, 0, 0, \
  459. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  460. V4L2_DV_FL_REDUCED_BLANKING) \
  461. }
  462. #define V4L2_DV_BT_DMT_1440X900P60 { \
  463. .type = V4L2_DV_BT_656_1120, \
  464. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_VSYNC_POS_POL, \
  465. 106500000, 80, 152, 232, 3, 6, 25, 0, 0, 0, \
  466. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  467. }
  468. #define V4L2_DV_BT_DMT_1440X900P75 { \
  469. .type = V4L2_DV_BT_656_1120, \
  470. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_VSYNC_POS_POL, \
  471. 136750000, 96, 152, 248, 3, 6, 33, 0, 0, 0, \
  472. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  473. }
  474. #define V4L2_DV_BT_DMT_1440X900P85 { \
  475. .type = V4L2_DV_BT_656_1120, \
  476. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_VSYNC_POS_POL, \
  477. 157000000, 104, 152, 256, 3, 6, 39, 0, 0, 0, \
  478. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  479. }
  480. #define V4L2_DV_BT_DMT_1440X900P120_RB { \
  481. .type = V4L2_DV_BT_656_1120, \
  482. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_HSYNC_POS_POL, \
  483. 182750000, 48, 32, 80, 3, 6, 44, 0, 0, 0, \
  484. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  485. V4L2_DV_FL_REDUCED_BLANKING) \
  486. }
  487. #define V4L2_DV_BT_DMT_1600X900P60_RB { \
  488. .type = V4L2_DV_BT_656_1120, \
  489. V4L2_INIT_BT_TIMINGS(1600, 900, 0, \
  490. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  491. 108000000, 24, 80, 96, 1, 3, 96, 0, 0, 0, \
  492. V4L2_DV_BT_STD_DMT, V4L2_DV_FL_REDUCED_BLANKING) \
  493. }
  494. /* UXGA resolutions */
  495. #define V4L2_DV_BT_DMT_1600X1200P60 { \
  496. .type = V4L2_DV_BT_656_1120, \
  497. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  498. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  499. 162000000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  500. V4L2_DV_BT_STD_DMT, 0) \
  501. }
  502. #define V4L2_DV_BT_DMT_1600X1200P65 { \
  503. .type = V4L2_DV_BT_656_1120, \
  504. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  505. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  506. 175500000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  507. V4L2_DV_BT_STD_DMT, 0) \
  508. }
  509. #define V4L2_DV_BT_DMT_1600X1200P70 { \
  510. .type = V4L2_DV_BT_656_1120, \
  511. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  512. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  513. 189000000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  514. V4L2_DV_BT_STD_DMT, 0) \
  515. }
  516. #define V4L2_DV_BT_DMT_1600X1200P75 { \
  517. .type = V4L2_DV_BT_656_1120, \
  518. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  519. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  520. 202500000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  521. V4L2_DV_BT_STD_DMT, 0) \
  522. }
  523. #define V4L2_DV_BT_DMT_1600X1200P85 { \
  524. .type = V4L2_DV_BT_656_1120, \
  525. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  526. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  527. 229500000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  528. V4L2_DV_BT_STD_DMT, 0) \
  529. }
  530. #define V4L2_DV_BT_DMT_1600X1200P120_RB { \
  531. .type = V4L2_DV_BT_656_1120, \
  532. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, V4L2_DV_HSYNC_POS_POL, \
  533. 268250000, 48, 32, 80, 3, 4, 64, 0, 0, 0, \
  534. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  535. V4L2_DV_FL_REDUCED_BLANKING) \
  536. }
  537. /* WSXGA+ resolutions */
  538. #define V4L2_DV_BT_DMT_1680X1050P60_RB { \
  539. .type = V4L2_DV_BT_656_1120, \
  540. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  541. 119000000, 48, 32, 80, 3, 6, 21, 0, 0, 0, \
  542. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  543. V4L2_DV_FL_REDUCED_BLANKING) \
  544. }
  545. #define V4L2_DV_BT_DMT_1680X1050P60 { \
  546. .type = V4L2_DV_BT_656_1120, \
  547. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  548. 146250000, 104, 176, 280, 3, 6, 30, 0, 0, 0, \
  549. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  550. }
  551. #define V4L2_DV_BT_DMT_1680X1050P75 { \
  552. .type = V4L2_DV_BT_656_1120, \
  553. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  554. 187000000, 120, 176, 296, 3, 6, 40, 0, 0, 0, \
  555. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  556. }
  557. #define V4L2_DV_BT_DMT_1680X1050P85 { \
  558. .type = V4L2_DV_BT_656_1120, \
  559. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  560. 214750000, 128, 176, 304, 3, 6, 46, 0, 0, 0, \
  561. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  562. }
  563. #define V4L2_DV_BT_DMT_1680X1050P120_RB { \
  564. .type = V4L2_DV_BT_656_1120, \
  565. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  566. 245500000, 48, 32, 80, 3, 6, 53, 0, 0, 0, \
  567. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  568. V4L2_DV_FL_REDUCED_BLANKING) \
  569. }
  570. #define V4L2_DV_BT_DMT_1792X1344P60 { \
  571. .type = V4L2_DV_BT_656_1120, \
  572. V4L2_INIT_BT_TIMINGS(1792, 1344, 0, V4L2_DV_VSYNC_POS_POL, \
  573. 204750000, 128, 200, 328, 1, 3, 46, 0, 0, 0, \
  574. V4L2_DV_BT_STD_DMT, 0) \
  575. }
  576. #define V4L2_DV_BT_DMT_1792X1344P75 { \
  577. .type = V4L2_DV_BT_656_1120, \
  578. V4L2_INIT_BT_TIMINGS(1792, 1344, 0, V4L2_DV_VSYNC_POS_POL, \
  579. 261000000, 96, 216, 352, 1, 3, 69, 0, 0, 0, \
  580. V4L2_DV_BT_STD_DMT, 0) \
  581. }
  582. #define V4L2_DV_BT_DMT_1792X1344P120_RB { \
  583. .type = V4L2_DV_BT_656_1120, \
  584. V4L2_INIT_BT_TIMINGS(1792, 1344, 0, V4L2_DV_HSYNC_POS_POL, \
  585. 333250000, 48, 32, 80, 3, 4, 72, 0, 0, 0, \
  586. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  587. V4L2_DV_FL_REDUCED_BLANKING) \
  588. }
  589. #define V4L2_DV_BT_DMT_1856X1392P60 { \
  590. .type = V4L2_DV_BT_656_1120, \
  591. V4L2_INIT_BT_TIMINGS(1856, 1392, 0, V4L2_DV_VSYNC_POS_POL, \
  592. 218250000, 96, 224, 352, 1, 3, 43, 0, 0, 0, \
  593. V4L2_DV_BT_STD_DMT, 0) \
  594. }
  595. #define V4L2_DV_BT_DMT_1856X1392P75 { \
  596. .type = V4L2_DV_BT_656_1120, \
  597. V4L2_INIT_BT_TIMINGS(1856, 1392, 0, V4L2_DV_VSYNC_POS_POL, \
  598. 288000000, 128, 224, 352, 1, 3, 104, 0, 0, 0, \
  599. V4L2_DV_BT_STD_DMT, 0) \
  600. }
  601. #define V4L2_DV_BT_DMT_1856X1392P120_RB { \
  602. .type = V4L2_DV_BT_656_1120, \
  603. V4L2_INIT_BT_TIMINGS(1856, 1392, 0, V4L2_DV_HSYNC_POS_POL, \
  604. 356500000, 48, 32, 80, 3, 4, 75, 0, 0, 0, \
  605. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  606. V4L2_DV_FL_REDUCED_BLANKING) \
  607. }
  608. #define V4L2_DV_BT_DMT_1920X1080P60 V4L2_DV_BT_CEA_1920X1080P60
  609. /* WUXGA resolutions */
  610. #define V4L2_DV_BT_DMT_1920X1200P60_RB { \
  611. .type = V4L2_DV_BT_656_1120, \
  612. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_HSYNC_POS_POL, \
  613. 154000000, 48, 32, 80, 3, 6, 26, 0, 0, 0, \
  614. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  615. V4L2_DV_FL_REDUCED_BLANKING) \
  616. }
  617. #define V4L2_DV_BT_DMT_1920X1200P60 { \
  618. .type = V4L2_DV_BT_656_1120, \
  619. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_VSYNC_POS_POL, \
  620. 193250000, 136, 200, 336, 3, 6, 36, 0, 0, 0, \
  621. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  622. }
  623. #define V4L2_DV_BT_DMT_1920X1200P75 { \
  624. .type = V4L2_DV_BT_656_1120, \
  625. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_VSYNC_POS_POL, \
  626. 245250000, 136, 208, 344, 3, 6, 46, 0, 0, 0, \
  627. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  628. }
  629. #define V4L2_DV_BT_DMT_1920X1200P85 { \
  630. .type = V4L2_DV_BT_656_1120, \
  631. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_VSYNC_POS_POL, \
  632. 281250000, 144, 208, 352, 3, 6, 53, 0, 0, 0, \
  633. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  634. }
  635. #define V4L2_DV_BT_DMT_1920X1200P120_RB { \
  636. .type = V4L2_DV_BT_656_1120, \
  637. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_HSYNC_POS_POL, \
  638. 317000000, 48, 32, 80, 3, 6, 62, 0, 0, 0, \
  639. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  640. V4L2_DV_FL_REDUCED_BLANKING) \
  641. }
  642. #define V4L2_DV_BT_DMT_1920X1440P60 { \
  643. .type = V4L2_DV_BT_656_1120, \
  644. V4L2_INIT_BT_TIMINGS(1920, 1440, 0, V4L2_DV_VSYNC_POS_POL, \
  645. 234000000, 128, 208, 344, 1, 3, 56, 0, 0, 0, \
  646. V4L2_DV_BT_STD_DMT, 0) \
  647. }
  648. #define V4L2_DV_BT_DMT_1920X1440P75 { \
  649. .type = V4L2_DV_BT_656_1120, \
  650. V4L2_INIT_BT_TIMINGS(1920, 1440, 0, V4L2_DV_VSYNC_POS_POL, \
  651. 297000000, 144, 224, 352, 1, 3, 56, 0, 0, 0, \
  652. V4L2_DV_BT_STD_DMT, 0) \
  653. }
  654. #define V4L2_DV_BT_DMT_1920X1440P120_RB { \
  655. .type = V4L2_DV_BT_656_1120, \
  656. V4L2_INIT_BT_TIMINGS(1920, 1440, 0, V4L2_DV_HSYNC_POS_POL, \
  657. 380500000, 48, 32, 80, 3, 4, 78, 0, 0, 0, \
  658. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  659. V4L2_DV_FL_REDUCED_BLANKING) \
  660. }
  661. #define V4L2_DV_BT_DMT_2048X1152P60_RB { \
  662. .type = V4L2_DV_BT_656_1120, \
  663. V4L2_INIT_BT_TIMINGS(2048, 1152, 0, \
  664. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  665. 162000000, 26, 80, 96, 1, 3, 44, 0, 0, 0, \
  666. V4L2_DV_BT_STD_DMT, V4L2_DV_FL_REDUCED_BLANKING) \
  667. }
  668. /* WQXGA resolutions */
  669. #define V4L2_DV_BT_DMT_2560X1600P60_RB { \
  670. .type = V4L2_DV_BT_656_1120, \
  671. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_HSYNC_POS_POL, \
  672. 268500000, 48, 32, 80, 3, 6, 37, 0, 0, 0, \
  673. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  674. V4L2_DV_FL_REDUCED_BLANKING) \
  675. }
  676. #define V4L2_DV_BT_DMT_2560X1600P60 { \
  677. .type = V4L2_DV_BT_656_1120, \
  678. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_VSYNC_POS_POL, \
  679. 348500000, 192, 280, 472, 3, 6, 49, 0, 0, 0, \
  680. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  681. }
  682. #define V4L2_DV_BT_DMT_2560X1600P75 { \
  683. .type = V4L2_DV_BT_656_1120, \
  684. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_VSYNC_POS_POL, \
  685. 443250000, 208, 280, 488, 3, 6, 63, 0, 0, 0, \
  686. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  687. }
  688. #define V4L2_DV_BT_DMT_2560X1600P85 { \
  689. .type = V4L2_DV_BT_656_1120, \
  690. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_VSYNC_POS_POL, \
  691. 505250000, 208, 280, 488, 3, 6, 73, 0, 0, 0, \
  692. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  693. }
  694. #define V4L2_DV_BT_DMT_2560X1600P120_RB { \
  695. .type = V4L2_DV_BT_656_1120, \
  696. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_HSYNC_POS_POL, \
  697. 552750000, 48, 32, 80, 3, 6, 85, 0, 0, 0, \
  698. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  699. V4L2_DV_FL_REDUCED_BLANKING) \
  700. }
  701. #define V4L2_DV_BT_DMT_1366X768P60 { \
  702. .type = V4L2_DV_BT_656_1120, \
  703. V4L2_INIT_BT_TIMINGS(1366, 768, 0, \
  704. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  705. 85500000, 70, 143, 213, 3, 3, 24, 0, 0, 0, \
  706. V4L2_DV_BT_STD_DMT, 0) \
  707. }
  708. #endif