r600.c 105 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. /* get temperature in millidegrees */
  91. u32 rv6xx_get_temp(struct radeon_device *rdev)
  92. {
  93. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  94. ASIC_T_SHIFT;
  95. return temp * 1000;
  96. }
  97. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  98. {
  99. int i;
  100. rdev->pm.dynpm_can_upclock = true;
  101. rdev->pm.dynpm_can_downclock = true;
  102. /* power state array is low to high, default is first */
  103. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  104. int min_power_state_index = 0;
  105. if (rdev->pm.num_power_states > 2)
  106. min_power_state_index = 1;
  107. switch (rdev->pm.dynpm_planned_action) {
  108. case DYNPM_ACTION_MINIMUM:
  109. rdev->pm.requested_power_state_index = min_power_state_index;
  110. rdev->pm.requested_clock_mode_index = 0;
  111. rdev->pm.dynpm_can_downclock = false;
  112. break;
  113. case DYNPM_ACTION_DOWNCLOCK:
  114. if (rdev->pm.current_power_state_index == min_power_state_index) {
  115. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  116. rdev->pm.dynpm_can_downclock = false;
  117. } else {
  118. if (rdev->pm.active_crtc_count > 1) {
  119. for (i = 0; i < rdev->pm.num_power_states; i++) {
  120. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  121. continue;
  122. else if (i >= rdev->pm.current_power_state_index) {
  123. rdev->pm.requested_power_state_index =
  124. rdev->pm.current_power_state_index;
  125. break;
  126. } else {
  127. rdev->pm.requested_power_state_index = i;
  128. break;
  129. }
  130. }
  131. } else {
  132. if (rdev->pm.current_power_state_index == 0)
  133. rdev->pm.requested_power_state_index =
  134. rdev->pm.num_power_states - 1;
  135. else
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.current_power_state_index - 1;
  138. }
  139. }
  140. rdev->pm.requested_clock_mode_index = 0;
  141. /* don't use the power state if crtcs are active and no display flag is set */
  142. if ((rdev->pm.active_crtc_count > 0) &&
  143. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  144. clock_info[rdev->pm.requested_clock_mode_index].flags &
  145. RADEON_PM_MODE_NO_DISPLAY)) {
  146. rdev->pm.requested_power_state_index++;
  147. }
  148. break;
  149. case DYNPM_ACTION_UPCLOCK:
  150. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  151. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  152. rdev->pm.dynpm_can_upclock = false;
  153. } else {
  154. if (rdev->pm.active_crtc_count > 1) {
  155. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  156. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  157. continue;
  158. else if (i <= rdev->pm.current_power_state_index) {
  159. rdev->pm.requested_power_state_index =
  160. rdev->pm.current_power_state_index;
  161. break;
  162. } else {
  163. rdev->pm.requested_power_state_index = i;
  164. break;
  165. }
  166. }
  167. } else
  168. rdev->pm.requested_power_state_index =
  169. rdev->pm.current_power_state_index + 1;
  170. }
  171. rdev->pm.requested_clock_mode_index = 0;
  172. break;
  173. case DYNPM_ACTION_DEFAULT:
  174. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  175. rdev->pm.requested_clock_mode_index = 0;
  176. rdev->pm.dynpm_can_upclock = false;
  177. break;
  178. case DYNPM_ACTION_NONE:
  179. default:
  180. DRM_ERROR("Requested mode for not defined action\n");
  181. return;
  182. }
  183. } else {
  184. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  185. /* for now just select the first power state and switch between clock modes */
  186. /* power state array is low to high, default is first (0) */
  187. if (rdev->pm.active_crtc_count > 1) {
  188. rdev->pm.requested_power_state_index = -1;
  189. /* start at 1 as we don't want the default mode */
  190. for (i = 1; i < rdev->pm.num_power_states; i++) {
  191. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  192. continue;
  193. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  194. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  195. rdev->pm.requested_power_state_index = i;
  196. break;
  197. }
  198. }
  199. /* if nothing selected, grab the default state. */
  200. if (rdev->pm.requested_power_state_index == -1)
  201. rdev->pm.requested_power_state_index = 0;
  202. } else
  203. rdev->pm.requested_power_state_index = 1;
  204. switch (rdev->pm.dynpm_planned_action) {
  205. case DYNPM_ACTION_MINIMUM:
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. break;
  209. case DYNPM_ACTION_DOWNCLOCK:
  210. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  211. if (rdev->pm.current_clock_mode_index == 0) {
  212. rdev->pm.requested_clock_mode_index = 0;
  213. rdev->pm.dynpm_can_downclock = false;
  214. } else
  215. rdev->pm.requested_clock_mode_index =
  216. rdev->pm.current_clock_mode_index - 1;
  217. } else {
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. }
  221. /* don't use the power state if crtcs are active and no display flag is set */
  222. if ((rdev->pm.active_crtc_count > 0) &&
  223. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  224. clock_info[rdev->pm.requested_clock_mode_index].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_clock_mode_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  231. if (rdev->pm.current_clock_mode_index ==
  232. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  233. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  234. rdev->pm.dynpm_can_upclock = false;
  235. } else
  236. rdev->pm.requested_clock_mode_index =
  237. rdev->pm.current_clock_mode_index + 1;
  238. } else {
  239. rdev->pm.requested_clock_mode_index =
  240. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  241. rdev->pm.dynpm_can_upclock = false;
  242. }
  243. break;
  244. case DYNPM_ACTION_DEFAULT:
  245. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  246. rdev->pm.requested_clock_mode_index = 0;
  247. rdev->pm.dynpm_can_upclock = false;
  248. break;
  249. case DYNPM_ACTION_NONE:
  250. default:
  251. DRM_ERROR("Requested mode for not defined action\n");
  252. return;
  253. }
  254. }
  255. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  256. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  257. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  258. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  259. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. pcie_lanes);
  262. }
  263. static int r600_pm_get_type_index(struct radeon_device *rdev,
  264. enum radeon_pm_state_type ps_type,
  265. int instance)
  266. {
  267. int i;
  268. int found_instance = -1;
  269. for (i = 0; i < rdev->pm.num_power_states; i++) {
  270. if (rdev->pm.power_state[i].type == ps_type) {
  271. found_instance++;
  272. if (found_instance == instance)
  273. return i;
  274. }
  275. }
  276. /* return default if no match */
  277. return rdev->pm.default_power_state_index;
  278. }
  279. void rs780_pm_init_profile(struct radeon_device *rdev)
  280. {
  281. if (rdev->pm.num_power_states == 2) {
  282. /* default */
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  287. /* low sh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  292. /* mid sh */
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  297. /* high sh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  302. /* low mh */
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  307. /* mid mh */
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  312. /* high mh */
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  317. } else if (rdev->pm.num_power_states == 3) {
  318. /* default */
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  321. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  323. /* low sh */
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  326. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  328. /* mid sh */
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  331. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  333. /* high sh */
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  338. /* low mh */
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  341. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  343. /* mid mh */
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  348. /* high mh */
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  353. } else {
  354. /* default */
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  357. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  359. /* low sh */
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  362. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  364. /* mid sh */
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  367. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  369. /* high sh */
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  372. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  374. /* low mh */
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  379. /* mid mh */
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  384. /* high mh */
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  389. }
  390. }
  391. void r600_pm_init_profile(struct radeon_device *rdev)
  392. {
  393. if (rdev->family == CHIP_R600) {
  394. /* XXX */
  395. /* default */
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  399. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  400. /* low sh */
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  405. /* mid sh */
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  409. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  410. /* high sh */
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  414. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  415. /* low mh */
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  419. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  420. /* mid mh */
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  425. /* high mh */
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  430. } else {
  431. if (rdev->pm.num_power_states < 4) {
  432. /* default */
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  437. /* low sh */
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  442. /* mid sh */
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  447. /* high sh */
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  452. /* low mh */
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  457. /* low mh */
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  462. /* high mh */
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  467. } else {
  468. /* default */
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  472. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  473. /* low sh */
  474. if (rdev->flags & RADEON_IS_MOBILITY) {
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  476. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  478. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. } else {
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  483. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  488. }
  489. /* mid sh */
  490. if (rdev->flags & RADEON_IS_MOBILITY) {
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  494. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  497. } else {
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  499. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  501. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  504. }
  505. /* high sh */
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  509. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  512. /* low mh */
  513. if (rdev->flags & RADEON_IS_MOBILITY) {
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. } else {
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  525. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  527. }
  528. /* mid mh */
  529. if (rdev->flags & RADEON_IS_MOBILITY) {
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  532. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  533. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  536. } else {
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  538. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  540. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  543. }
  544. /* high mh */
  545. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  547. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  548. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  551. }
  552. }
  553. }
  554. void r600_pm_misc(struct radeon_device *rdev)
  555. {
  556. int req_ps_idx = rdev->pm.requested_power_state_index;
  557. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  558. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  559. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  560. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  561. if (voltage->voltage != rdev->pm.current_vddc) {
  562. radeon_atom_set_voltage(rdev, voltage->voltage);
  563. rdev->pm.current_vddc = voltage->voltage;
  564. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  565. }
  566. }
  567. }
  568. bool r600_gui_idle(struct radeon_device *rdev)
  569. {
  570. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  571. return false;
  572. else
  573. return true;
  574. }
  575. /* hpd for digital panel detect/disconnect */
  576. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  577. {
  578. bool connected = false;
  579. if (ASIC_IS_DCE3(rdev)) {
  580. switch (hpd) {
  581. case RADEON_HPD_1:
  582. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. case RADEON_HPD_2:
  586. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  587. connected = true;
  588. break;
  589. case RADEON_HPD_3:
  590. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_4:
  594. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. /* DCE 3.2 */
  598. case RADEON_HPD_5:
  599. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  600. connected = true;
  601. break;
  602. case RADEON_HPD_6:
  603. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  604. connected = true;
  605. break;
  606. default:
  607. break;
  608. }
  609. } else {
  610. switch (hpd) {
  611. case RADEON_HPD_1:
  612. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  613. connected = true;
  614. break;
  615. case RADEON_HPD_2:
  616. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_3:
  620. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. default:
  624. break;
  625. }
  626. }
  627. return connected;
  628. }
  629. void r600_hpd_set_polarity(struct radeon_device *rdev,
  630. enum radeon_hpd_id hpd)
  631. {
  632. u32 tmp;
  633. bool connected = r600_hpd_sense(rdev, hpd);
  634. if (ASIC_IS_DCE3(rdev)) {
  635. switch (hpd) {
  636. case RADEON_HPD_1:
  637. tmp = RREG32(DC_HPD1_INT_CONTROL);
  638. if (connected)
  639. tmp &= ~DC_HPDx_INT_POLARITY;
  640. else
  641. tmp |= DC_HPDx_INT_POLARITY;
  642. WREG32(DC_HPD1_INT_CONTROL, tmp);
  643. break;
  644. case RADEON_HPD_2:
  645. tmp = RREG32(DC_HPD2_INT_CONTROL);
  646. if (connected)
  647. tmp &= ~DC_HPDx_INT_POLARITY;
  648. else
  649. tmp |= DC_HPDx_INT_POLARITY;
  650. WREG32(DC_HPD2_INT_CONTROL, tmp);
  651. break;
  652. case RADEON_HPD_3:
  653. tmp = RREG32(DC_HPD3_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD3_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_4:
  661. tmp = RREG32(DC_HPD4_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD4_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_5:
  669. tmp = RREG32(DC_HPD5_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD5_INT_CONTROL, tmp);
  675. break;
  676. /* DCE 3.2 */
  677. case RADEON_HPD_6:
  678. tmp = RREG32(DC_HPD6_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HPDx_INT_POLARITY;
  681. else
  682. tmp |= DC_HPDx_INT_POLARITY;
  683. WREG32(DC_HPD6_INT_CONTROL, tmp);
  684. break;
  685. default:
  686. break;
  687. }
  688. } else {
  689. switch (hpd) {
  690. case RADEON_HPD_1:
  691. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  692. if (connected)
  693. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  694. else
  695. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  696. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  697. break;
  698. case RADEON_HPD_2:
  699. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  702. else
  703. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  704. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_3:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  713. break;
  714. default:
  715. break;
  716. }
  717. }
  718. }
  719. void r600_hpd_init(struct radeon_device *rdev)
  720. {
  721. struct drm_device *dev = rdev->ddev;
  722. struct drm_connector *connector;
  723. if (ASIC_IS_DCE3(rdev)) {
  724. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  725. if (ASIC_IS_DCE32(rdev))
  726. tmp |= DC_HPDx_EN;
  727. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  728. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  729. switch (radeon_connector->hpd.hpd) {
  730. case RADEON_HPD_1:
  731. WREG32(DC_HPD1_CONTROL, tmp);
  732. rdev->irq.hpd[0] = true;
  733. break;
  734. case RADEON_HPD_2:
  735. WREG32(DC_HPD2_CONTROL, tmp);
  736. rdev->irq.hpd[1] = true;
  737. break;
  738. case RADEON_HPD_3:
  739. WREG32(DC_HPD3_CONTROL, tmp);
  740. rdev->irq.hpd[2] = true;
  741. break;
  742. case RADEON_HPD_4:
  743. WREG32(DC_HPD4_CONTROL, tmp);
  744. rdev->irq.hpd[3] = true;
  745. break;
  746. /* DCE 3.2 */
  747. case RADEON_HPD_5:
  748. WREG32(DC_HPD5_CONTROL, tmp);
  749. rdev->irq.hpd[4] = true;
  750. break;
  751. case RADEON_HPD_6:
  752. WREG32(DC_HPD6_CONTROL, tmp);
  753. rdev->irq.hpd[5] = true;
  754. break;
  755. default:
  756. break;
  757. }
  758. }
  759. } else {
  760. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  761. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  762. switch (radeon_connector->hpd.hpd) {
  763. case RADEON_HPD_1:
  764. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  765. rdev->irq.hpd[0] = true;
  766. break;
  767. case RADEON_HPD_2:
  768. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  769. rdev->irq.hpd[1] = true;
  770. break;
  771. case RADEON_HPD_3:
  772. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[2] = true;
  774. break;
  775. default:
  776. break;
  777. }
  778. }
  779. }
  780. if (rdev->irq.installed)
  781. r600_irq_set(rdev);
  782. }
  783. void r600_hpd_fini(struct radeon_device *rdev)
  784. {
  785. struct drm_device *dev = rdev->ddev;
  786. struct drm_connector *connector;
  787. if (ASIC_IS_DCE3(rdev)) {
  788. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  789. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  790. switch (radeon_connector->hpd.hpd) {
  791. case RADEON_HPD_1:
  792. WREG32(DC_HPD1_CONTROL, 0);
  793. rdev->irq.hpd[0] = false;
  794. break;
  795. case RADEON_HPD_2:
  796. WREG32(DC_HPD2_CONTROL, 0);
  797. rdev->irq.hpd[1] = false;
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HPD3_CONTROL, 0);
  801. rdev->irq.hpd[2] = false;
  802. break;
  803. case RADEON_HPD_4:
  804. WREG32(DC_HPD4_CONTROL, 0);
  805. rdev->irq.hpd[3] = false;
  806. break;
  807. /* DCE 3.2 */
  808. case RADEON_HPD_5:
  809. WREG32(DC_HPD5_CONTROL, 0);
  810. rdev->irq.hpd[4] = false;
  811. break;
  812. case RADEON_HPD_6:
  813. WREG32(DC_HPD6_CONTROL, 0);
  814. rdev->irq.hpd[5] = false;
  815. break;
  816. default:
  817. break;
  818. }
  819. }
  820. } else {
  821. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  822. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  823. switch (radeon_connector->hpd.hpd) {
  824. case RADEON_HPD_1:
  825. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  826. rdev->irq.hpd[0] = false;
  827. break;
  828. case RADEON_HPD_2:
  829. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  830. rdev->irq.hpd[1] = false;
  831. break;
  832. case RADEON_HPD_3:
  833. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  834. rdev->irq.hpd[2] = false;
  835. break;
  836. default:
  837. break;
  838. }
  839. }
  840. }
  841. }
  842. /*
  843. * R600 PCIE GART
  844. */
  845. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  846. {
  847. unsigned i;
  848. u32 tmp;
  849. /* flush hdp cache so updates hit vram */
  850. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
  851. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  852. u32 tmp;
  853. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  854. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  855. */
  856. WREG32(HDP_DEBUG1, 0);
  857. tmp = readl((void __iomem *)ptr);
  858. } else
  859. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  860. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  861. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  862. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  863. for (i = 0; i < rdev->usec_timeout; i++) {
  864. /* read MC_STATUS */
  865. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  866. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  867. if (tmp == 2) {
  868. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  869. return;
  870. }
  871. if (tmp) {
  872. return;
  873. }
  874. udelay(1);
  875. }
  876. }
  877. int r600_pcie_gart_init(struct radeon_device *rdev)
  878. {
  879. int r;
  880. if (rdev->gart.table.vram.robj) {
  881. WARN(1, "R600 PCIE GART already initialized\n");
  882. return 0;
  883. }
  884. /* Initialize common gart structure */
  885. r = radeon_gart_init(rdev);
  886. if (r)
  887. return r;
  888. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  889. return radeon_gart_table_vram_alloc(rdev);
  890. }
  891. int r600_pcie_gart_enable(struct radeon_device *rdev)
  892. {
  893. u32 tmp;
  894. int r, i;
  895. if (rdev->gart.table.vram.robj == NULL) {
  896. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  897. return -EINVAL;
  898. }
  899. r = radeon_gart_table_vram_pin(rdev);
  900. if (r)
  901. return r;
  902. radeon_gart_restore(rdev);
  903. /* Setup L2 cache */
  904. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  905. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  906. EFFECTIVE_L2_QUEUE_SIZE(7));
  907. WREG32(VM_L2_CNTL2, 0);
  908. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  909. /* Setup TLB control */
  910. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  911. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  912. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  917. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  928. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  929. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  930. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  931. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  932. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  933. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  934. (u32)(rdev->dummy_page.addr >> 12));
  935. for (i = 1; i < 7; i++)
  936. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  937. r600_pcie_gart_tlb_flush(rdev);
  938. rdev->gart.ready = true;
  939. return 0;
  940. }
  941. void r600_pcie_gart_disable(struct radeon_device *rdev)
  942. {
  943. u32 tmp;
  944. int i, r;
  945. /* Disable all tables */
  946. for (i = 0; i < 7; i++)
  947. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  948. /* Disable L2 cache */
  949. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  950. EFFECTIVE_L2_QUEUE_SIZE(7));
  951. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  952. /* Setup L1 TLB control */
  953. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  954. ENABLE_WAIT_L2_QUERY;
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  969. if (rdev->gart.table.vram.robj) {
  970. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  971. if (likely(r == 0)) {
  972. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  973. radeon_bo_unpin(rdev->gart.table.vram.robj);
  974. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  975. }
  976. }
  977. }
  978. void r600_pcie_gart_fini(struct radeon_device *rdev)
  979. {
  980. radeon_gart_fini(rdev);
  981. r600_pcie_gart_disable(rdev);
  982. radeon_gart_table_vram_free(rdev);
  983. }
  984. void r600_agp_enable(struct radeon_device *rdev)
  985. {
  986. u32 tmp;
  987. int i;
  988. /* Setup L2 cache */
  989. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  990. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  991. EFFECTIVE_L2_QUEUE_SIZE(7));
  992. WREG32(VM_L2_CNTL2, 0);
  993. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  994. /* Setup TLB control */
  995. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  996. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  997. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  998. ENABLE_WAIT_L2_QUERY;
  999. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1000. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1001. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1002. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1003. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1004. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1005. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1006. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1012. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1013. for (i = 0; i < 7; i++)
  1014. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1015. }
  1016. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1017. {
  1018. unsigned i;
  1019. u32 tmp;
  1020. for (i = 0; i < rdev->usec_timeout; i++) {
  1021. /* read MC_STATUS */
  1022. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1023. if (!tmp)
  1024. return 0;
  1025. udelay(1);
  1026. }
  1027. return -1;
  1028. }
  1029. static void r600_mc_program(struct radeon_device *rdev)
  1030. {
  1031. struct rv515_mc_save save;
  1032. u32 tmp;
  1033. int i, j;
  1034. /* Initialize HDP */
  1035. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1036. WREG32((0x2c14 + j), 0x00000000);
  1037. WREG32((0x2c18 + j), 0x00000000);
  1038. WREG32((0x2c1c + j), 0x00000000);
  1039. WREG32((0x2c20 + j), 0x00000000);
  1040. WREG32((0x2c24 + j), 0x00000000);
  1041. }
  1042. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1043. rv515_mc_stop(rdev, &save);
  1044. if (r600_mc_wait_for_idle(rdev)) {
  1045. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1046. }
  1047. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1048. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1049. /* Update configuration */
  1050. if (rdev->flags & RADEON_IS_AGP) {
  1051. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1052. /* VRAM before AGP */
  1053. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1054. rdev->mc.vram_start >> 12);
  1055. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1056. rdev->mc.gtt_end >> 12);
  1057. } else {
  1058. /* VRAM after AGP */
  1059. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1060. rdev->mc.gtt_start >> 12);
  1061. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1062. rdev->mc.vram_end >> 12);
  1063. }
  1064. } else {
  1065. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1067. }
  1068. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1069. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1070. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1071. WREG32(MC_VM_FB_LOCATION, tmp);
  1072. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1073. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1074. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1075. if (rdev->flags & RADEON_IS_AGP) {
  1076. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1077. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1078. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1079. } else {
  1080. WREG32(MC_VM_AGP_BASE, 0);
  1081. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1082. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1083. }
  1084. if (r600_mc_wait_for_idle(rdev)) {
  1085. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1086. }
  1087. rv515_mc_resume(rdev, &save);
  1088. /* we need to own VRAM, so turn off the VGA renderer here
  1089. * to stop it overwriting our objects */
  1090. rv515_vga_render_disable(rdev);
  1091. }
  1092. /**
  1093. * r600_vram_gtt_location - try to find VRAM & GTT location
  1094. * @rdev: radeon device structure holding all necessary informations
  1095. * @mc: memory controller structure holding memory informations
  1096. *
  1097. * Function will place try to place VRAM at same place as in CPU (PCI)
  1098. * address space as some GPU seems to have issue when we reprogram at
  1099. * different address space.
  1100. *
  1101. * If there is not enough space to fit the unvisible VRAM after the
  1102. * aperture then we limit the VRAM size to the aperture.
  1103. *
  1104. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1105. * them to be in one from GPU point of view so that we can program GPU to
  1106. * catch access outside them (weird GPU policy see ??).
  1107. *
  1108. * This function will never fails, worst case are limiting VRAM or GTT.
  1109. *
  1110. * Note: GTT start, end, size should be initialized before calling this
  1111. * function on AGP platform.
  1112. */
  1113. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1114. {
  1115. u64 size_bf, size_af;
  1116. if (mc->mc_vram_size > 0xE0000000) {
  1117. /* leave room for at least 512M GTT */
  1118. dev_warn(rdev->dev, "limiting VRAM\n");
  1119. mc->real_vram_size = 0xE0000000;
  1120. mc->mc_vram_size = 0xE0000000;
  1121. }
  1122. if (rdev->flags & RADEON_IS_AGP) {
  1123. size_bf = mc->gtt_start;
  1124. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1125. if (size_bf > size_af) {
  1126. if (mc->mc_vram_size > size_bf) {
  1127. dev_warn(rdev->dev, "limiting VRAM\n");
  1128. mc->real_vram_size = size_bf;
  1129. mc->mc_vram_size = size_bf;
  1130. }
  1131. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1132. } else {
  1133. if (mc->mc_vram_size > size_af) {
  1134. dev_warn(rdev->dev, "limiting VRAM\n");
  1135. mc->real_vram_size = size_af;
  1136. mc->mc_vram_size = size_af;
  1137. }
  1138. mc->vram_start = mc->gtt_end;
  1139. }
  1140. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1141. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1142. mc->mc_vram_size >> 20, mc->vram_start,
  1143. mc->vram_end, mc->real_vram_size >> 20);
  1144. } else {
  1145. u64 base = 0;
  1146. if (rdev->flags & RADEON_IS_IGP)
  1147. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1148. radeon_vram_location(rdev, &rdev->mc, base);
  1149. rdev->mc.gtt_base_align = 0;
  1150. radeon_gtt_location(rdev, mc);
  1151. }
  1152. }
  1153. int r600_mc_init(struct radeon_device *rdev)
  1154. {
  1155. u32 tmp;
  1156. int chansize, numchan;
  1157. /* Get VRAM informations */
  1158. rdev->mc.vram_is_ddr = true;
  1159. tmp = RREG32(RAMCFG);
  1160. if (tmp & CHANSIZE_OVERRIDE) {
  1161. chansize = 16;
  1162. } else if (tmp & CHANSIZE_MASK) {
  1163. chansize = 64;
  1164. } else {
  1165. chansize = 32;
  1166. }
  1167. tmp = RREG32(CHMAP);
  1168. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1169. case 0:
  1170. default:
  1171. numchan = 1;
  1172. break;
  1173. case 1:
  1174. numchan = 2;
  1175. break;
  1176. case 2:
  1177. numchan = 4;
  1178. break;
  1179. case 3:
  1180. numchan = 8;
  1181. break;
  1182. }
  1183. rdev->mc.vram_width = numchan * chansize;
  1184. /* Could aper size report 0 ? */
  1185. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1186. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1187. /* Setup GPU memory space */
  1188. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1189. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1190. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1191. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1192. r600_vram_gtt_location(rdev, &rdev->mc);
  1193. if (rdev->flags & RADEON_IS_IGP) {
  1194. rs690_pm_info(rdev);
  1195. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1196. }
  1197. radeon_update_bandwidth_info(rdev);
  1198. return 0;
  1199. }
  1200. /* We doesn't check that the GPU really needs a reset we simply do the
  1201. * reset, it's up to the caller to determine if the GPU needs one. We
  1202. * might add an helper function to check that.
  1203. */
  1204. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1205. {
  1206. struct rv515_mc_save save;
  1207. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1208. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1209. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1210. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1211. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1212. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1213. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1214. S_008010_GUI_ACTIVE(1);
  1215. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1216. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1217. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1218. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1219. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1220. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1221. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1222. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1223. u32 tmp;
  1224. dev_info(rdev->dev, "GPU softreset \n");
  1225. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1226. RREG32(R_008010_GRBM_STATUS));
  1227. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1228. RREG32(R_008014_GRBM_STATUS2));
  1229. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1230. RREG32(R_000E50_SRBM_STATUS));
  1231. rv515_mc_stop(rdev, &save);
  1232. if (r600_mc_wait_for_idle(rdev)) {
  1233. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1234. }
  1235. /* Disable CP parsing/prefetching */
  1236. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1237. /* Check if any of the rendering block is busy and reset it */
  1238. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1239. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1240. tmp = S_008020_SOFT_RESET_CR(1) |
  1241. S_008020_SOFT_RESET_DB(1) |
  1242. S_008020_SOFT_RESET_CB(1) |
  1243. S_008020_SOFT_RESET_PA(1) |
  1244. S_008020_SOFT_RESET_SC(1) |
  1245. S_008020_SOFT_RESET_SMX(1) |
  1246. S_008020_SOFT_RESET_SPI(1) |
  1247. S_008020_SOFT_RESET_SX(1) |
  1248. S_008020_SOFT_RESET_SH(1) |
  1249. S_008020_SOFT_RESET_TC(1) |
  1250. S_008020_SOFT_RESET_TA(1) |
  1251. S_008020_SOFT_RESET_VC(1) |
  1252. S_008020_SOFT_RESET_VGT(1);
  1253. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1254. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1255. RREG32(R_008020_GRBM_SOFT_RESET);
  1256. mdelay(15);
  1257. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1258. }
  1259. /* Reset CP (we always reset CP) */
  1260. tmp = S_008020_SOFT_RESET_CP(1);
  1261. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1262. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1263. RREG32(R_008020_GRBM_SOFT_RESET);
  1264. mdelay(15);
  1265. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1266. /* Wait a little for things to settle down */
  1267. mdelay(1);
  1268. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1269. RREG32(R_008010_GRBM_STATUS));
  1270. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1271. RREG32(R_008014_GRBM_STATUS2));
  1272. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1273. RREG32(R_000E50_SRBM_STATUS));
  1274. rv515_mc_resume(rdev, &save);
  1275. return 0;
  1276. }
  1277. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1278. {
  1279. u32 srbm_status;
  1280. u32 grbm_status;
  1281. u32 grbm_status2;
  1282. int r;
  1283. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1284. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1285. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1286. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1287. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1288. return false;
  1289. }
  1290. /* force CP activities */
  1291. r = radeon_ring_lock(rdev, 2);
  1292. if (!r) {
  1293. /* PACKET2 NOP */
  1294. radeon_ring_write(rdev, 0x80000000);
  1295. radeon_ring_write(rdev, 0x80000000);
  1296. radeon_ring_unlock_commit(rdev);
  1297. }
  1298. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1299. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1300. }
  1301. int r600_asic_reset(struct radeon_device *rdev)
  1302. {
  1303. return r600_gpu_soft_reset(rdev);
  1304. }
  1305. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1306. u32 num_backends,
  1307. u32 backend_disable_mask)
  1308. {
  1309. u32 backend_map = 0;
  1310. u32 enabled_backends_mask;
  1311. u32 enabled_backends_count;
  1312. u32 cur_pipe;
  1313. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1314. u32 cur_backend;
  1315. u32 i;
  1316. if (num_tile_pipes > R6XX_MAX_PIPES)
  1317. num_tile_pipes = R6XX_MAX_PIPES;
  1318. if (num_tile_pipes < 1)
  1319. num_tile_pipes = 1;
  1320. if (num_backends > R6XX_MAX_BACKENDS)
  1321. num_backends = R6XX_MAX_BACKENDS;
  1322. if (num_backends < 1)
  1323. num_backends = 1;
  1324. enabled_backends_mask = 0;
  1325. enabled_backends_count = 0;
  1326. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1327. if (((backend_disable_mask >> i) & 1) == 0) {
  1328. enabled_backends_mask |= (1 << i);
  1329. ++enabled_backends_count;
  1330. }
  1331. if (enabled_backends_count == num_backends)
  1332. break;
  1333. }
  1334. if (enabled_backends_count == 0) {
  1335. enabled_backends_mask = 1;
  1336. enabled_backends_count = 1;
  1337. }
  1338. if (enabled_backends_count != num_backends)
  1339. num_backends = enabled_backends_count;
  1340. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1341. switch (num_tile_pipes) {
  1342. case 1:
  1343. swizzle_pipe[0] = 0;
  1344. break;
  1345. case 2:
  1346. swizzle_pipe[0] = 0;
  1347. swizzle_pipe[1] = 1;
  1348. break;
  1349. case 3:
  1350. swizzle_pipe[0] = 0;
  1351. swizzle_pipe[1] = 1;
  1352. swizzle_pipe[2] = 2;
  1353. break;
  1354. case 4:
  1355. swizzle_pipe[0] = 0;
  1356. swizzle_pipe[1] = 1;
  1357. swizzle_pipe[2] = 2;
  1358. swizzle_pipe[3] = 3;
  1359. break;
  1360. case 5:
  1361. swizzle_pipe[0] = 0;
  1362. swizzle_pipe[1] = 1;
  1363. swizzle_pipe[2] = 2;
  1364. swizzle_pipe[3] = 3;
  1365. swizzle_pipe[4] = 4;
  1366. break;
  1367. case 6:
  1368. swizzle_pipe[0] = 0;
  1369. swizzle_pipe[1] = 2;
  1370. swizzle_pipe[2] = 4;
  1371. swizzle_pipe[3] = 5;
  1372. swizzle_pipe[4] = 1;
  1373. swizzle_pipe[5] = 3;
  1374. break;
  1375. case 7:
  1376. swizzle_pipe[0] = 0;
  1377. swizzle_pipe[1] = 2;
  1378. swizzle_pipe[2] = 4;
  1379. swizzle_pipe[3] = 6;
  1380. swizzle_pipe[4] = 1;
  1381. swizzle_pipe[5] = 3;
  1382. swizzle_pipe[6] = 5;
  1383. break;
  1384. case 8:
  1385. swizzle_pipe[0] = 0;
  1386. swizzle_pipe[1] = 2;
  1387. swizzle_pipe[2] = 4;
  1388. swizzle_pipe[3] = 6;
  1389. swizzle_pipe[4] = 1;
  1390. swizzle_pipe[5] = 3;
  1391. swizzle_pipe[6] = 5;
  1392. swizzle_pipe[7] = 7;
  1393. break;
  1394. }
  1395. cur_backend = 0;
  1396. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1397. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1398. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1399. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1400. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1401. }
  1402. return backend_map;
  1403. }
  1404. int r600_count_pipe_bits(uint32_t val)
  1405. {
  1406. int i, ret = 0;
  1407. for (i = 0; i < 32; i++) {
  1408. ret += val & 1;
  1409. val >>= 1;
  1410. }
  1411. return ret;
  1412. }
  1413. void r600_gpu_init(struct radeon_device *rdev)
  1414. {
  1415. u32 tiling_config;
  1416. u32 ramcfg;
  1417. u32 backend_map;
  1418. u32 cc_rb_backend_disable;
  1419. u32 cc_gc_shader_pipe_config;
  1420. u32 tmp;
  1421. int i, j;
  1422. u32 sq_config;
  1423. u32 sq_gpr_resource_mgmt_1 = 0;
  1424. u32 sq_gpr_resource_mgmt_2 = 0;
  1425. u32 sq_thread_resource_mgmt = 0;
  1426. u32 sq_stack_resource_mgmt_1 = 0;
  1427. u32 sq_stack_resource_mgmt_2 = 0;
  1428. /* FIXME: implement */
  1429. switch (rdev->family) {
  1430. case CHIP_R600:
  1431. rdev->config.r600.max_pipes = 4;
  1432. rdev->config.r600.max_tile_pipes = 8;
  1433. rdev->config.r600.max_simds = 4;
  1434. rdev->config.r600.max_backends = 4;
  1435. rdev->config.r600.max_gprs = 256;
  1436. rdev->config.r600.max_threads = 192;
  1437. rdev->config.r600.max_stack_entries = 256;
  1438. rdev->config.r600.max_hw_contexts = 8;
  1439. rdev->config.r600.max_gs_threads = 16;
  1440. rdev->config.r600.sx_max_export_size = 128;
  1441. rdev->config.r600.sx_max_export_pos_size = 16;
  1442. rdev->config.r600.sx_max_export_smx_size = 128;
  1443. rdev->config.r600.sq_num_cf_insts = 2;
  1444. break;
  1445. case CHIP_RV630:
  1446. case CHIP_RV635:
  1447. rdev->config.r600.max_pipes = 2;
  1448. rdev->config.r600.max_tile_pipes = 2;
  1449. rdev->config.r600.max_simds = 3;
  1450. rdev->config.r600.max_backends = 1;
  1451. rdev->config.r600.max_gprs = 128;
  1452. rdev->config.r600.max_threads = 192;
  1453. rdev->config.r600.max_stack_entries = 128;
  1454. rdev->config.r600.max_hw_contexts = 8;
  1455. rdev->config.r600.max_gs_threads = 4;
  1456. rdev->config.r600.sx_max_export_size = 128;
  1457. rdev->config.r600.sx_max_export_pos_size = 16;
  1458. rdev->config.r600.sx_max_export_smx_size = 128;
  1459. rdev->config.r600.sq_num_cf_insts = 2;
  1460. break;
  1461. case CHIP_RV610:
  1462. case CHIP_RV620:
  1463. case CHIP_RS780:
  1464. case CHIP_RS880:
  1465. rdev->config.r600.max_pipes = 1;
  1466. rdev->config.r600.max_tile_pipes = 1;
  1467. rdev->config.r600.max_simds = 2;
  1468. rdev->config.r600.max_backends = 1;
  1469. rdev->config.r600.max_gprs = 128;
  1470. rdev->config.r600.max_threads = 192;
  1471. rdev->config.r600.max_stack_entries = 128;
  1472. rdev->config.r600.max_hw_contexts = 4;
  1473. rdev->config.r600.max_gs_threads = 4;
  1474. rdev->config.r600.sx_max_export_size = 128;
  1475. rdev->config.r600.sx_max_export_pos_size = 16;
  1476. rdev->config.r600.sx_max_export_smx_size = 128;
  1477. rdev->config.r600.sq_num_cf_insts = 1;
  1478. break;
  1479. case CHIP_RV670:
  1480. rdev->config.r600.max_pipes = 4;
  1481. rdev->config.r600.max_tile_pipes = 4;
  1482. rdev->config.r600.max_simds = 4;
  1483. rdev->config.r600.max_backends = 4;
  1484. rdev->config.r600.max_gprs = 192;
  1485. rdev->config.r600.max_threads = 192;
  1486. rdev->config.r600.max_stack_entries = 256;
  1487. rdev->config.r600.max_hw_contexts = 8;
  1488. rdev->config.r600.max_gs_threads = 16;
  1489. rdev->config.r600.sx_max_export_size = 128;
  1490. rdev->config.r600.sx_max_export_pos_size = 16;
  1491. rdev->config.r600.sx_max_export_smx_size = 128;
  1492. rdev->config.r600.sq_num_cf_insts = 2;
  1493. break;
  1494. default:
  1495. break;
  1496. }
  1497. /* Initialize HDP */
  1498. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1499. WREG32((0x2c14 + j), 0x00000000);
  1500. WREG32((0x2c18 + j), 0x00000000);
  1501. WREG32((0x2c1c + j), 0x00000000);
  1502. WREG32((0x2c20 + j), 0x00000000);
  1503. WREG32((0x2c24 + j), 0x00000000);
  1504. }
  1505. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1506. /* Setup tiling */
  1507. tiling_config = 0;
  1508. ramcfg = RREG32(RAMCFG);
  1509. switch (rdev->config.r600.max_tile_pipes) {
  1510. case 1:
  1511. tiling_config |= PIPE_TILING(0);
  1512. break;
  1513. case 2:
  1514. tiling_config |= PIPE_TILING(1);
  1515. break;
  1516. case 4:
  1517. tiling_config |= PIPE_TILING(2);
  1518. break;
  1519. case 8:
  1520. tiling_config |= PIPE_TILING(3);
  1521. break;
  1522. default:
  1523. break;
  1524. }
  1525. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1526. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1527. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1528. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1529. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1530. rdev->config.r600.tiling_group_size = 512;
  1531. else
  1532. rdev->config.r600.tiling_group_size = 256;
  1533. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1534. if (tmp > 3) {
  1535. tiling_config |= ROW_TILING(3);
  1536. tiling_config |= SAMPLE_SPLIT(3);
  1537. } else {
  1538. tiling_config |= ROW_TILING(tmp);
  1539. tiling_config |= SAMPLE_SPLIT(tmp);
  1540. }
  1541. tiling_config |= BANK_SWAPS(1);
  1542. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1543. cc_rb_backend_disable |=
  1544. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1545. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1546. cc_gc_shader_pipe_config |=
  1547. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1548. cc_gc_shader_pipe_config |=
  1549. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1550. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1551. (R6XX_MAX_BACKENDS -
  1552. r600_count_pipe_bits((cc_rb_backend_disable &
  1553. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1554. (cc_rb_backend_disable >> 16));
  1555. rdev->config.r600.tile_config = tiling_config;
  1556. tiling_config |= BACKEND_MAP(backend_map);
  1557. WREG32(GB_TILING_CONFIG, tiling_config);
  1558. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1559. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1560. /* Setup pipes */
  1561. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1562. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1563. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1564. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1565. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1566. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1567. /* Setup some CP states */
  1568. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1569. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1570. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1571. SYNC_WALKER | SYNC_ALIGNER));
  1572. /* Setup various GPU states */
  1573. if (rdev->family == CHIP_RV670)
  1574. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1575. tmp = RREG32(SX_DEBUG_1);
  1576. tmp |= SMX_EVENT_RELEASE;
  1577. if ((rdev->family > CHIP_R600))
  1578. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1579. WREG32(SX_DEBUG_1, tmp);
  1580. if (((rdev->family) == CHIP_R600) ||
  1581. ((rdev->family) == CHIP_RV630) ||
  1582. ((rdev->family) == CHIP_RV610) ||
  1583. ((rdev->family) == CHIP_RV620) ||
  1584. ((rdev->family) == CHIP_RS780) ||
  1585. ((rdev->family) == CHIP_RS880)) {
  1586. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1587. } else {
  1588. WREG32(DB_DEBUG, 0);
  1589. }
  1590. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1591. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1592. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1593. WREG32(VGT_NUM_INSTANCES, 0);
  1594. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1595. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1596. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1597. if (((rdev->family) == CHIP_RV610) ||
  1598. ((rdev->family) == CHIP_RV620) ||
  1599. ((rdev->family) == CHIP_RS780) ||
  1600. ((rdev->family) == CHIP_RS880)) {
  1601. tmp = (CACHE_FIFO_SIZE(0xa) |
  1602. FETCH_FIFO_HIWATER(0xa) |
  1603. DONE_FIFO_HIWATER(0xe0) |
  1604. ALU_UPDATE_FIFO_HIWATER(0x8));
  1605. } else if (((rdev->family) == CHIP_R600) ||
  1606. ((rdev->family) == CHIP_RV630)) {
  1607. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1608. tmp |= DONE_FIFO_HIWATER(0x4);
  1609. }
  1610. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1611. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1612. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1613. */
  1614. sq_config = RREG32(SQ_CONFIG);
  1615. sq_config &= ~(PS_PRIO(3) |
  1616. VS_PRIO(3) |
  1617. GS_PRIO(3) |
  1618. ES_PRIO(3));
  1619. sq_config |= (DX9_CONSTS |
  1620. VC_ENABLE |
  1621. PS_PRIO(0) |
  1622. VS_PRIO(1) |
  1623. GS_PRIO(2) |
  1624. ES_PRIO(3));
  1625. if ((rdev->family) == CHIP_R600) {
  1626. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1627. NUM_VS_GPRS(124) |
  1628. NUM_CLAUSE_TEMP_GPRS(4));
  1629. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1630. NUM_ES_GPRS(0));
  1631. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1632. NUM_VS_THREADS(48) |
  1633. NUM_GS_THREADS(4) |
  1634. NUM_ES_THREADS(4));
  1635. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1636. NUM_VS_STACK_ENTRIES(128));
  1637. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1638. NUM_ES_STACK_ENTRIES(0));
  1639. } else if (((rdev->family) == CHIP_RV610) ||
  1640. ((rdev->family) == CHIP_RV620) ||
  1641. ((rdev->family) == CHIP_RS780) ||
  1642. ((rdev->family) == CHIP_RS880)) {
  1643. /* no vertex cache */
  1644. sq_config &= ~VC_ENABLE;
  1645. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1646. NUM_VS_GPRS(44) |
  1647. NUM_CLAUSE_TEMP_GPRS(2));
  1648. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1649. NUM_ES_GPRS(17));
  1650. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1651. NUM_VS_THREADS(78) |
  1652. NUM_GS_THREADS(4) |
  1653. NUM_ES_THREADS(31));
  1654. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1655. NUM_VS_STACK_ENTRIES(40));
  1656. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1657. NUM_ES_STACK_ENTRIES(16));
  1658. } else if (((rdev->family) == CHIP_RV630) ||
  1659. ((rdev->family) == CHIP_RV635)) {
  1660. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1661. NUM_VS_GPRS(44) |
  1662. NUM_CLAUSE_TEMP_GPRS(2));
  1663. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1664. NUM_ES_GPRS(18));
  1665. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1666. NUM_VS_THREADS(78) |
  1667. NUM_GS_THREADS(4) |
  1668. NUM_ES_THREADS(31));
  1669. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1670. NUM_VS_STACK_ENTRIES(40));
  1671. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1672. NUM_ES_STACK_ENTRIES(16));
  1673. } else if ((rdev->family) == CHIP_RV670) {
  1674. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1675. NUM_VS_GPRS(44) |
  1676. NUM_CLAUSE_TEMP_GPRS(2));
  1677. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1678. NUM_ES_GPRS(17));
  1679. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1680. NUM_VS_THREADS(78) |
  1681. NUM_GS_THREADS(4) |
  1682. NUM_ES_THREADS(31));
  1683. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1684. NUM_VS_STACK_ENTRIES(64));
  1685. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1686. NUM_ES_STACK_ENTRIES(64));
  1687. }
  1688. WREG32(SQ_CONFIG, sq_config);
  1689. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1690. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1691. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1692. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1693. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1694. if (((rdev->family) == CHIP_RV610) ||
  1695. ((rdev->family) == CHIP_RV620) ||
  1696. ((rdev->family) == CHIP_RS780) ||
  1697. ((rdev->family) == CHIP_RS880)) {
  1698. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1699. } else {
  1700. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1701. }
  1702. /* More default values. 2D/3D driver should adjust as needed */
  1703. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1704. S1_X(0x4) | S1_Y(0xc)));
  1705. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1706. S1_X(0x2) | S1_Y(0x2) |
  1707. S2_X(0xa) | S2_Y(0x6) |
  1708. S3_X(0x6) | S3_Y(0xa)));
  1709. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1710. S1_X(0x4) | S1_Y(0xc) |
  1711. S2_X(0x1) | S2_Y(0x6) |
  1712. S3_X(0xa) | S3_Y(0xe)));
  1713. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1714. S5_X(0x0) | S5_Y(0x0) |
  1715. S6_X(0xb) | S6_Y(0x4) |
  1716. S7_X(0x7) | S7_Y(0x8)));
  1717. WREG32(VGT_STRMOUT_EN, 0);
  1718. tmp = rdev->config.r600.max_pipes * 16;
  1719. switch (rdev->family) {
  1720. case CHIP_RV610:
  1721. case CHIP_RV620:
  1722. case CHIP_RS780:
  1723. case CHIP_RS880:
  1724. tmp += 32;
  1725. break;
  1726. case CHIP_RV670:
  1727. tmp += 128;
  1728. break;
  1729. default:
  1730. break;
  1731. }
  1732. if (tmp > 256) {
  1733. tmp = 256;
  1734. }
  1735. WREG32(VGT_ES_PER_GS, 128);
  1736. WREG32(VGT_GS_PER_ES, tmp);
  1737. WREG32(VGT_GS_PER_VS, 2);
  1738. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1739. /* more default values. 2D/3D driver should adjust as needed */
  1740. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1741. WREG32(VGT_STRMOUT_EN, 0);
  1742. WREG32(SX_MISC, 0);
  1743. WREG32(PA_SC_MODE_CNTL, 0);
  1744. WREG32(PA_SC_AA_CONFIG, 0);
  1745. WREG32(PA_SC_LINE_STIPPLE, 0);
  1746. WREG32(SPI_INPUT_Z, 0);
  1747. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1748. WREG32(CB_COLOR7_FRAG, 0);
  1749. /* Clear render buffer base addresses */
  1750. WREG32(CB_COLOR0_BASE, 0);
  1751. WREG32(CB_COLOR1_BASE, 0);
  1752. WREG32(CB_COLOR2_BASE, 0);
  1753. WREG32(CB_COLOR3_BASE, 0);
  1754. WREG32(CB_COLOR4_BASE, 0);
  1755. WREG32(CB_COLOR5_BASE, 0);
  1756. WREG32(CB_COLOR6_BASE, 0);
  1757. WREG32(CB_COLOR7_BASE, 0);
  1758. WREG32(CB_COLOR7_FRAG, 0);
  1759. switch (rdev->family) {
  1760. case CHIP_RV610:
  1761. case CHIP_RV620:
  1762. case CHIP_RS780:
  1763. case CHIP_RS880:
  1764. tmp = TC_L2_SIZE(8);
  1765. break;
  1766. case CHIP_RV630:
  1767. case CHIP_RV635:
  1768. tmp = TC_L2_SIZE(4);
  1769. break;
  1770. case CHIP_R600:
  1771. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1772. break;
  1773. default:
  1774. tmp = TC_L2_SIZE(0);
  1775. break;
  1776. }
  1777. WREG32(TC_CNTL, tmp);
  1778. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1779. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1780. tmp = RREG32(ARB_POP);
  1781. tmp |= ENABLE_TC128;
  1782. WREG32(ARB_POP, tmp);
  1783. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1784. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1785. NUM_CLIP_SEQ(3)));
  1786. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1787. }
  1788. /*
  1789. * Indirect registers accessor
  1790. */
  1791. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1792. {
  1793. u32 r;
  1794. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1795. (void)RREG32(PCIE_PORT_INDEX);
  1796. r = RREG32(PCIE_PORT_DATA);
  1797. return r;
  1798. }
  1799. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1800. {
  1801. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1802. (void)RREG32(PCIE_PORT_INDEX);
  1803. WREG32(PCIE_PORT_DATA, (v));
  1804. (void)RREG32(PCIE_PORT_DATA);
  1805. }
  1806. /*
  1807. * CP & Ring
  1808. */
  1809. void r600_cp_stop(struct radeon_device *rdev)
  1810. {
  1811. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1812. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1813. WREG32(SCRATCH_UMSK, 0);
  1814. }
  1815. int r600_init_microcode(struct radeon_device *rdev)
  1816. {
  1817. struct platform_device *pdev;
  1818. const char *chip_name;
  1819. const char *rlc_chip_name;
  1820. size_t pfp_req_size, me_req_size, rlc_req_size;
  1821. char fw_name[30];
  1822. int err;
  1823. DRM_DEBUG("\n");
  1824. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1825. err = IS_ERR(pdev);
  1826. if (err) {
  1827. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1828. return -EINVAL;
  1829. }
  1830. switch (rdev->family) {
  1831. case CHIP_R600:
  1832. chip_name = "R600";
  1833. rlc_chip_name = "R600";
  1834. break;
  1835. case CHIP_RV610:
  1836. chip_name = "RV610";
  1837. rlc_chip_name = "R600";
  1838. break;
  1839. case CHIP_RV630:
  1840. chip_name = "RV630";
  1841. rlc_chip_name = "R600";
  1842. break;
  1843. case CHIP_RV620:
  1844. chip_name = "RV620";
  1845. rlc_chip_name = "R600";
  1846. break;
  1847. case CHIP_RV635:
  1848. chip_name = "RV635";
  1849. rlc_chip_name = "R600";
  1850. break;
  1851. case CHIP_RV670:
  1852. chip_name = "RV670";
  1853. rlc_chip_name = "R600";
  1854. break;
  1855. case CHIP_RS780:
  1856. case CHIP_RS880:
  1857. chip_name = "RS780";
  1858. rlc_chip_name = "R600";
  1859. break;
  1860. case CHIP_RV770:
  1861. chip_name = "RV770";
  1862. rlc_chip_name = "R700";
  1863. break;
  1864. case CHIP_RV730:
  1865. case CHIP_RV740:
  1866. chip_name = "RV730";
  1867. rlc_chip_name = "R700";
  1868. break;
  1869. case CHIP_RV710:
  1870. chip_name = "RV710";
  1871. rlc_chip_name = "R700";
  1872. break;
  1873. case CHIP_CEDAR:
  1874. chip_name = "CEDAR";
  1875. rlc_chip_name = "CEDAR";
  1876. break;
  1877. case CHIP_REDWOOD:
  1878. chip_name = "REDWOOD";
  1879. rlc_chip_name = "REDWOOD";
  1880. break;
  1881. case CHIP_JUNIPER:
  1882. chip_name = "JUNIPER";
  1883. rlc_chip_name = "JUNIPER";
  1884. break;
  1885. case CHIP_CYPRESS:
  1886. case CHIP_HEMLOCK:
  1887. chip_name = "CYPRESS";
  1888. rlc_chip_name = "CYPRESS";
  1889. break;
  1890. default: BUG();
  1891. }
  1892. if (rdev->family >= CHIP_CEDAR) {
  1893. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1894. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1895. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1896. } else if (rdev->family >= CHIP_RV770) {
  1897. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1898. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1899. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1900. } else {
  1901. pfp_req_size = PFP_UCODE_SIZE * 4;
  1902. me_req_size = PM4_UCODE_SIZE * 12;
  1903. rlc_req_size = RLC_UCODE_SIZE * 4;
  1904. }
  1905. DRM_INFO("Loading %s Microcode\n", chip_name);
  1906. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1907. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1908. if (err)
  1909. goto out;
  1910. if (rdev->pfp_fw->size != pfp_req_size) {
  1911. printk(KERN_ERR
  1912. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1913. rdev->pfp_fw->size, fw_name);
  1914. err = -EINVAL;
  1915. goto out;
  1916. }
  1917. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1918. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1919. if (err)
  1920. goto out;
  1921. if (rdev->me_fw->size != me_req_size) {
  1922. printk(KERN_ERR
  1923. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1924. rdev->me_fw->size, fw_name);
  1925. err = -EINVAL;
  1926. }
  1927. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1928. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1929. if (err)
  1930. goto out;
  1931. if (rdev->rlc_fw->size != rlc_req_size) {
  1932. printk(KERN_ERR
  1933. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1934. rdev->rlc_fw->size, fw_name);
  1935. err = -EINVAL;
  1936. }
  1937. out:
  1938. platform_device_unregister(pdev);
  1939. if (err) {
  1940. if (err != -EINVAL)
  1941. printk(KERN_ERR
  1942. "r600_cp: Failed to load firmware \"%s\"\n",
  1943. fw_name);
  1944. release_firmware(rdev->pfp_fw);
  1945. rdev->pfp_fw = NULL;
  1946. release_firmware(rdev->me_fw);
  1947. rdev->me_fw = NULL;
  1948. release_firmware(rdev->rlc_fw);
  1949. rdev->rlc_fw = NULL;
  1950. }
  1951. return err;
  1952. }
  1953. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1954. {
  1955. const __be32 *fw_data;
  1956. int i;
  1957. if (!rdev->me_fw || !rdev->pfp_fw)
  1958. return -EINVAL;
  1959. r600_cp_stop(rdev);
  1960. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1961. /* Reset cp */
  1962. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1963. RREG32(GRBM_SOFT_RESET);
  1964. mdelay(15);
  1965. WREG32(GRBM_SOFT_RESET, 0);
  1966. WREG32(CP_ME_RAM_WADDR, 0);
  1967. fw_data = (const __be32 *)rdev->me_fw->data;
  1968. WREG32(CP_ME_RAM_WADDR, 0);
  1969. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1970. WREG32(CP_ME_RAM_DATA,
  1971. be32_to_cpup(fw_data++));
  1972. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1973. WREG32(CP_PFP_UCODE_ADDR, 0);
  1974. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1975. WREG32(CP_PFP_UCODE_DATA,
  1976. be32_to_cpup(fw_data++));
  1977. WREG32(CP_PFP_UCODE_ADDR, 0);
  1978. WREG32(CP_ME_RAM_WADDR, 0);
  1979. WREG32(CP_ME_RAM_RADDR, 0);
  1980. return 0;
  1981. }
  1982. int r600_cp_start(struct radeon_device *rdev)
  1983. {
  1984. int r;
  1985. uint32_t cp_me;
  1986. r = radeon_ring_lock(rdev, 7);
  1987. if (r) {
  1988. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1989. return r;
  1990. }
  1991. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1992. radeon_ring_write(rdev, 0x1);
  1993. if (rdev->family >= CHIP_RV770) {
  1994. radeon_ring_write(rdev, 0x0);
  1995. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1996. } else {
  1997. radeon_ring_write(rdev, 0x3);
  1998. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1999. }
  2000. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2001. radeon_ring_write(rdev, 0);
  2002. radeon_ring_write(rdev, 0);
  2003. radeon_ring_unlock_commit(rdev);
  2004. cp_me = 0xff;
  2005. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2006. return 0;
  2007. }
  2008. int r600_cp_resume(struct radeon_device *rdev)
  2009. {
  2010. u32 tmp;
  2011. u32 rb_bufsz;
  2012. int r;
  2013. /* Reset cp */
  2014. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2015. RREG32(GRBM_SOFT_RESET);
  2016. mdelay(15);
  2017. WREG32(GRBM_SOFT_RESET, 0);
  2018. /* Set ring buffer size */
  2019. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2020. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2021. #ifdef __BIG_ENDIAN
  2022. tmp |= BUF_SWAP_32BIT;
  2023. #endif
  2024. WREG32(CP_RB_CNTL, tmp);
  2025. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2026. /* Set the write pointer delay */
  2027. WREG32(CP_RB_WPTR_DELAY, 0);
  2028. /* Initialize the ring buffer's read and write pointers */
  2029. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2030. WREG32(CP_RB_RPTR_WR, 0);
  2031. WREG32(CP_RB_WPTR, 0);
  2032. /* set the wb address whether it's enabled or not */
  2033. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2034. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2035. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2036. if (rdev->wb.enabled)
  2037. WREG32(SCRATCH_UMSK, 0xff);
  2038. else {
  2039. tmp |= RB_NO_UPDATE;
  2040. WREG32(SCRATCH_UMSK, 0);
  2041. }
  2042. mdelay(1);
  2043. WREG32(CP_RB_CNTL, tmp);
  2044. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2045. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2046. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2047. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2048. r600_cp_start(rdev);
  2049. rdev->cp.ready = true;
  2050. r = radeon_ring_test(rdev);
  2051. if (r) {
  2052. rdev->cp.ready = false;
  2053. return r;
  2054. }
  2055. return 0;
  2056. }
  2057. void r600_cp_commit(struct radeon_device *rdev)
  2058. {
  2059. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2060. (void)RREG32(CP_RB_WPTR);
  2061. }
  2062. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2063. {
  2064. u32 rb_bufsz;
  2065. /* Align ring size */
  2066. rb_bufsz = drm_order(ring_size / 8);
  2067. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2068. rdev->cp.ring_size = ring_size;
  2069. rdev->cp.align_mask = 16 - 1;
  2070. }
  2071. void r600_cp_fini(struct radeon_device *rdev)
  2072. {
  2073. r600_cp_stop(rdev);
  2074. radeon_ring_fini(rdev);
  2075. }
  2076. /*
  2077. * GPU scratch registers helpers function.
  2078. */
  2079. void r600_scratch_init(struct radeon_device *rdev)
  2080. {
  2081. int i;
  2082. rdev->scratch.num_reg = 7;
  2083. rdev->scratch.reg_base = SCRATCH_REG0;
  2084. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2085. rdev->scratch.free[i] = true;
  2086. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2087. }
  2088. }
  2089. int r600_ring_test(struct radeon_device *rdev)
  2090. {
  2091. uint32_t scratch;
  2092. uint32_t tmp = 0;
  2093. unsigned i;
  2094. int r;
  2095. r = radeon_scratch_get(rdev, &scratch);
  2096. if (r) {
  2097. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2098. return r;
  2099. }
  2100. WREG32(scratch, 0xCAFEDEAD);
  2101. r = radeon_ring_lock(rdev, 3);
  2102. if (r) {
  2103. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2104. radeon_scratch_free(rdev, scratch);
  2105. return r;
  2106. }
  2107. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2108. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2109. radeon_ring_write(rdev, 0xDEADBEEF);
  2110. radeon_ring_unlock_commit(rdev);
  2111. for (i = 0; i < rdev->usec_timeout; i++) {
  2112. tmp = RREG32(scratch);
  2113. if (tmp == 0xDEADBEEF)
  2114. break;
  2115. DRM_UDELAY(1);
  2116. }
  2117. if (i < rdev->usec_timeout) {
  2118. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2119. } else {
  2120. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2121. scratch, tmp);
  2122. r = -EINVAL;
  2123. }
  2124. radeon_scratch_free(rdev, scratch);
  2125. return r;
  2126. }
  2127. void r600_fence_ring_emit(struct radeon_device *rdev,
  2128. struct radeon_fence *fence)
  2129. {
  2130. if (rdev->wb.use_event) {
  2131. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2132. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2133. /* EVENT_WRITE_EOP - flush caches, send int */
  2134. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2135. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2136. radeon_ring_write(rdev, addr & 0xffffffff);
  2137. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2138. radeon_ring_write(rdev, fence->seq);
  2139. radeon_ring_write(rdev, 0);
  2140. } else {
  2141. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2142. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2143. /* wait for 3D idle clean */
  2144. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2145. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2146. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2147. /* Emit fence sequence & fire IRQ */
  2148. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2149. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2150. radeon_ring_write(rdev, fence->seq);
  2151. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2152. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2153. radeon_ring_write(rdev, RB_INT_STAT);
  2154. }
  2155. }
  2156. int r600_copy_blit(struct radeon_device *rdev,
  2157. uint64_t src_offset, uint64_t dst_offset,
  2158. unsigned num_pages, struct radeon_fence *fence)
  2159. {
  2160. int r;
  2161. mutex_lock(&rdev->r600_blit.mutex);
  2162. rdev->r600_blit.vb_ib = NULL;
  2163. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2164. if (r) {
  2165. if (rdev->r600_blit.vb_ib)
  2166. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2167. mutex_unlock(&rdev->r600_blit.mutex);
  2168. return r;
  2169. }
  2170. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2171. r600_blit_done_copy(rdev, fence);
  2172. mutex_unlock(&rdev->r600_blit.mutex);
  2173. return 0;
  2174. }
  2175. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2176. uint32_t tiling_flags, uint32_t pitch,
  2177. uint32_t offset, uint32_t obj_size)
  2178. {
  2179. /* FIXME: implement */
  2180. return 0;
  2181. }
  2182. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2183. {
  2184. /* FIXME: implement */
  2185. }
  2186. bool r600_card_posted(struct radeon_device *rdev)
  2187. {
  2188. uint32_t reg;
  2189. /* first check CRTCs */
  2190. reg = RREG32(D1CRTC_CONTROL) |
  2191. RREG32(D2CRTC_CONTROL);
  2192. if (reg & CRTC_EN)
  2193. return true;
  2194. /* then check MEM_SIZE, in case the crtcs are off */
  2195. if (RREG32(CONFIG_MEMSIZE))
  2196. return true;
  2197. return false;
  2198. }
  2199. int r600_startup(struct radeon_device *rdev)
  2200. {
  2201. int r;
  2202. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2203. r = r600_init_microcode(rdev);
  2204. if (r) {
  2205. DRM_ERROR("Failed to load firmware!\n");
  2206. return r;
  2207. }
  2208. }
  2209. r600_mc_program(rdev);
  2210. if (rdev->flags & RADEON_IS_AGP) {
  2211. r600_agp_enable(rdev);
  2212. } else {
  2213. r = r600_pcie_gart_enable(rdev);
  2214. if (r)
  2215. return r;
  2216. }
  2217. r600_gpu_init(rdev);
  2218. r = r600_blit_init(rdev);
  2219. if (r) {
  2220. r600_blit_fini(rdev);
  2221. rdev->asic->copy = NULL;
  2222. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2223. }
  2224. /* allocate wb buffer */
  2225. r = radeon_wb_init(rdev);
  2226. if (r)
  2227. return r;
  2228. /* Enable IRQ */
  2229. r = r600_irq_init(rdev);
  2230. if (r) {
  2231. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2232. radeon_irq_kms_fini(rdev);
  2233. return r;
  2234. }
  2235. r600_irq_set(rdev);
  2236. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2237. if (r)
  2238. return r;
  2239. r = r600_cp_load_microcode(rdev);
  2240. if (r)
  2241. return r;
  2242. r = r600_cp_resume(rdev);
  2243. if (r)
  2244. return r;
  2245. return 0;
  2246. }
  2247. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2248. {
  2249. uint32_t temp;
  2250. temp = RREG32(CONFIG_CNTL);
  2251. if (state == false) {
  2252. temp &= ~(1<<0);
  2253. temp |= (1<<1);
  2254. } else {
  2255. temp &= ~(1<<1);
  2256. }
  2257. WREG32(CONFIG_CNTL, temp);
  2258. }
  2259. int r600_resume(struct radeon_device *rdev)
  2260. {
  2261. int r;
  2262. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2263. * posting will perform necessary task to bring back GPU into good
  2264. * shape.
  2265. */
  2266. /* post card */
  2267. atom_asic_init(rdev->mode_info.atom_context);
  2268. r = r600_startup(rdev);
  2269. if (r) {
  2270. DRM_ERROR("r600 startup failed on resume\n");
  2271. return r;
  2272. }
  2273. r = r600_ib_test(rdev);
  2274. if (r) {
  2275. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2276. return r;
  2277. }
  2278. r = r600_audio_init(rdev);
  2279. if (r) {
  2280. DRM_ERROR("radeon: audio resume failed\n");
  2281. return r;
  2282. }
  2283. return r;
  2284. }
  2285. int r600_suspend(struct radeon_device *rdev)
  2286. {
  2287. int r;
  2288. r600_audio_fini(rdev);
  2289. /* FIXME: we should wait for ring to be empty */
  2290. r600_cp_stop(rdev);
  2291. rdev->cp.ready = false;
  2292. r600_irq_suspend(rdev);
  2293. radeon_wb_disable(rdev);
  2294. r600_pcie_gart_disable(rdev);
  2295. /* unpin shaders bo */
  2296. if (rdev->r600_blit.shader_obj) {
  2297. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2298. if (!r) {
  2299. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2300. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2301. }
  2302. }
  2303. return 0;
  2304. }
  2305. /* Plan is to move initialization in that function and use
  2306. * helper function so that radeon_device_init pretty much
  2307. * do nothing more than calling asic specific function. This
  2308. * should also allow to remove a bunch of callback function
  2309. * like vram_info.
  2310. */
  2311. int r600_init(struct radeon_device *rdev)
  2312. {
  2313. int r;
  2314. r = radeon_dummy_page_init(rdev);
  2315. if (r)
  2316. return r;
  2317. if (r600_debugfs_mc_info_init(rdev)) {
  2318. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2319. }
  2320. /* This don't do much */
  2321. r = radeon_gem_init(rdev);
  2322. if (r)
  2323. return r;
  2324. /* Read BIOS */
  2325. if (!radeon_get_bios(rdev)) {
  2326. if (ASIC_IS_AVIVO(rdev))
  2327. return -EINVAL;
  2328. }
  2329. /* Must be an ATOMBIOS */
  2330. if (!rdev->is_atom_bios) {
  2331. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2332. return -EINVAL;
  2333. }
  2334. r = radeon_atombios_init(rdev);
  2335. if (r)
  2336. return r;
  2337. /* Post card if necessary */
  2338. if (!r600_card_posted(rdev)) {
  2339. if (!rdev->bios) {
  2340. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2341. return -EINVAL;
  2342. }
  2343. DRM_INFO("GPU not posted. posting now...\n");
  2344. atom_asic_init(rdev->mode_info.atom_context);
  2345. }
  2346. /* Initialize scratch registers */
  2347. r600_scratch_init(rdev);
  2348. /* Initialize surface registers */
  2349. radeon_surface_init(rdev);
  2350. /* Initialize clocks */
  2351. radeon_get_clock_info(rdev->ddev);
  2352. /* Fence driver */
  2353. r = radeon_fence_driver_init(rdev);
  2354. if (r)
  2355. return r;
  2356. if (rdev->flags & RADEON_IS_AGP) {
  2357. r = radeon_agp_init(rdev);
  2358. if (r)
  2359. radeon_agp_disable(rdev);
  2360. }
  2361. r = r600_mc_init(rdev);
  2362. if (r)
  2363. return r;
  2364. /* Memory manager */
  2365. r = radeon_bo_init(rdev);
  2366. if (r)
  2367. return r;
  2368. r = radeon_irq_kms_init(rdev);
  2369. if (r)
  2370. return r;
  2371. rdev->cp.ring_obj = NULL;
  2372. r600_ring_init(rdev, 1024 * 1024);
  2373. rdev->ih.ring_obj = NULL;
  2374. r600_ih_ring_init(rdev, 64 * 1024);
  2375. r = r600_pcie_gart_init(rdev);
  2376. if (r)
  2377. return r;
  2378. rdev->accel_working = true;
  2379. r = r600_startup(rdev);
  2380. if (r) {
  2381. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2382. r600_cp_fini(rdev);
  2383. r600_irq_fini(rdev);
  2384. radeon_wb_fini(rdev);
  2385. radeon_irq_kms_fini(rdev);
  2386. r600_pcie_gart_fini(rdev);
  2387. rdev->accel_working = false;
  2388. }
  2389. if (rdev->accel_working) {
  2390. r = radeon_ib_pool_init(rdev);
  2391. if (r) {
  2392. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2393. rdev->accel_working = false;
  2394. } else {
  2395. r = r600_ib_test(rdev);
  2396. if (r) {
  2397. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2398. rdev->accel_working = false;
  2399. }
  2400. }
  2401. }
  2402. r = r600_audio_init(rdev);
  2403. if (r)
  2404. return r; /* TODO error handling */
  2405. return 0;
  2406. }
  2407. void r600_fini(struct radeon_device *rdev)
  2408. {
  2409. r600_audio_fini(rdev);
  2410. r600_blit_fini(rdev);
  2411. r600_cp_fini(rdev);
  2412. r600_irq_fini(rdev);
  2413. radeon_wb_fini(rdev);
  2414. radeon_irq_kms_fini(rdev);
  2415. r600_pcie_gart_fini(rdev);
  2416. radeon_agp_fini(rdev);
  2417. radeon_gem_fini(rdev);
  2418. radeon_fence_driver_fini(rdev);
  2419. radeon_bo_fini(rdev);
  2420. radeon_atombios_fini(rdev);
  2421. kfree(rdev->bios);
  2422. rdev->bios = NULL;
  2423. radeon_dummy_page_fini(rdev);
  2424. }
  2425. /*
  2426. * CS stuff
  2427. */
  2428. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2429. {
  2430. /* FIXME: implement */
  2431. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2432. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2433. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2434. radeon_ring_write(rdev, ib->length_dw);
  2435. }
  2436. int r600_ib_test(struct radeon_device *rdev)
  2437. {
  2438. struct radeon_ib *ib;
  2439. uint32_t scratch;
  2440. uint32_t tmp = 0;
  2441. unsigned i;
  2442. int r;
  2443. r = radeon_scratch_get(rdev, &scratch);
  2444. if (r) {
  2445. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2446. return r;
  2447. }
  2448. WREG32(scratch, 0xCAFEDEAD);
  2449. r = radeon_ib_get(rdev, &ib);
  2450. if (r) {
  2451. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2452. return r;
  2453. }
  2454. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2455. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2456. ib->ptr[2] = 0xDEADBEEF;
  2457. ib->ptr[3] = PACKET2(0);
  2458. ib->ptr[4] = PACKET2(0);
  2459. ib->ptr[5] = PACKET2(0);
  2460. ib->ptr[6] = PACKET2(0);
  2461. ib->ptr[7] = PACKET2(0);
  2462. ib->ptr[8] = PACKET2(0);
  2463. ib->ptr[9] = PACKET2(0);
  2464. ib->ptr[10] = PACKET2(0);
  2465. ib->ptr[11] = PACKET2(0);
  2466. ib->ptr[12] = PACKET2(0);
  2467. ib->ptr[13] = PACKET2(0);
  2468. ib->ptr[14] = PACKET2(0);
  2469. ib->ptr[15] = PACKET2(0);
  2470. ib->length_dw = 16;
  2471. r = radeon_ib_schedule(rdev, ib);
  2472. if (r) {
  2473. radeon_scratch_free(rdev, scratch);
  2474. radeon_ib_free(rdev, &ib);
  2475. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2476. return r;
  2477. }
  2478. r = radeon_fence_wait(ib->fence, false);
  2479. if (r) {
  2480. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2481. return r;
  2482. }
  2483. for (i = 0; i < rdev->usec_timeout; i++) {
  2484. tmp = RREG32(scratch);
  2485. if (tmp == 0xDEADBEEF)
  2486. break;
  2487. DRM_UDELAY(1);
  2488. }
  2489. if (i < rdev->usec_timeout) {
  2490. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2491. } else {
  2492. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2493. scratch, tmp);
  2494. r = -EINVAL;
  2495. }
  2496. radeon_scratch_free(rdev, scratch);
  2497. radeon_ib_free(rdev, &ib);
  2498. return r;
  2499. }
  2500. /*
  2501. * Interrupts
  2502. *
  2503. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2504. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2505. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2506. * and host consumes. As the host irq handler processes interrupts, it
  2507. * increments the rptr. When the rptr catches up with the wptr, all the
  2508. * current interrupts have been processed.
  2509. */
  2510. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2511. {
  2512. u32 rb_bufsz;
  2513. /* Align ring size */
  2514. rb_bufsz = drm_order(ring_size / 4);
  2515. ring_size = (1 << rb_bufsz) * 4;
  2516. rdev->ih.ring_size = ring_size;
  2517. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2518. rdev->ih.rptr = 0;
  2519. }
  2520. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2521. {
  2522. int r;
  2523. /* Allocate ring buffer */
  2524. if (rdev->ih.ring_obj == NULL) {
  2525. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2526. PAGE_SIZE, true,
  2527. RADEON_GEM_DOMAIN_GTT,
  2528. &rdev->ih.ring_obj);
  2529. if (r) {
  2530. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2531. return r;
  2532. }
  2533. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2534. if (unlikely(r != 0))
  2535. return r;
  2536. r = radeon_bo_pin(rdev->ih.ring_obj,
  2537. RADEON_GEM_DOMAIN_GTT,
  2538. &rdev->ih.gpu_addr);
  2539. if (r) {
  2540. radeon_bo_unreserve(rdev->ih.ring_obj);
  2541. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2542. return r;
  2543. }
  2544. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2545. (void **)&rdev->ih.ring);
  2546. radeon_bo_unreserve(rdev->ih.ring_obj);
  2547. if (r) {
  2548. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2549. return r;
  2550. }
  2551. }
  2552. return 0;
  2553. }
  2554. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2555. {
  2556. int r;
  2557. if (rdev->ih.ring_obj) {
  2558. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2559. if (likely(r == 0)) {
  2560. radeon_bo_kunmap(rdev->ih.ring_obj);
  2561. radeon_bo_unpin(rdev->ih.ring_obj);
  2562. radeon_bo_unreserve(rdev->ih.ring_obj);
  2563. }
  2564. radeon_bo_unref(&rdev->ih.ring_obj);
  2565. rdev->ih.ring = NULL;
  2566. rdev->ih.ring_obj = NULL;
  2567. }
  2568. }
  2569. void r600_rlc_stop(struct radeon_device *rdev)
  2570. {
  2571. if ((rdev->family >= CHIP_RV770) &&
  2572. (rdev->family <= CHIP_RV740)) {
  2573. /* r7xx asics need to soft reset RLC before halting */
  2574. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2575. RREG32(SRBM_SOFT_RESET);
  2576. udelay(15000);
  2577. WREG32(SRBM_SOFT_RESET, 0);
  2578. RREG32(SRBM_SOFT_RESET);
  2579. }
  2580. WREG32(RLC_CNTL, 0);
  2581. }
  2582. static void r600_rlc_start(struct radeon_device *rdev)
  2583. {
  2584. WREG32(RLC_CNTL, RLC_ENABLE);
  2585. }
  2586. static int r600_rlc_init(struct radeon_device *rdev)
  2587. {
  2588. u32 i;
  2589. const __be32 *fw_data;
  2590. if (!rdev->rlc_fw)
  2591. return -EINVAL;
  2592. r600_rlc_stop(rdev);
  2593. WREG32(RLC_HB_BASE, 0);
  2594. WREG32(RLC_HB_CNTL, 0);
  2595. WREG32(RLC_HB_RPTR, 0);
  2596. WREG32(RLC_HB_WPTR, 0);
  2597. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2598. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2599. WREG32(RLC_MC_CNTL, 0);
  2600. WREG32(RLC_UCODE_CNTL, 0);
  2601. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2602. if (rdev->family >= CHIP_CEDAR) {
  2603. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2604. WREG32(RLC_UCODE_ADDR, i);
  2605. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2606. }
  2607. } else if (rdev->family >= CHIP_RV770) {
  2608. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2609. WREG32(RLC_UCODE_ADDR, i);
  2610. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2611. }
  2612. } else {
  2613. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2614. WREG32(RLC_UCODE_ADDR, i);
  2615. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2616. }
  2617. }
  2618. WREG32(RLC_UCODE_ADDR, 0);
  2619. r600_rlc_start(rdev);
  2620. return 0;
  2621. }
  2622. static void r600_enable_interrupts(struct radeon_device *rdev)
  2623. {
  2624. u32 ih_cntl = RREG32(IH_CNTL);
  2625. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2626. ih_cntl |= ENABLE_INTR;
  2627. ih_rb_cntl |= IH_RB_ENABLE;
  2628. WREG32(IH_CNTL, ih_cntl);
  2629. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2630. rdev->ih.enabled = true;
  2631. }
  2632. void r600_disable_interrupts(struct radeon_device *rdev)
  2633. {
  2634. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2635. u32 ih_cntl = RREG32(IH_CNTL);
  2636. ih_rb_cntl &= ~IH_RB_ENABLE;
  2637. ih_cntl &= ~ENABLE_INTR;
  2638. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2639. WREG32(IH_CNTL, ih_cntl);
  2640. /* set rptr, wptr to 0 */
  2641. WREG32(IH_RB_RPTR, 0);
  2642. WREG32(IH_RB_WPTR, 0);
  2643. rdev->ih.enabled = false;
  2644. rdev->ih.wptr = 0;
  2645. rdev->ih.rptr = 0;
  2646. }
  2647. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2648. {
  2649. u32 tmp;
  2650. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2651. WREG32(GRBM_INT_CNTL, 0);
  2652. WREG32(DxMODE_INT_MASK, 0);
  2653. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2654. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2655. if (ASIC_IS_DCE3(rdev)) {
  2656. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2657. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2658. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2659. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2660. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2661. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2662. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2663. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2664. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2665. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2666. if (ASIC_IS_DCE32(rdev)) {
  2667. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2668. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2669. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2670. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2671. }
  2672. } else {
  2673. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2674. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2675. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2676. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2677. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2678. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2679. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2680. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2681. }
  2682. }
  2683. int r600_irq_init(struct radeon_device *rdev)
  2684. {
  2685. int ret = 0;
  2686. int rb_bufsz;
  2687. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2688. /* allocate ring */
  2689. ret = r600_ih_ring_alloc(rdev);
  2690. if (ret)
  2691. return ret;
  2692. /* disable irqs */
  2693. r600_disable_interrupts(rdev);
  2694. /* init rlc */
  2695. ret = r600_rlc_init(rdev);
  2696. if (ret) {
  2697. r600_ih_ring_fini(rdev);
  2698. return ret;
  2699. }
  2700. /* setup interrupt control */
  2701. /* set dummy read address to ring address */
  2702. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2703. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2704. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2705. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2706. */
  2707. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2708. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2709. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2710. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2711. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2712. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2713. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2714. IH_WPTR_OVERFLOW_CLEAR |
  2715. (rb_bufsz << 1));
  2716. if (rdev->wb.enabled)
  2717. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2718. /* set the writeback address whether it's enabled or not */
  2719. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2720. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2721. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2722. /* set rptr, wptr to 0 */
  2723. WREG32(IH_RB_RPTR, 0);
  2724. WREG32(IH_RB_WPTR, 0);
  2725. /* Default settings for IH_CNTL (disabled at first) */
  2726. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2727. /* RPTR_REARM only works if msi's are enabled */
  2728. if (rdev->msi_enabled)
  2729. ih_cntl |= RPTR_REARM;
  2730. #ifdef __BIG_ENDIAN
  2731. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2732. #endif
  2733. WREG32(IH_CNTL, ih_cntl);
  2734. /* force the active interrupt state to all disabled */
  2735. if (rdev->family >= CHIP_CEDAR)
  2736. evergreen_disable_interrupt_state(rdev);
  2737. else
  2738. r600_disable_interrupt_state(rdev);
  2739. /* enable irqs */
  2740. r600_enable_interrupts(rdev);
  2741. return ret;
  2742. }
  2743. void r600_irq_suspend(struct radeon_device *rdev)
  2744. {
  2745. r600_irq_disable(rdev);
  2746. r600_rlc_stop(rdev);
  2747. }
  2748. void r600_irq_fini(struct radeon_device *rdev)
  2749. {
  2750. r600_irq_suspend(rdev);
  2751. r600_ih_ring_fini(rdev);
  2752. }
  2753. int r600_irq_set(struct radeon_device *rdev)
  2754. {
  2755. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2756. u32 mode_int = 0;
  2757. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2758. u32 grbm_int_cntl = 0;
  2759. u32 hdmi1, hdmi2;
  2760. u32 d1grph = 0, d2grph = 0;
  2761. if (!rdev->irq.installed) {
  2762. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2763. return -EINVAL;
  2764. }
  2765. /* don't enable anything if the ih is disabled */
  2766. if (!rdev->ih.enabled) {
  2767. r600_disable_interrupts(rdev);
  2768. /* force the active interrupt state to all disabled */
  2769. r600_disable_interrupt_state(rdev);
  2770. return 0;
  2771. }
  2772. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2773. if (ASIC_IS_DCE3(rdev)) {
  2774. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2775. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2776. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2777. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2778. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2779. if (ASIC_IS_DCE32(rdev)) {
  2780. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2781. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2782. }
  2783. } else {
  2784. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2785. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2786. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2787. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2788. }
  2789. if (rdev->irq.sw_int) {
  2790. DRM_DEBUG("r600_irq_set: sw int\n");
  2791. cp_int_cntl |= RB_INT_ENABLE;
  2792. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2793. }
  2794. if (rdev->irq.crtc_vblank_int[0] ||
  2795. rdev->irq.pflip[0]) {
  2796. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2797. mode_int |= D1MODE_VBLANK_INT_MASK;
  2798. }
  2799. if (rdev->irq.crtc_vblank_int[1] ||
  2800. rdev->irq.pflip[1]) {
  2801. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2802. mode_int |= D2MODE_VBLANK_INT_MASK;
  2803. }
  2804. if (rdev->irq.hpd[0]) {
  2805. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2806. hpd1 |= DC_HPDx_INT_EN;
  2807. }
  2808. if (rdev->irq.hpd[1]) {
  2809. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2810. hpd2 |= DC_HPDx_INT_EN;
  2811. }
  2812. if (rdev->irq.hpd[2]) {
  2813. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2814. hpd3 |= DC_HPDx_INT_EN;
  2815. }
  2816. if (rdev->irq.hpd[3]) {
  2817. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2818. hpd4 |= DC_HPDx_INT_EN;
  2819. }
  2820. if (rdev->irq.hpd[4]) {
  2821. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2822. hpd5 |= DC_HPDx_INT_EN;
  2823. }
  2824. if (rdev->irq.hpd[5]) {
  2825. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2826. hpd6 |= DC_HPDx_INT_EN;
  2827. }
  2828. if (rdev->irq.hdmi[0]) {
  2829. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2830. hdmi1 |= R600_HDMI_INT_EN;
  2831. }
  2832. if (rdev->irq.hdmi[1]) {
  2833. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2834. hdmi2 |= R600_HDMI_INT_EN;
  2835. }
  2836. if (rdev->irq.gui_idle) {
  2837. DRM_DEBUG("gui idle\n");
  2838. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2839. }
  2840. WREG32(CP_INT_CNTL, cp_int_cntl);
  2841. WREG32(DxMODE_INT_MASK, mode_int);
  2842. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2843. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2844. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2845. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2846. if (ASIC_IS_DCE3(rdev)) {
  2847. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2848. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2849. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2850. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2851. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2852. if (ASIC_IS_DCE32(rdev)) {
  2853. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2854. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2855. }
  2856. } else {
  2857. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2858. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2859. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2860. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2861. }
  2862. return 0;
  2863. }
  2864. static inline void r600_irq_ack(struct radeon_device *rdev)
  2865. {
  2866. u32 tmp;
  2867. if (ASIC_IS_DCE3(rdev)) {
  2868. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2869. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2870. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2871. } else {
  2872. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2873. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2874. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2875. }
  2876. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2877. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2878. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2879. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2880. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2881. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2882. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2883. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2884. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2885. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2886. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2887. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2888. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2889. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2890. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2891. if (ASIC_IS_DCE3(rdev)) {
  2892. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2893. tmp |= DC_HPDx_INT_ACK;
  2894. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2895. } else {
  2896. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2897. tmp |= DC_HPDx_INT_ACK;
  2898. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2899. }
  2900. }
  2901. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2902. if (ASIC_IS_DCE3(rdev)) {
  2903. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2904. tmp |= DC_HPDx_INT_ACK;
  2905. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2906. } else {
  2907. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2908. tmp |= DC_HPDx_INT_ACK;
  2909. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2910. }
  2911. }
  2912. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2913. if (ASIC_IS_DCE3(rdev)) {
  2914. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2915. tmp |= DC_HPDx_INT_ACK;
  2916. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2917. } else {
  2918. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2919. tmp |= DC_HPDx_INT_ACK;
  2920. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2921. }
  2922. }
  2923. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2924. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2925. tmp |= DC_HPDx_INT_ACK;
  2926. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2927. }
  2928. if (ASIC_IS_DCE32(rdev)) {
  2929. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2930. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2931. tmp |= DC_HPDx_INT_ACK;
  2932. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2933. }
  2934. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2935. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2936. tmp |= DC_HPDx_INT_ACK;
  2937. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2938. }
  2939. }
  2940. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2941. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2942. }
  2943. if (ASIC_IS_DCE3(rdev)) {
  2944. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2945. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2946. }
  2947. } else {
  2948. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2949. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2950. }
  2951. }
  2952. }
  2953. void r600_irq_disable(struct radeon_device *rdev)
  2954. {
  2955. r600_disable_interrupts(rdev);
  2956. /* Wait and acknowledge irq */
  2957. mdelay(1);
  2958. r600_irq_ack(rdev);
  2959. r600_disable_interrupt_state(rdev);
  2960. }
  2961. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2962. {
  2963. u32 wptr, tmp;
  2964. if (rdev->wb.enabled)
  2965. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2966. else
  2967. wptr = RREG32(IH_RB_WPTR);
  2968. if (wptr & RB_OVERFLOW) {
  2969. /* When a ring buffer overflow happen start parsing interrupt
  2970. * from the last not overwritten vector (wptr + 16). Hopefully
  2971. * this should allow us to catchup.
  2972. */
  2973. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2974. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2975. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2976. tmp = RREG32(IH_RB_CNTL);
  2977. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2978. WREG32(IH_RB_CNTL, tmp);
  2979. }
  2980. return (wptr & rdev->ih.ptr_mask);
  2981. }
  2982. /* r600 IV Ring
  2983. * Each IV ring entry is 128 bits:
  2984. * [7:0] - interrupt source id
  2985. * [31:8] - reserved
  2986. * [59:32] - interrupt source data
  2987. * [127:60] - reserved
  2988. *
  2989. * The basic interrupt vector entries
  2990. * are decoded as follows:
  2991. * src_id src_data description
  2992. * 1 0 D1 Vblank
  2993. * 1 1 D1 Vline
  2994. * 5 0 D2 Vblank
  2995. * 5 1 D2 Vline
  2996. * 19 0 FP Hot plug detection A
  2997. * 19 1 FP Hot plug detection B
  2998. * 19 2 DAC A auto-detection
  2999. * 19 3 DAC B auto-detection
  3000. * 21 4 HDMI block A
  3001. * 21 5 HDMI block B
  3002. * 176 - CP_INT RB
  3003. * 177 - CP_INT IB1
  3004. * 178 - CP_INT IB2
  3005. * 181 - EOP Interrupt
  3006. * 233 - GUI Idle
  3007. *
  3008. * Note, these are based on r600 and may need to be
  3009. * adjusted or added to on newer asics
  3010. */
  3011. int r600_irq_process(struct radeon_device *rdev)
  3012. {
  3013. u32 wptr = r600_get_ih_wptr(rdev);
  3014. u32 rptr = rdev->ih.rptr;
  3015. u32 src_id, src_data;
  3016. u32 ring_index;
  3017. unsigned long flags;
  3018. bool queue_hotplug = false;
  3019. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3020. if (!rdev->ih.enabled)
  3021. return IRQ_NONE;
  3022. spin_lock_irqsave(&rdev->ih.lock, flags);
  3023. if (rptr == wptr) {
  3024. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3025. return IRQ_NONE;
  3026. }
  3027. if (rdev->shutdown) {
  3028. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3029. return IRQ_NONE;
  3030. }
  3031. restart_ih:
  3032. /* display interrupts */
  3033. r600_irq_ack(rdev);
  3034. rdev->ih.wptr = wptr;
  3035. while (rptr != wptr) {
  3036. /* wptr/rptr are in bytes! */
  3037. ring_index = rptr / 4;
  3038. src_id = rdev->ih.ring[ring_index] & 0xff;
  3039. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3040. switch (src_id) {
  3041. case 1: /* D1 vblank/vline */
  3042. switch (src_data) {
  3043. case 0: /* D1 vblank */
  3044. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3045. if (rdev->irq.pflip[0])
  3046. radeon_crtc_handle_flip(rdev, 0);
  3047. if (rdev->irq.crtc_vblank_int[0]) {
  3048. drm_handle_vblank(rdev->ddev, 0);
  3049. rdev->pm.vblank_sync = true;
  3050. wake_up(&rdev->irq.vblank_queue);
  3051. }
  3052. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3053. DRM_DEBUG("IH: D1 vblank\n");
  3054. }
  3055. break;
  3056. case 1: /* D1 vline */
  3057. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3058. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3059. DRM_DEBUG("IH: D1 vline\n");
  3060. }
  3061. break;
  3062. default:
  3063. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3064. break;
  3065. }
  3066. break;
  3067. case 5: /* D2 vblank/vline */
  3068. switch (src_data) {
  3069. case 0: /* D2 vblank */
  3070. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3071. if (rdev->irq.pflip[1])
  3072. radeon_crtc_handle_flip(rdev, 1);
  3073. if (rdev->irq.crtc_vblank_int[1]) {
  3074. drm_handle_vblank(rdev->ddev, 1);
  3075. rdev->pm.vblank_sync = true;
  3076. wake_up(&rdev->irq.vblank_queue);
  3077. }
  3078. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3079. DRM_DEBUG("IH: D2 vblank\n");
  3080. }
  3081. break;
  3082. case 1: /* D1 vline */
  3083. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3084. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3085. DRM_DEBUG("IH: D2 vline\n");
  3086. }
  3087. break;
  3088. default:
  3089. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3090. break;
  3091. }
  3092. break;
  3093. case 19: /* HPD/DAC hotplug */
  3094. switch (src_data) {
  3095. case 0:
  3096. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3097. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3098. queue_hotplug = true;
  3099. DRM_DEBUG("IH: HPD1\n");
  3100. }
  3101. break;
  3102. case 1:
  3103. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3104. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3105. queue_hotplug = true;
  3106. DRM_DEBUG("IH: HPD2\n");
  3107. }
  3108. break;
  3109. case 4:
  3110. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3111. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3112. queue_hotplug = true;
  3113. DRM_DEBUG("IH: HPD3\n");
  3114. }
  3115. break;
  3116. case 5:
  3117. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3118. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3119. queue_hotplug = true;
  3120. DRM_DEBUG("IH: HPD4\n");
  3121. }
  3122. break;
  3123. case 10:
  3124. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3125. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3126. queue_hotplug = true;
  3127. DRM_DEBUG("IH: HPD5\n");
  3128. }
  3129. break;
  3130. case 12:
  3131. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3132. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3133. queue_hotplug = true;
  3134. DRM_DEBUG("IH: HPD6\n");
  3135. }
  3136. break;
  3137. default:
  3138. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3139. break;
  3140. }
  3141. break;
  3142. case 21: /* HDMI */
  3143. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3144. r600_audio_schedule_polling(rdev);
  3145. break;
  3146. case 176: /* CP_INT in ring buffer */
  3147. case 177: /* CP_INT in IB1 */
  3148. case 178: /* CP_INT in IB2 */
  3149. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3150. radeon_fence_process(rdev);
  3151. break;
  3152. case 181: /* CP EOP event */
  3153. DRM_DEBUG("IH: CP EOP\n");
  3154. radeon_fence_process(rdev);
  3155. break;
  3156. case 233: /* GUI IDLE */
  3157. DRM_DEBUG("IH: CP EOP\n");
  3158. rdev->pm.gui_idle = true;
  3159. wake_up(&rdev->irq.idle_queue);
  3160. break;
  3161. default:
  3162. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3163. break;
  3164. }
  3165. /* wptr/rptr are in bytes! */
  3166. rptr += 16;
  3167. rptr &= rdev->ih.ptr_mask;
  3168. }
  3169. /* make sure wptr hasn't changed while processing */
  3170. wptr = r600_get_ih_wptr(rdev);
  3171. if (wptr != rdev->ih.wptr)
  3172. goto restart_ih;
  3173. if (queue_hotplug)
  3174. queue_work(rdev->wq, &rdev->hotplug_work);
  3175. rdev->ih.rptr = rptr;
  3176. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3177. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3178. return IRQ_HANDLED;
  3179. }
  3180. /*
  3181. * Debugfs info
  3182. */
  3183. #if defined(CONFIG_DEBUG_FS)
  3184. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3185. {
  3186. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3187. struct drm_device *dev = node->minor->dev;
  3188. struct radeon_device *rdev = dev->dev_private;
  3189. unsigned count, i, j;
  3190. radeon_ring_free_size(rdev);
  3191. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3192. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3193. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3194. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3195. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3196. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3197. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3198. seq_printf(m, "%u dwords in ring\n", count);
  3199. i = rdev->cp.rptr;
  3200. for (j = 0; j <= count; j++) {
  3201. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3202. i = (i + 1) & rdev->cp.ptr_mask;
  3203. }
  3204. return 0;
  3205. }
  3206. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3207. {
  3208. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3209. struct drm_device *dev = node->minor->dev;
  3210. struct radeon_device *rdev = dev->dev_private;
  3211. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3212. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3213. return 0;
  3214. }
  3215. static struct drm_info_list r600_mc_info_list[] = {
  3216. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3217. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3218. };
  3219. #endif
  3220. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3221. {
  3222. #if defined(CONFIG_DEBUG_FS)
  3223. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3224. #else
  3225. return 0;
  3226. #endif
  3227. }
  3228. /**
  3229. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3230. * rdev: radeon device structure
  3231. * bo: buffer object struct which userspace is waiting for idle
  3232. *
  3233. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3234. * through ring buffer, this leads to corruption in rendering, see
  3235. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3236. * directly perform HDP flush by writing register through MMIO.
  3237. */
  3238. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3239. {
  3240. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3241. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  3242. */
  3243. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3244. rdev->vram_scratch.ptr) {
  3245. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3246. u32 tmp;
  3247. WREG32(HDP_DEBUG1, 0);
  3248. tmp = readl((void __iomem *)ptr);
  3249. } else
  3250. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3251. }