hw_irq.h 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. #ifndef __ASM_SH_HW_IRQ_H
  2. #define __ASM_SH_HW_IRQ_H
  3. #include <linux/init.h>
  4. #include <asm/atomic.h>
  5. extern atomic_t irq_err_count;
  6. struct ipr_data {
  7. unsigned char irq;
  8. unsigned char ipr_idx; /* Index for the IPR registered */
  9. unsigned char shift; /* Number of bits to shift the data */
  10. unsigned char priority; /* The priority */
  11. };
  12. struct ipr_desc {
  13. unsigned long *ipr_offsets;
  14. unsigned int nr_offsets;
  15. struct ipr_data *ipr_data;
  16. unsigned int nr_irqs;
  17. struct irq_chip chip;
  18. };
  19. void register_ipr_controller(struct ipr_desc *);
  20. typedef unsigned char intc_enum;
  21. struct intc_vect {
  22. intc_enum enum_id;
  23. unsigned short vect;
  24. };
  25. #define INTC_VECT(enum_id, vect) { enum_id, vect }
  26. #define INTC_IRQ(enum_id, irq) INTC_VECT(enum_id, irq2evt(irq))
  27. struct intc_prio {
  28. intc_enum enum_id;
  29. unsigned char priority;
  30. };
  31. #define INTC_PRIO(enum_id, prio) { enum_id, prio }
  32. struct intc_group {
  33. intc_enum enum_id;
  34. intc_enum *enum_ids;
  35. };
  36. #define INTC_GROUP(enum_id, ids...) { enum_id, (intc_enum []) { ids, 0 } }
  37. struct intc_mask_reg {
  38. unsigned long set_reg, clr_reg, reg_width;
  39. intc_enum enum_ids[32];
  40. };
  41. struct intc_prio_reg {
  42. unsigned long set_reg, clr_reg, reg_width, field_width;
  43. intc_enum enum_ids[16];
  44. };
  45. struct intc_sense_reg {
  46. unsigned long reg, reg_width, field_width;
  47. intc_enum enum_ids[16];
  48. };
  49. struct intc_desc {
  50. struct intc_vect *vectors;
  51. unsigned int nr_vectors;
  52. struct intc_group *groups;
  53. unsigned int nr_groups;
  54. struct intc_prio *priorities;
  55. unsigned int nr_priorities;
  56. struct intc_mask_reg *mask_regs;
  57. unsigned int nr_mask_regs;
  58. struct intc_prio_reg *prio_regs;
  59. unsigned int nr_prio_regs;
  60. struct intc_sense_reg *sense_regs;
  61. unsigned int nr_sense_regs;
  62. struct irq_chip chip;
  63. };
  64. #define _INTC_ARRAY(a) a, sizeof(a)/sizeof(*a)
  65. #define DECLARE_INTC_DESC(symbol, chipname, vectors, groups, \
  66. priorities, mask_regs, prio_regs, sense_regs) \
  67. struct intc_desc symbol = { \
  68. _INTC_ARRAY(vectors), _INTC_ARRAY(groups), \
  69. _INTC_ARRAY(priorities), \
  70. _INTC_ARRAY(mask_regs), _INTC_ARRAY(prio_regs), \
  71. _INTC_ARRAY(sense_regs), \
  72. .chip.name = chipname, \
  73. }
  74. void __init register_intc_controller(struct intc_desc *desc);
  75. void __init plat_irq_setup(void);
  76. enum { IRQ_MODE_IRQ, IRQ_MODE_IRQ7654, IRQ_MODE_IRQ3210,
  77. IRQ_MODE_IRL7654, IRQ_MODE_IRL3210 };
  78. void __init plat_irq_setup_pins(int mode);
  79. #endif /* __ASM_SH_HW_IRQ_H */