intc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #define _INTC_MK(fn, idx, bit, value) \
  24. ((fn) << 24 | ((value) << 16) | ((idx) << 8) | (bit))
  25. #define _INTC_FN(h) (h >> 24)
  26. #define _INTC_VALUE(h) ((h >> 16) & 0xff)
  27. #define _INTC_IDX(h) ((h >> 8) & 0xff)
  28. #define _INTC_BIT(h) (h & 0xff)
  29. #define _INTC_PTR(desc, member, data) \
  30. (desc->member + _INTC_IDX(data))
  31. static inline struct intc_desc *get_intc_desc(unsigned int irq)
  32. {
  33. struct irq_chip *chip = get_irq_chip(irq);
  34. return (void *)((char *)chip - offsetof(struct intc_desc, chip));
  35. }
  36. static inline unsigned int set_field(unsigned int value,
  37. unsigned int field_value,
  38. unsigned int width,
  39. unsigned int shift)
  40. {
  41. value &= ~(((1 << width) - 1) << shift);
  42. value |= field_value << shift;
  43. return value;
  44. }
  45. static inline unsigned int set_prio_field(struct intc_desc *desc,
  46. unsigned int value,
  47. unsigned int priority,
  48. unsigned int data)
  49. {
  50. unsigned int width = _INTC_PTR(desc, prio_regs, data)->field_width;
  51. return set_field(value, priority, width, _INTC_BIT(data));
  52. }
  53. static void disable_prio_16(struct intc_desc *desc, unsigned int data)
  54. {
  55. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->set_reg;
  56. ctrl_outw(set_prio_field(desc, ctrl_inw(addr), 0, data), addr);
  57. }
  58. static void enable_prio_16(struct intc_desc *desc, unsigned int data)
  59. {
  60. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->set_reg;
  61. unsigned int prio = _INTC_VALUE(data);
  62. ctrl_outw(set_prio_field(desc, ctrl_inw(addr), prio, data), addr);
  63. }
  64. static void disable_prio_32(struct intc_desc *desc, unsigned int data)
  65. {
  66. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->set_reg;
  67. ctrl_outl(set_prio_field(desc, ctrl_inl(addr), 0, data), addr);
  68. }
  69. static void enable_prio_32(struct intc_desc *desc, unsigned int data)
  70. {
  71. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->set_reg;
  72. unsigned int prio = _INTC_VALUE(data);
  73. ctrl_outl(set_prio_field(desc, ctrl_inl(addr), prio, data), addr);
  74. }
  75. static void write_set_reg_8(struct intc_desc *desc, unsigned int data)
  76. {
  77. ctrl_outb(1 << _INTC_BIT(data),
  78. _INTC_PTR(desc, mask_regs, data)->set_reg);
  79. }
  80. static void write_clr_reg_8(struct intc_desc *desc, unsigned int data)
  81. {
  82. ctrl_outb(1 << _INTC_BIT(data),
  83. _INTC_PTR(desc, mask_regs, data)->clr_reg);
  84. }
  85. static void write_set_reg_32(struct intc_desc *desc, unsigned int data)
  86. {
  87. ctrl_outl(1 << _INTC_BIT(data),
  88. _INTC_PTR(desc, mask_regs, data)->set_reg);
  89. }
  90. static void write_clr_reg_32(struct intc_desc *desc, unsigned int data)
  91. {
  92. ctrl_outl(1 << _INTC_BIT(data),
  93. _INTC_PTR(desc, mask_regs, data)->clr_reg);
  94. }
  95. static void or_set_reg_16(struct intc_desc *desc, unsigned int data)
  96. {
  97. unsigned long addr = _INTC_PTR(desc, mask_regs, data)->set_reg;
  98. ctrl_outw(ctrl_inw(addr) | 1 << _INTC_BIT(data), addr);
  99. }
  100. static void and_set_reg_16(struct intc_desc *desc, unsigned int data)
  101. {
  102. unsigned long addr = _INTC_PTR(desc, mask_regs, data)->set_reg;
  103. ctrl_outw(ctrl_inw(addr) & ~(1 << _INTC_BIT(data)), addr);
  104. }
  105. static void or_set_reg_32(struct intc_desc *desc, unsigned int data)
  106. {
  107. unsigned long addr = _INTC_PTR(desc, mask_regs, data)->set_reg;
  108. ctrl_outl(ctrl_inl(addr) | 1 << _INTC_BIT(data), addr);
  109. }
  110. static void and_set_reg_32(struct intc_desc *desc, unsigned int data)
  111. {
  112. unsigned long addr = _INTC_PTR(desc, mask_regs, data)->set_reg;
  113. ctrl_outl(ctrl_inl(addr) & ~(1 << _INTC_BIT(data)), addr);
  114. }
  115. enum { REG_FN_ERROR=0,
  116. REG_FN_DUAL_8, REG_FN_DUAL_32,
  117. REG_FN_ENA_16, REG_FN_ENA_32,
  118. REG_FN_PRIO_16, REG_FN_PRIO_32 };
  119. static struct {
  120. void (*enable)(struct intc_desc *, unsigned int);
  121. void (*disable)(struct intc_desc *, unsigned int);
  122. } intc_reg_fns[] = {
  123. [REG_FN_DUAL_8] = { write_clr_reg_8, write_set_reg_8 },
  124. [REG_FN_DUAL_32] = { write_clr_reg_32, write_set_reg_32 },
  125. [REG_FN_ENA_16] = { or_set_reg_16, and_set_reg_16 },
  126. [REG_FN_ENA_32] = { or_set_reg_32, and_set_reg_32 },
  127. [REG_FN_PRIO_16] = { enable_prio_16, disable_prio_16 },
  128. [REG_FN_PRIO_32] = { enable_prio_32, disable_prio_32 },
  129. };
  130. static void intc_enable(unsigned int irq)
  131. {
  132. struct intc_desc *desc = get_intc_desc(irq);
  133. unsigned int data = (unsigned int) get_irq_chip_data(irq);
  134. intc_reg_fns[_INTC_FN(data)].enable(desc, data);
  135. }
  136. static void intc_disable(unsigned int irq)
  137. {
  138. struct intc_desc *desc = get_intc_desc(irq);
  139. unsigned int data = (unsigned int) get_irq_chip_data(irq);
  140. intc_reg_fns[_INTC_FN(data)].disable(desc, data);
  141. }
  142. static void set_sense_16(struct intc_desc *desc, unsigned int data)
  143. {
  144. unsigned long addr = _INTC_PTR(desc, sense_regs, data)->reg;
  145. unsigned int width = _INTC_PTR(desc, sense_regs, data)->field_width;
  146. unsigned int bit = _INTC_BIT(data);
  147. unsigned int value = _INTC_VALUE(data);
  148. ctrl_outw(set_field(ctrl_inw(addr), value, width, bit), addr);
  149. }
  150. static void set_sense_32(struct intc_desc *desc, unsigned int data)
  151. {
  152. unsigned long addr = _INTC_PTR(desc, sense_regs, data)->reg;
  153. unsigned int width = _INTC_PTR(desc, sense_regs, data)->field_width;
  154. unsigned int bit = _INTC_BIT(data);
  155. unsigned int value = _INTC_VALUE(data);
  156. ctrl_outl(set_field(ctrl_inl(addr), value, width, bit), addr);
  157. }
  158. #define VALID(x) (x | 0x80)
  159. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  160. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  161. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  162. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  163. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  164. };
  165. static int intc_set_sense(unsigned int irq, unsigned int type)
  166. {
  167. struct intc_desc *desc = get_intc_desc(irq);
  168. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  169. unsigned int i, j, data, bit;
  170. intc_enum enum_id = 0;
  171. for (i = 0; i < desc->nr_vectors; i++) {
  172. struct intc_vect *vect = desc->vectors + i;
  173. if (evt2irq(vect->vect) != irq)
  174. continue;
  175. enum_id = vect->enum_id;
  176. break;
  177. }
  178. if (!enum_id || !value || !desc->sense_regs)
  179. return -EINVAL;
  180. value ^= VALID(0);
  181. for (i = 0; i < desc->nr_sense_regs; i++) {
  182. struct intc_sense_reg *sr = desc->sense_regs + i;
  183. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  184. if (sr->enum_ids[j] != enum_id)
  185. continue;
  186. bit = sr->reg_width - ((j + 1) * sr->field_width);
  187. data = _INTC_MK(0, i, bit, value);
  188. switch(sr->reg_width) {
  189. case 16:
  190. set_sense_16(desc, data);
  191. break;
  192. case 32:
  193. set_sense_32(desc, data);
  194. break;
  195. }
  196. return 0;
  197. }
  198. }
  199. return -EINVAL;
  200. }
  201. static unsigned int __init intc_find_dual_handler(unsigned int width)
  202. {
  203. switch (width) {
  204. case 8:
  205. return REG_FN_DUAL_8;
  206. case 32:
  207. return REG_FN_DUAL_32;
  208. }
  209. BUG();
  210. return REG_FN_ERROR;
  211. }
  212. static unsigned int __init intc_find_prio_handler(unsigned int width)
  213. {
  214. switch (width) {
  215. case 16:
  216. return REG_FN_PRIO_16;
  217. case 32:
  218. return REG_FN_PRIO_32;
  219. }
  220. BUG();
  221. return REG_FN_ERROR;
  222. }
  223. static unsigned int __init intc_find_ena_handler(unsigned int width)
  224. {
  225. switch (width) {
  226. case 16:
  227. return REG_FN_ENA_16;
  228. case 32:
  229. return REG_FN_ENA_32;
  230. }
  231. BUG();
  232. return REG_FN_ERROR;
  233. }
  234. static intc_enum __init intc_grp_id(struct intc_desc *desc, intc_enum enum_id)
  235. {
  236. struct intc_group *g = desc->groups;
  237. unsigned int i, j;
  238. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  239. g = desc->groups + i;
  240. for (j = 0; g->enum_ids[j]; j++) {
  241. if (g->enum_ids[j] != enum_id)
  242. continue;
  243. return g->enum_id;
  244. }
  245. }
  246. return 0;
  247. }
  248. static unsigned int __init intc_prio_value(struct intc_desc *desc,
  249. intc_enum enum_id, int do_grps)
  250. {
  251. struct intc_prio *p = desc->priorities;
  252. unsigned int i;
  253. for (i = 0; p && enum_id && i < desc->nr_priorities; i++) {
  254. p = desc->priorities + i;
  255. if (p->enum_id != enum_id)
  256. continue;
  257. return p->priority;
  258. }
  259. if (do_grps)
  260. return intc_prio_value(desc, intc_grp_id(desc, enum_id), 0);
  261. /* default to the lowest priority possible if no priority is set
  262. * - this needs to be at least 2 for 5-bit priorities on 7780
  263. */
  264. return 2;
  265. }
  266. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  267. intc_enum enum_id, int do_grps)
  268. {
  269. struct intc_mask_reg *mr = desc->mask_regs;
  270. unsigned int i, j, fn;
  271. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  272. mr = desc->mask_regs + i;
  273. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  274. if (mr->enum_ids[j] != enum_id)
  275. continue;
  276. switch (mr->clr_reg) {
  277. case 1: /* 1 = enabled interrupt - "enable" register */
  278. fn = intc_find_ena_handler(mr->reg_width);
  279. break;
  280. default:
  281. fn = intc_find_dual_handler(mr->reg_width);
  282. }
  283. if (fn == REG_FN_ERROR)
  284. return 0;
  285. return _INTC_MK(fn, i, (mr->reg_width - 1) - j, 0);
  286. }
  287. }
  288. if (do_grps)
  289. return intc_mask_data(desc, intc_grp_id(desc, enum_id), 0);
  290. return 0;
  291. }
  292. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  293. intc_enum enum_id, int do_grps)
  294. {
  295. struct intc_prio_reg *pr = desc->prio_regs;
  296. unsigned int i, j, fn, bit, prio;
  297. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  298. pr = desc->prio_regs + i;
  299. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  300. if (pr->enum_ids[j] != enum_id)
  301. continue;
  302. fn = intc_find_prio_handler(pr->reg_width);
  303. if (fn == REG_FN_ERROR)
  304. return 0;
  305. prio = intc_prio_value(desc, enum_id, 1);
  306. bit = pr->reg_width - ((j + 1) * pr->field_width);
  307. BUG_ON(bit < 0);
  308. return _INTC_MK(fn, i, bit, prio);
  309. }
  310. }
  311. if (do_grps)
  312. return intc_prio_data(desc, intc_grp_id(desc, enum_id), 0);
  313. return 0;
  314. }
  315. static void __init intc_register_irq(struct intc_desc *desc, intc_enum enum_id,
  316. unsigned int irq)
  317. {
  318. unsigned int data[2], primary;
  319. /* Prefer single interrupt source bitmap over other combinations:
  320. * 1. bitmap, single interrupt source
  321. * 2. priority, single interrupt source
  322. * 3. bitmap, multiple interrupt sources (groups)
  323. * 4. priority, multiple interrupt sources (groups)
  324. */
  325. data[0] = intc_mask_data(desc, enum_id, 0);
  326. data[1] = intc_prio_data(desc, enum_id, 0);
  327. primary = 0;
  328. if (!data[0] && data[1])
  329. primary = 1;
  330. data[0] = data[0] ? data[0] : intc_mask_data(desc, enum_id, 1);
  331. data[1] = data[1] ? data[1] : intc_prio_data(desc, enum_id, 1);
  332. if (!data[primary])
  333. primary ^= 1;
  334. BUG_ON(!data[primary]); /* must have primary masking method */
  335. disable_irq_nosync(irq);
  336. set_irq_chip_and_handler_name(irq, &desc->chip,
  337. handle_level_irq, "level");
  338. set_irq_chip_data(irq, (void *)data[primary]);
  339. /* enable secondary masking method if present */
  340. if (data[!primary])
  341. intc_reg_fns[_INTC_FN(data[!primary])].enable(desc,
  342. data[!primary]);
  343. /* irq should be disabled by default */
  344. desc->chip.mask(irq);
  345. }
  346. void __init register_intc_controller(struct intc_desc *desc)
  347. {
  348. unsigned int i;
  349. desc->chip.mask = intc_disable;
  350. desc->chip.unmask = intc_enable;
  351. desc->chip.mask_ack = intc_disable;
  352. desc->chip.set_type = intc_set_sense;
  353. for (i = 0; i < desc->nr_vectors; i++) {
  354. struct intc_vect *vect = desc->vectors + i;
  355. intc_register_irq(desc, vect->enum_id, evt2irq(vect->vect));
  356. }
  357. }