tg3.c 395 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 112
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "July 11, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_RING_SIZE 512
  92. #define TG3_DEF_RX_RING_PENDING 200
  93. #define TG3_RX_JUMBO_RING_SIZE 256
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_RX_RCB_RING_SIZE(tp) \
  103. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  104. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  105. #define TG3_TX_RING_SIZE 512
  106. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  107. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RING_SIZE)
  109. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  110. TG3_RX_JUMBO_RING_SIZE)
  111. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  112. TG3_RX_RCB_RING_SIZE(tp))
  113. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  114. TG3_TX_RING_SIZE)
  115. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  116. #define TG3_RX_DMA_ALIGN 16
  117. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  118. #define TG3_DMA_BYTE_ENAB 64
  119. #define TG3_RX_STD_DMA_SZ 1536
  120. #define TG3_RX_JMB_DMA_SZ 9046
  121. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  122. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  123. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  124. #define TG3_RX_STD_BUFF_RING_SIZE \
  125. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  126. #define TG3_RX_JMB_BUFF_RING_SIZE \
  127. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  128. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  129. * that are at least dword aligned when used in PCIX mode. The driver
  130. * works around this bug by double copying the packet. This workaround
  131. * is built into the normal double copy length check for efficiency.
  132. *
  133. * However, the double copy is only necessary on those architectures
  134. * where unaligned memory accesses are inefficient. For those architectures
  135. * where unaligned memory accesses incur little penalty, we can reintegrate
  136. * the 5701 in the normal rx path. Doing so saves a device structure
  137. * dereference by hardcoding the double copy threshold in place.
  138. */
  139. #define TG3_RX_COPY_THRESHOLD 256
  140. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  141. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  142. #else
  143. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  144. #endif
  145. /* minimum number of free TX descriptors required to wake up TX process */
  146. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  147. #define TG3_RAW_IP_ALIGN 2
  148. /* number of ETHTOOL_GSTATS u64's */
  149. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  150. #define TG3_NUM_TEST 6
  151. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  152. #define FIRMWARE_TG3 "tigon/tg3.bin"
  153. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  154. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  155. static char version[] __devinitdata =
  156. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  157. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  158. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  159. MODULE_LICENSE("GPL");
  160. MODULE_VERSION(DRV_MODULE_VERSION);
  161. MODULE_FIRMWARE(FIRMWARE_TG3);
  162. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  163. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  164. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  165. module_param(tg3_debug, int, 0);
  166. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  167. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  248. {}
  249. };
  250. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  251. static const struct {
  252. const char string[ETH_GSTRING_LEN];
  253. } ethtool_stats_keys[TG3_NUM_STATS] = {
  254. { "rx_octets" },
  255. { "rx_fragments" },
  256. { "rx_ucast_packets" },
  257. { "rx_mcast_packets" },
  258. { "rx_bcast_packets" },
  259. { "rx_fcs_errors" },
  260. { "rx_align_errors" },
  261. { "rx_xon_pause_rcvd" },
  262. { "rx_xoff_pause_rcvd" },
  263. { "rx_mac_ctrl_rcvd" },
  264. { "rx_xoff_entered" },
  265. { "rx_frame_too_long_errors" },
  266. { "rx_jabbers" },
  267. { "rx_undersize_packets" },
  268. { "rx_in_length_errors" },
  269. { "rx_out_length_errors" },
  270. { "rx_64_or_less_octet_packets" },
  271. { "rx_65_to_127_octet_packets" },
  272. { "rx_128_to_255_octet_packets" },
  273. { "rx_256_to_511_octet_packets" },
  274. { "rx_512_to_1023_octet_packets" },
  275. { "rx_1024_to_1522_octet_packets" },
  276. { "rx_1523_to_2047_octet_packets" },
  277. { "rx_2048_to_4095_octet_packets" },
  278. { "rx_4096_to_8191_octet_packets" },
  279. { "rx_8192_to_9022_octet_packets" },
  280. { "tx_octets" },
  281. { "tx_collisions" },
  282. { "tx_xon_sent" },
  283. { "tx_xoff_sent" },
  284. { "tx_flow_control" },
  285. { "tx_mac_errors" },
  286. { "tx_single_collisions" },
  287. { "tx_mult_collisions" },
  288. { "tx_deferred" },
  289. { "tx_excessive_collisions" },
  290. { "tx_late_collisions" },
  291. { "tx_collide_2times" },
  292. { "tx_collide_3times" },
  293. { "tx_collide_4times" },
  294. { "tx_collide_5times" },
  295. { "tx_collide_6times" },
  296. { "tx_collide_7times" },
  297. { "tx_collide_8times" },
  298. { "tx_collide_9times" },
  299. { "tx_collide_10times" },
  300. { "tx_collide_11times" },
  301. { "tx_collide_12times" },
  302. { "tx_collide_13times" },
  303. { "tx_collide_14times" },
  304. { "tx_collide_15times" },
  305. { "tx_ucast_packets" },
  306. { "tx_mcast_packets" },
  307. { "tx_bcast_packets" },
  308. { "tx_carrier_sense_errors" },
  309. { "tx_discards" },
  310. { "tx_errors" },
  311. { "dma_writeq_full" },
  312. { "dma_write_prioq_full" },
  313. { "rxbds_empty" },
  314. { "rx_discards" },
  315. { "rx_errors" },
  316. { "rx_threshold_hit" },
  317. { "dma_readq_full" },
  318. { "dma_read_prioq_full" },
  319. { "tx_comp_queue_full" },
  320. { "ring_set_send_prod_index" },
  321. { "ring_status_update" },
  322. { "nic_irqs" },
  323. { "nic_avoided_irqs" },
  324. { "nic_tx_threshold_hit" }
  325. };
  326. static const struct {
  327. const char string[ETH_GSTRING_LEN];
  328. } ethtool_test_keys[TG3_NUM_TEST] = {
  329. { "nvram test (online) " },
  330. { "link test (online) " },
  331. { "register test (offline)" },
  332. { "memory test (offline)" },
  333. { "loopback test (offline)" },
  334. { "interrupt test (offline)" },
  335. };
  336. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  337. {
  338. writel(val, tp->regs + off);
  339. }
  340. static u32 tg3_read32(struct tg3 *tp, u32 off)
  341. {
  342. return readl(tp->regs + off);
  343. }
  344. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  345. {
  346. writel(val, tp->aperegs + off);
  347. }
  348. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  349. {
  350. return readl(tp->aperegs + off);
  351. }
  352. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  353. {
  354. unsigned long flags;
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. }
  360. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  361. {
  362. writel(val, tp->regs + off);
  363. readl(tp->regs + off);
  364. }
  365. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  366. {
  367. unsigned long flags;
  368. u32 val;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  371. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. return val;
  374. }
  375. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  376. {
  377. unsigned long flags;
  378. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  379. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  380. TG3_64BIT_REG_LOW, val);
  381. return;
  382. }
  383. if (off == TG3_RX_STD_PROD_IDX_REG) {
  384. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  385. TG3_64BIT_REG_LOW, val);
  386. return;
  387. }
  388. spin_lock_irqsave(&tp->indirect_lock, flags);
  389. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  390. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  391. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  392. /* In indirect mode when disabling interrupts, we also need
  393. * to clear the interrupt bit in the GRC local ctrl register.
  394. */
  395. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  396. (val == 0x1)) {
  397. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  398. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  399. }
  400. }
  401. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  402. {
  403. unsigned long flags;
  404. u32 val;
  405. spin_lock_irqsave(&tp->indirect_lock, flags);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  407. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  408. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  409. return val;
  410. }
  411. /* usec_wait specifies the wait time in usec when writing to certain registers
  412. * where it is unsafe to read back the register without some delay.
  413. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  414. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  415. */
  416. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  417. {
  418. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  419. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. /* Non-posted methods */
  421. tp->write32(tp, off, val);
  422. else {
  423. /* Posted method */
  424. tg3_write32(tp, off, val);
  425. if (usec_wait)
  426. udelay(usec_wait);
  427. tp->read32(tp, off);
  428. }
  429. /* Wait again after the read for the posted method to guarantee that
  430. * the wait time is met.
  431. */
  432. if (usec_wait)
  433. udelay(usec_wait);
  434. }
  435. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. tp->write32_mbox(tp, off, val);
  438. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  439. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  440. tp->read32_mbox(tp, off);
  441. }
  442. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. void __iomem *mbox = tp->regs + off;
  445. writel(val, mbox);
  446. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  447. writel(val, mbox);
  448. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  449. readl(mbox);
  450. }
  451. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  452. {
  453. return readl(tp->regs + off + GRCMBOX_BASE);
  454. }
  455. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  456. {
  457. writel(val, tp->regs + off + GRCMBOX_BASE);
  458. }
  459. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  460. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  461. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  462. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  463. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  464. #define tw32(reg, val) tp->write32(tp, reg, val)
  465. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  466. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  467. #define tr32(reg) tp->read32(tp, reg)
  468. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  469. {
  470. unsigned long flags;
  471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  472. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  473. return;
  474. spin_lock_irqsave(&tp->indirect_lock, flags);
  475. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  476. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  477. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  478. /* Always leave this as zero. */
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  480. } else {
  481. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  482. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  483. /* Always leave this as zero. */
  484. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  485. }
  486. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  487. }
  488. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  489. {
  490. unsigned long flags;
  491. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  492. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  493. *val = 0;
  494. return;
  495. }
  496. spin_lock_irqsave(&tp->indirect_lock, flags);
  497. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  498. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  499. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  500. /* Always leave this as zero. */
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  502. } else {
  503. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  504. *val = tr32(TG3PCI_MEM_WIN_DATA);
  505. /* Always leave this as zero. */
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  507. }
  508. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  509. }
  510. static void tg3_ape_lock_init(struct tg3 *tp)
  511. {
  512. int i;
  513. u32 regbase;
  514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  515. regbase = TG3_APE_LOCK_GRANT;
  516. else
  517. regbase = TG3_APE_PER_LOCK_GRANT;
  518. /* Make sure the driver hasn't any stale locks. */
  519. for (i = 0; i < 8; i++)
  520. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  521. }
  522. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  523. {
  524. int i, off;
  525. int ret = 0;
  526. u32 status, req, gnt;
  527. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  528. return 0;
  529. switch (locknum) {
  530. case TG3_APE_LOCK_GRC:
  531. case TG3_APE_LOCK_MEM:
  532. break;
  533. default:
  534. return -EINVAL;
  535. }
  536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  537. req = TG3_APE_LOCK_REQ;
  538. gnt = TG3_APE_LOCK_GRANT;
  539. } else {
  540. req = TG3_APE_PER_LOCK_REQ;
  541. gnt = TG3_APE_PER_LOCK_GRANT;
  542. }
  543. off = 4 * locknum;
  544. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  545. /* Wait for up to 1 millisecond to acquire lock. */
  546. for (i = 0; i < 100; i++) {
  547. status = tg3_ape_read32(tp, gnt + off);
  548. if (status == APE_LOCK_GRANT_DRIVER)
  549. break;
  550. udelay(10);
  551. }
  552. if (status != APE_LOCK_GRANT_DRIVER) {
  553. /* Revoke the lock request. */
  554. tg3_ape_write32(tp, gnt + off,
  555. APE_LOCK_GRANT_DRIVER);
  556. ret = -EBUSY;
  557. }
  558. return ret;
  559. }
  560. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  561. {
  562. u32 gnt;
  563. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  564. return;
  565. switch (locknum) {
  566. case TG3_APE_LOCK_GRC:
  567. case TG3_APE_LOCK_MEM:
  568. break;
  569. default:
  570. return;
  571. }
  572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  573. gnt = TG3_APE_LOCK_GRANT;
  574. else
  575. gnt = TG3_APE_PER_LOCK_GRANT;
  576. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  577. }
  578. static void tg3_disable_ints(struct tg3 *tp)
  579. {
  580. int i;
  581. tw32(TG3PCI_MISC_HOST_CTRL,
  582. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  583. for (i = 0; i < tp->irq_max; i++)
  584. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  585. }
  586. static void tg3_enable_ints(struct tg3 *tp)
  587. {
  588. int i;
  589. tp->irq_sync = 0;
  590. wmb();
  591. tw32(TG3PCI_MISC_HOST_CTRL,
  592. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  593. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  594. for (i = 0; i < tp->irq_cnt; i++) {
  595. struct tg3_napi *tnapi = &tp->napi[i];
  596. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  597. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  598. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  599. tp->coal_now |= tnapi->coal_now;
  600. }
  601. /* Force an initial interrupt */
  602. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  603. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  604. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  605. else
  606. tw32(HOSTCC_MODE, tp->coal_now);
  607. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  608. }
  609. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  610. {
  611. struct tg3 *tp = tnapi->tp;
  612. struct tg3_hw_status *sblk = tnapi->hw_status;
  613. unsigned int work_exists = 0;
  614. /* check for phy events */
  615. if (!(tp->tg3_flags &
  616. (TG3_FLAG_USE_LINKCHG_REG |
  617. TG3_FLAG_POLL_SERDES))) {
  618. if (sblk->status & SD_STATUS_LINK_CHG)
  619. work_exists = 1;
  620. }
  621. /* check for RX/TX work to do */
  622. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  623. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  624. work_exists = 1;
  625. return work_exists;
  626. }
  627. /* tg3_int_reenable
  628. * similar to tg3_enable_ints, but it accurately determines whether there
  629. * is new work pending and can return without flushing the PIO write
  630. * which reenables interrupts
  631. */
  632. static void tg3_int_reenable(struct tg3_napi *tnapi)
  633. {
  634. struct tg3 *tp = tnapi->tp;
  635. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  636. mmiowb();
  637. /* When doing tagged status, this work check is unnecessary.
  638. * The last_tag we write above tells the chip which piece of
  639. * work we've completed.
  640. */
  641. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  642. tg3_has_work(tnapi))
  643. tw32(HOSTCC_MODE, tp->coalesce_mode |
  644. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  645. }
  646. static void tg3_napi_disable(struct tg3 *tp)
  647. {
  648. int i;
  649. for (i = tp->irq_cnt - 1; i >= 0; i--)
  650. napi_disable(&tp->napi[i].napi);
  651. }
  652. static void tg3_napi_enable(struct tg3 *tp)
  653. {
  654. int i;
  655. for (i = 0; i < tp->irq_cnt; i++)
  656. napi_enable(&tp->napi[i].napi);
  657. }
  658. static inline void tg3_netif_stop(struct tg3 *tp)
  659. {
  660. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  661. tg3_napi_disable(tp);
  662. netif_tx_disable(tp->dev);
  663. }
  664. static inline void tg3_netif_start(struct tg3 *tp)
  665. {
  666. /* NOTE: unconditional netif_tx_wake_all_queues is only
  667. * appropriate so long as all callers are assured to
  668. * have free tx slots (such as after tg3_init_hw)
  669. */
  670. netif_tx_wake_all_queues(tp->dev);
  671. tg3_napi_enable(tp);
  672. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  673. tg3_enable_ints(tp);
  674. }
  675. static void tg3_switch_clocks(struct tg3 *tp)
  676. {
  677. u32 clock_ctrl;
  678. u32 orig_clock_ctrl;
  679. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  680. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  681. return;
  682. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  683. orig_clock_ctrl = clock_ctrl;
  684. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  685. CLOCK_CTRL_CLKRUN_OENABLE |
  686. 0x1f);
  687. tp->pci_clock_ctrl = clock_ctrl;
  688. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  689. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  690. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  691. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  692. }
  693. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  694. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  695. clock_ctrl |
  696. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  697. 40);
  698. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  699. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  700. 40);
  701. }
  702. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  703. }
  704. #define PHY_BUSY_LOOPS 5000
  705. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  706. {
  707. u32 frame_val;
  708. unsigned int loops;
  709. int ret;
  710. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  711. tw32_f(MAC_MI_MODE,
  712. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  713. udelay(80);
  714. }
  715. *val = 0x0;
  716. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  717. MI_COM_PHY_ADDR_MASK);
  718. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  719. MI_COM_REG_ADDR_MASK);
  720. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  721. tw32_f(MAC_MI_COM, frame_val);
  722. loops = PHY_BUSY_LOOPS;
  723. while (loops != 0) {
  724. udelay(10);
  725. frame_val = tr32(MAC_MI_COM);
  726. if ((frame_val & MI_COM_BUSY) == 0) {
  727. udelay(5);
  728. frame_val = tr32(MAC_MI_COM);
  729. break;
  730. }
  731. loops -= 1;
  732. }
  733. ret = -EBUSY;
  734. if (loops != 0) {
  735. *val = frame_val & MI_COM_DATA_MASK;
  736. ret = 0;
  737. }
  738. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  740. udelay(80);
  741. }
  742. return ret;
  743. }
  744. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  745. {
  746. u32 frame_val;
  747. unsigned int loops;
  748. int ret;
  749. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  750. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  751. return 0;
  752. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  753. tw32_f(MAC_MI_MODE,
  754. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  755. udelay(80);
  756. }
  757. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  758. MI_COM_PHY_ADDR_MASK);
  759. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  760. MI_COM_REG_ADDR_MASK);
  761. frame_val |= (val & MI_COM_DATA_MASK);
  762. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  763. tw32_f(MAC_MI_COM, frame_val);
  764. loops = PHY_BUSY_LOOPS;
  765. while (loops != 0) {
  766. udelay(10);
  767. frame_val = tr32(MAC_MI_COM);
  768. if ((frame_val & MI_COM_BUSY) == 0) {
  769. udelay(5);
  770. frame_val = tr32(MAC_MI_COM);
  771. break;
  772. }
  773. loops -= 1;
  774. }
  775. ret = -EBUSY;
  776. if (loops != 0)
  777. ret = 0;
  778. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  779. tw32_f(MAC_MI_MODE, tp->mi_mode);
  780. udelay(80);
  781. }
  782. return ret;
  783. }
  784. static int tg3_bmcr_reset(struct tg3 *tp)
  785. {
  786. u32 phy_control;
  787. int limit, err;
  788. /* OK, reset it, and poll the BMCR_RESET bit until it
  789. * clears or we time out.
  790. */
  791. phy_control = BMCR_RESET;
  792. err = tg3_writephy(tp, MII_BMCR, phy_control);
  793. if (err != 0)
  794. return -EBUSY;
  795. limit = 5000;
  796. while (limit--) {
  797. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  798. if (err != 0)
  799. return -EBUSY;
  800. if ((phy_control & BMCR_RESET) == 0) {
  801. udelay(40);
  802. break;
  803. }
  804. udelay(10);
  805. }
  806. if (limit < 0)
  807. return -EBUSY;
  808. return 0;
  809. }
  810. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  811. {
  812. struct tg3 *tp = bp->priv;
  813. u32 val;
  814. spin_lock_bh(&tp->lock);
  815. if (tg3_readphy(tp, reg, &val))
  816. val = -EIO;
  817. spin_unlock_bh(&tp->lock);
  818. return val;
  819. }
  820. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  821. {
  822. struct tg3 *tp = bp->priv;
  823. u32 ret = 0;
  824. spin_lock_bh(&tp->lock);
  825. if (tg3_writephy(tp, reg, val))
  826. ret = -EIO;
  827. spin_unlock_bh(&tp->lock);
  828. return ret;
  829. }
  830. static int tg3_mdio_reset(struct mii_bus *bp)
  831. {
  832. return 0;
  833. }
  834. static void tg3_mdio_config_5785(struct tg3 *tp)
  835. {
  836. u32 val;
  837. struct phy_device *phydev;
  838. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  839. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  840. case PHY_ID_BCM50610:
  841. case PHY_ID_BCM50610M:
  842. val = MAC_PHYCFG2_50610_LED_MODES;
  843. break;
  844. case PHY_ID_BCMAC131:
  845. val = MAC_PHYCFG2_AC131_LED_MODES;
  846. break;
  847. case PHY_ID_RTL8211C:
  848. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  849. break;
  850. case PHY_ID_RTL8201E:
  851. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  852. break;
  853. default:
  854. return;
  855. }
  856. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  857. tw32(MAC_PHYCFG2, val);
  858. val = tr32(MAC_PHYCFG1);
  859. val &= ~(MAC_PHYCFG1_RGMII_INT |
  860. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  861. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  862. tw32(MAC_PHYCFG1, val);
  863. return;
  864. }
  865. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  866. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  867. MAC_PHYCFG2_FMODE_MASK_MASK |
  868. MAC_PHYCFG2_GMODE_MASK_MASK |
  869. MAC_PHYCFG2_ACT_MASK_MASK |
  870. MAC_PHYCFG2_QUAL_MASK_MASK |
  871. MAC_PHYCFG2_INBAND_ENABLE;
  872. tw32(MAC_PHYCFG2, val);
  873. val = tr32(MAC_PHYCFG1);
  874. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  875. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  876. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  877. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  878. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  879. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  880. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  881. }
  882. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  883. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  884. tw32(MAC_PHYCFG1, val);
  885. val = tr32(MAC_EXT_RGMII_MODE);
  886. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  887. MAC_RGMII_MODE_RX_QUALITY |
  888. MAC_RGMII_MODE_RX_ACTIVITY |
  889. MAC_RGMII_MODE_RX_ENG_DET |
  890. MAC_RGMII_MODE_TX_ENABLE |
  891. MAC_RGMII_MODE_TX_LOWPWR |
  892. MAC_RGMII_MODE_TX_RESET);
  893. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  894. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  895. val |= MAC_RGMII_MODE_RX_INT_B |
  896. MAC_RGMII_MODE_RX_QUALITY |
  897. MAC_RGMII_MODE_RX_ACTIVITY |
  898. MAC_RGMII_MODE_RX_ENG_DET;
  899. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  900. val |= MAC_RGMII_MODE_TX_ENABLE |
  901. MAC_RGMII_MODE_TX_LOWPWR |
  902. MAC_RGMII_MODE_TX_RESET;
  903. }
  904. tw32(MAC_EXT_RGMII_MODE, val);
  905. }
  906. static void tg3_mdio_start(struct tg3 *tp)
  907. {
  908. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  909. tw32_f(MAC_MI_MODE, tp->mi_mode);
  910. udelay(80);
  911. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  913. tg3_mdio_config_5785(tp);
  914. }
  915. static int tg3_mdio_init(struct tg3 *tp)
  916. {
  917. int i;
  918. u32 reg;
  919. struct phy_device *phydev;
  920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  922. u32 is_serdes;
  923. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  924. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  925. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  926. else
  927. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  928. TG3_CPMU_PHY_STRAP_IS_SERDES;
  929. if (is_serdes)
  930. tp->phy_addr += 7;
  931. } else
  932. tp->phy_addr = TG3_PHY_MII_ADDR;
  933. tg3_mdio_start(tp);
  934. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  935. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  936. return 0;
  937. tp->mdio_bus = mdiobus_alloc();
  938. if (tp->mdio_bus == NULL)
  939. return -ENOMEM;
  940. tp->mdio_bus->name = "tg3 mdio bus";
  941. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  942. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  943. tp->mdio_bus->priv = tp;
  944. tp->mdio_bus->parent = &tp->pdev->dev;
  945. tp->mdio_bus->read = &tg3_mdio_read;
  946. tp->mdio_bus->write = &tg3_mdio_write;
  947. tp->mdio_bus->reset = &tg3_mdio_reset;
  948. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  949. tp->mdio_bus->irq = &tp->mdio_irq[0];
  950. for (i = 0; i < PHY_MAX_ADDR; i++)
  951. tp->mdio_bus->irq[i] = PHY_POLL;
  952. /* The bus registration will look for all the PHYs on the mdio bus.
  953. * Unfortunately, it does not ensure the PHY is powered up before
  954. * accessing the PHY ID registers. A chip reset is the
  955. * quickest way to bring the device back to an operational state..
  956. */
  957. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  958. tg3_bmcr_reset(tp);
  959. i = mdiobus_register(tp->mdio_bus);
  960. if (i) {
  961. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  962. mdiobus_free(tp->mdio_bus);
  963. return i;
  964. }
  965. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  966. if (!phydev || !phydev->drv) {
  967. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  968. mdiobus_unregister(tp->mdio_bus);
  969. mdiobus_free(tp->mdio_bus);
  970. return -ENODEV;
  971. }
  972. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  973. case PHY_ID_BCM57780:
  974. phydev->interface = PHY_INTERFACE_MODE_GMII;
  975. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  976. break;
  977. case PHY_ID_BCM50610:
  978. case PHY_ID_BCM50610M:
  979. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  980. PHY_BRCM_RX_REFCLK_UNUSED |
  981. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  982. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  983. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  984. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  985. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  986. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  987. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  988. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  989. /* fallthru */
  990. case PHY_ID_RTL8211C:
  991. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  992. break;
  993. case PHY_ID_RTL8201E:
  994. case PHY_ID_BCMAC131:
  995. phydev->interface = PHY_INTERFACE_MODE_MII;
  996. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  997. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  998. break;
  999. }
  1000. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1002. tg3_mdio_config_5785(tp);
  1003. return 0;
  1004. }
  1005. static void tg3_mdio_fini(struct tg3 *tp)
  1006. {
  1007. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1008. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1009. mdiobus_unregister(tp->mdio_bus);
  1010. mdiobus_free(tp->mdio_bus);
  1011. }
  1012. }
  1013. /* tp->lock is held. */
  1014. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1015. {
  1016. u32 val;
  1017. val = tr32(GRC_RX_CPU_EVENT);
  1018. val |= GRC_RX_CPU_DRIVER_EVENT;
  1019. tw32_f(GRC_RX_CPU_EVENT, val);
  1020. tp->last_event_jiffies = jiffies;
  1021. }
  1022. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1023. /* tp->lock is held. */
  1024. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1025. {
  1026. int i;
  1027. unsigned int delay_cnt;
  1028. long time_remain;
  1029. /* If enough time has passed, no wait is necessary. */
  1030. time_remain = (long)(tp->last_event_jiffies + 1 +
  1031. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1032. (long)jiffies;
  1033. if (time_remain < 0)
  1034. return;
  1035. /* Check if we can shorten the wait time. */
  1036. delay_cnt = jiffies_to_usecs(time_remain);
  1037. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1038. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1039. delay_cnt = (delay_cnt >> 3) + 1;
  1040. for (i = 0; i < delay_cnt; i++) {
  1041. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1042. break;
  1043. udelay(8);
  1044. }
  1045. }
  1046. /* tp->lock is held. */
  1047. static void tg3_ump_link_report(struct tg3 *tp)
  1048. {
  1049. u32 reg;
  1050. u32 val;
  1051. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1052. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1053. return;
  1054. tg3_wait_for_event_ack(tp);
  1055. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1057. val = 0;
  1058. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1059. val = reg << 16;
  1060. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1061. val |= (reg & 0xffff);
  1062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1063. val = 0;
  1064. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1065. val = reg << 16;
  1066. if (!tg3_readphy(tp, MII_LPA, &reg))
  1067. val |= (reg & 0xffff);
  1068. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1069. val = 0;
  1070. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1071. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1072. val = reg << 16;
  1073. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1074. val |= (reg & 0xffff);
  1075. }
  1076. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1077. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1078. val = reg << 16;
  1079. else
  1080. val = 0;
  1081. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1082. tg3_generate_fw_event(tp);
  1083. }
  1084. static void tg3_link_report(struct tg3 *tp)
  1085. {
  1086. if (!netif_carrier_ok(tp->dev)) {
  1087. netif_info(tp, link, tp->dev, "Link is down\n");
  1088. tg3_ump_link_report(tp);
  1089. } else if (netif_msg_link(tp)) {
  1090. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1091. (tp->link_config.active_speed == SPEED_1000 ?
  1092. 1000 :
  1093. (tp->link_config.active_speed == SPEED_100 ?
  1094. 100 : 10)),
  1095. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1096. "full" : "half"));
  1097. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1098. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1099. "on" : "off",
  1100. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1101. "on" : "off");
  1102. tg3_ump_link_report(tp);
  1103. }
  1104. }
  1105. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1106. {
  1107. u16 miireg;
  1108. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1109. miireg = ADVERTISE_PAUSE_CAP;
  1110. else if (flow_ctrl & FLOW_CTRL_TX)
  1111. miireg = ADVERTISE_PAUSE_ASYM;
  1112. else if (flow_ctrl & FLOW_CTRL_RX)
  1113. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1114. else
  1115. miireg = 0;
  1116. return miireg;
  1117. }
  1118. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1119. {
  1120. u16 miireg;
  1121. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1122. miireg = ADVERTISE_1000XPAUSE;
  1123. else if (flow_ctrl & FLOW_CTRL_TX)
  1124. miireg = ADVERTISE_1000XPSE_ASYM;
  1125. else if (flow_ctrl & FLOW_CTRL_RX)
  1126. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1127. else
  1128. miireg = 0;
  1129. return miireg;
  1130. }
  1131. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1132. {
  1133. u8 cap = 0;
  1134. if (lcladv & ADVERTISE_1000XPAUSE) {
  1135. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1136. if (rmtadv & LPA_1000XPAUSE)
  1137. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1138. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1139. cap = FLOW_CTRL_RX;
  1140. } else {
  1141. if (rmtadv & LPA_1000XPAUSE)
  1142. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1143. }
  1144. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1145. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1146. cap = FLOW_CTRL_TX;
  1147. }
  1148. return cap;
  1149. }
  1150. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1151. {
  1152. u8 autoneg;
  1153. u8 flowctrl = 0;
  1154. u32 old_rx_mode = tp->rx_mode;
  1155. u32 old_tx_mode = tp->tx_mode;
  1156. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1157. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1158. else
  1159. autoneg = tp->link_config.autoneg;
  1160. if (autoneg == AUTONEG_ENABLE &&
  1161. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1162. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1163. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1164. else
  1165. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1166. } else
  1167. flowctrl = tp->link_config.flowctrl;
  1168. tp->link_config.active_flowctrl = flowctrl;
  1169. if (flowctrl & FLOW_CTRL_RX)
  1170. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1171. else
  1172. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1173. if (old_rx_mode != tp->rx_mode)
  1174. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1175. if (flowctrl & FLOW_CTRL_TX)
  1176. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1177. else
  1178. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1179. if (old_tx_mode != tp->tx_mode)
  1180. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1181. }
  1182. static void tg3_adjust_link(struct net_device *dev)
  1183. {
  1184. u8 oldflowctrl, linkmesg = 0;
  1185. u32 mac_mode, lcl_adv, rmt_adv;
  1186. struct tg3 *tp = netdev_priv(dev);
  1187. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1188. spin_lock_bh(&tp->lock);
  1189. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1190. MAC_MODE_HALF_DUPLEX);
  1191. oldflowctrl = tp->link_config.active_flowctrl;
  1192. if (phydev->link) {
  1193. lcl_adv = 0;
  1194. rmt_adv = 0;
  1195. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1196. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1197. else if (phydev->speed == SPEED_1000 ||
  1198. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1199. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1200. else
  1201. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1202. if (phydev->duplex == DUPLEX_HALF)
  1203. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1204. else {
  1205. lcl_adv = tg3_advert_flowctrl_1000T(
  1206. tp->link_config.flowctrl);
  1207. if (phydev->pause)
  1208. rmt_adv = LPA_PAUSE_CAP;
  1209. if (phydev->asym_pause)
  1210. rmt_adv |= LPA_PAUSE_ASYM;
  1211. }
  1212. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1213. } else
  1214. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1215. if (mac_mode != tp->mac_mode) {
  1216. tp->mac_mode = mac_mode;
  1217. tw32_f(MAC_MODE, tp->mac_mode);
  1218. udelay(40);
  1219. }
  1220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1221. if (phydev->speed == SPEED_10)
  1222. tw32(MAC_MI_STAT,
  1223. MAC_MI_STAT_10MBPS_MODE |
  1224. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1225. else
  1226. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1227. }
  1228. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1229. tw32(MAC_TX_LENGTHS,
  1230. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1231. (6 << TX_LENGTHS_IPG_SHIFT) |
  1232. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1233. else
  1234. tw32(MAC_TX_LENGTHS,
  1235. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1236. (6 << TX_LENGTHS_IPG_SHIFT) |
  1237. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1238. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1239. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1240. phydev->speed != tp->link_config.active_speed ||
  1241. phydev->duplex != tp->link_config.active_duplex ||
  1242. oldflowctrl != tp->link_config.active_flowctrl)
  1243. linkmesg = 1;
  1244. tp->link_config.active_speed = phydev->speed;
  1245. tp->link_config.active_duplex = phydev->duplex;
  1246. spin_unlock_bh(&tp->lock);
  1247. if (linkmesg)
  1248. tg3_link_report(tp);
  1249. }
  1250. static int tg3_phy_init(struct tg3 *tp)
  1251. {
  1252. struct phy_device *phydev;
  1253. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1254. return 0;
  1255. /* Bring the PHY back to a known state. */
  1256. tg3_bmcr_reset(tp);
  1257. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1258. /* Attach the MAC to the PHY. */
  1259. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1260. phydev->dev_flags, phydev->interface);
  1261. if (IS_ERR(phydev)) {
  1262. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1263. return PTR_ERR(phydev);
  1264. }
  1265. /* Mask with MAC supported features. */
  1266. switch (phydev->interface) {
  1267. case PHY_INTERFACE_MODE_GMII:
  1268. case PHY_INTERFACE_MODE_RGMII:
  1269. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1270. phydev->supported &= (PHY_GBIT_FEATURES |
  1271. SUPPORTED_Pause |
  1272. SUPPORTED_Asym_Pause);
  1273. break;
  1274. }
  1275. /* fallthru */
  1276. case PHY_INTERFACE_MODE_MII:
  1277. phydev->supported &= (PHY_BASIC_FEATURES |
  1278. SUPPORTED_Pause |
  1279. SUPPORTED_Asym_Pause);
  1280. break;
  1281. default:
  1282. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1283. return -EINVAL;
  1284. }
  1285. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1286. phydev->advertising = phydev->supported;
  1287. return 0;
  1288. }
  1289. static void tg3_phy_start(struct tg3 *tp)
  1290. {
  1291. struct phy_device *phydev;
  1292. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1293. return;
  1294. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1295. if (tp->link_config.phy_is_low_power) {
  1296. tp->link_config.phy_is_low_power = 0;
  1297. phydev->speed = tp->link_config.orig_speed;
  1298. phydev->duplex = tp->link_config.orig_duplex;
  1299. phydev->autoneg = tp->link_config.orig_autoneg;
  1300. phydev->advertising = tp->link_config.orig_advertising;
  1301. }
  1302. phy_start(phydev);
  1303. phy_start_aneg(phydev);
  1304. }
  1305. static void tg3_phy_stop(struct tg3 *tp)
  1306. {
  1307. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1308. return;
  1309. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1310. }
  1311. static void tg3_phy_fini(struct tg3 *tp)
  1312. {
  1313. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1314. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1315. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1316. }
  1317. }
  1318. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1319. {
  1320. int err;
  1321. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1322. if (!err)
  1323. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1324. return err;
  1325. }
  1326. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1327. {
  1328. u32 phytest;
  1329. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1330. u32 phy;
  1331. tg3_writephy(tp, MII_TG3_FET_TEST,
  1332. phytest | MII_TG3_FET_SHADOW_EN);
  1333. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1334. if (enable)
  1335. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1336. else
  1337. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1338. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1339. }
  1340. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1341. }
  1342. }
  1343. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1344. {
  1345. u32 reg;
  1346. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1347. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1349. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1350. return;
  1351. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1352. tg3_phy_fet_toggle_apd(tp, enable);
  1353. return;
  1354. }
  1355. reg = MII_TG3_MISC_SHDW_WREN |
  1356. MII_TG3_MISC_SHDW_SCR5_SEL |
  1357. MII_TG3_MISC_SHDW_SCR5_LPED |
  1358. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1359. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1360. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1361. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1362. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1363. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_APD_SEL |
  1366. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1367. if (enable)
  1368. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1369. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1370. }
  1371. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1372. {
  1373. u32 phy;
  1374. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1375. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1376. return;
  1377. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1378. u32 ephy;
  1379. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1380. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1381. tg3_writephy(tp, MII_TG3_FET_TEST,
  1382. ephy | MII_TG3_FET_SHADOW_EN);
  1383. if (!tg3_readphy(tp, reg, &phy)) {
  1384. if (enable)
  1385. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1386. else
  1387. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1388. tg3_writephy(tp, reg, phy);
  1389. }
  1390. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1391. }
  1392. } else {
  1393. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1394. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1395. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1396. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1397. if (enable)
  1398. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1399. else
  1400. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1401. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1402. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1403. }
  1404. }
  1405. }
  1406. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1407. {
  1408. u32 val;
  1409. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1410. return;
  1411. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1412. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1413. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1414. (val | (1 << 15) | (1 << 4)));
  1415. }
  1416. static void tg3_phy_apply_otp(struct tg3 *tp)
  1417. {
  1418. u32 otp, phy;
  1419. if (!tp->phy_otp)
  1420. return;
  1421. otp = tp->phy_otp;
  1422. /* Enable SM_DSP clock and tx 6dB coding. */
  1423. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1424. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1425. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1426. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1427. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1428. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1429. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1430. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1431. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1432. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1433. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1434. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1435. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1436. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1437. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1438. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1439. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1440. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1441. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1442. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1443. /* Turn off SM_DSP clock. */
  1444. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1445. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1446. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1447. }
  1448. static int tg3_wait_macro_done(struct tg3 *tp)
  1449. {
  1450. int limit = 100;
  1451. while (limit--) {
  1452. u32 tmp32;
  1453. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1454. if ((tmp32 & 0x1000) == 0)
  1455. break;
  1456. }
  1457. }
  1458. if (limit < 0)
  1459. return -EBUSY;
  1460. return 0;
  1461. }
  1462. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1463. {
  1464. static const u32 test_pat[4][6] = {
  1465. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1466. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1467. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1468. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1469. };
  1470. int chan;
  1471. for (chan = 0; chan < 4; chan++) {
  1472. int i;
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1474. (chan * 0x2000) | 0x0200);
  1475. tg3_writephy(tp, 0x16, 0x0002);
  1476. for (i = 0; i < 6; i++)
  1477. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1478. test_pat[chan][i]);
  1479. tg3_writephy(tp, 0x16, 0x0202);
  1480. if (tg3_wait_macro_done(tp)) {
  1481. *resetp = 1;
  1482. return -EBUSY;
  1483. }
  1484. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1485. (chan * 0x2000) | 0x0200);
  1486. tg3_writephy(tp, 0x16, 0x0082);
  1487. if (tg3_wait_macro_done(tp)) {
  1488. *resetp = 1;
  1489. return -EBUSY;
  1490. }
  1491. tg3_writephy(tp, 0x16, 0x0802);
  1492. if (tg3_wait_macro_done(tp)) {
  1493. *resetp = 1;
  1494. return -EBUSY;
  1495. }
  1496. for (i = 0; i < 6; i += 2) {
  1497. u32 low, high;
  1498. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1499. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1500. tg3_wait_macro_done(tp)) {
  1501. *resetp = 1;
  1502. return -EBUSY;
  1503. }
  1504. low &= 0x7fff;
  1505. high &= 0x000f;
  1506. if (low != test_pat[chan][i] ||
  1507. high != test_pat[chan][i+1]) {
  1508. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1509. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1510. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1511. return -EBUSY;
  1512. }
  1513. }
  1514. }
  1515. return 0;
  1516. }
  1517. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1518. {
  1519. int chan;
  1520. for (chan = 0; chan < 4; chan++) {
  1521. int i;
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1523. (chan * 0x2000) | 0x0200);
  1524. tg3_writephy(tp, 0x16, 0x0002);
  1525. for (i = 0; i < 6; i++)
  1526. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1527. tg3_writephy(tp, 0x16, 0x0202);
  1528. if (tg3_wait_macro_done(tp))
  1529. return -EBUSY;
  1530. }
  1531. return 0;
  1532. }
  1533. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1534. {
  1535. u32 reg32, phy9_orig;
  1536. int retries, do_phy_reset, err;
  1537. retries = 10;
  1538. do_phy_reset = 1;
  1539. do {
  1540. if (do_phy_reset) {
  1541. err = tg3_bmcr_reset(tp);
  1542. if (err)
  1543. return err;
  1544. do_phy_reset = 0;
  1545. }
  1546. /* Disable transmitter and interrupt. */
  1547. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1548. continue;
  1549. reg32 |= 0x3000;
  1550. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1551. /* Set full-duplex, 1000 mbps. */
  1552. tg3_writephy(tp, MII_BMCR,
  1553. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1554. /* Set to master mode. */
  1555. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1556. continue;
  1557. tg3_writephy(tp, MII_TG3_CTRL,
  1558. (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1560. /* Enable SM_DSP_CLOCK and 6dB. */
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. /* Block the PHY control access. */
  1563. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1564. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1565. if (!err)
  1566. break;
  1567. } while (--retries);
  1568. err = tg3_phy_reset_chanpat(tp);
  1569. if (err)
  1570. return err;
  1571. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1573. tg3_writephy(tp, 0x16, 0x0000);
  1574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1576. /* Set Extended packet length bit for jumbo frames */
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1578. } else {
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1580. }
  1581. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1582. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1583. reg32 &= ~0x3000;
  1584. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1585. } else if (!err)
  1586. err = -EBUSY;
  1587. return err;
  1588. }
  1589. /* This will reset the tigon3 PHY if there is no valid
  1590. * link unless the FORCE argument is non-zero.
  1591. */
  1592. static int tg3_phy_reset(struct tg3 *tp)
  1593. {
  1594. u32 cpmuctrl;
  1595. u32 phy_status;
  1596. int err;
  1597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1598. u32 val;
  1599. val = tr32(GRC_MISC_CFG);
  1600. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1601. udelay(40);
  1602. }
  1603. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1604. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1605. if (err != 0)
  1606. return -EBUSY;
  1607. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1608. netif_carrier_off(tp->dev);
  1609. tg3_link_report(tp);
  1610. }
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1614. err = tg3_phy_reset_5703_4_5(tp);
  1615. if (err)
  1616. return err;
  1617. goto out;
  1618. }
  1619. cpmuctrl = 0;
  1620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1621. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1622. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1623. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1624. tw32(TG3_CPMU_CTRL,
  1625. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1626. }
  1627. err = tg3_bmcr_reset(tp);
  1628. if (err)
  1629. return err;
  1630. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1631. u32 phy;
  1632. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1633. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1634. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1635. }
  1636. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1637. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1638. u32 val;
  1639. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1640. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1641. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1642. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1643. udelay(40);
  1644. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1645. }
  1646. }
  1647. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1649. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1650. return 0;
  1651. tg3_phy_apply_otp(tp);
  1652. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1653. tg3_phy_toggle_apd(tp, true);
  1654. else
  1655. tg3_phy_toggle_apd(tp, false);
  1656. out:
  1657. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1658. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1659. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1660. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1661. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1662. }
  1663. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1664. tg3_writephy(tp, 0x1c, 0x8d68);
  1665. tg3_writephy(tp, 0x1c, 0x8d68);
  1666. }
  1667. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1668. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1669. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1670. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1671. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1672. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1673. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1674. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1675. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1676. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1677. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1678. tg3_writephy(tp, MII_TG3_TEST1,
  1679. MII_TG3_TEST1_TRIM_EN | 0x4);
  1680. } else
  1681. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1682. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1683. }
  1684. /* Set Extended packet length bit (bit 14) on all chips that */
  1685. /* support jumbo frames */
  1686. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1687. /* Cannot do read-modify-write on 5401 */
  1688. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1689. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1690. u32 phy_reg;
  1691. /* Set bit 14 with read-modify-write to preserve other bits */
  1692. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1693. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1694. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1695. }
  1696. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1697. * jumbo frames transmission.
  1698. */
  1699. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1700. u32 phy_reg;
  1701. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1702. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1703. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1704. }
  1705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1706. /* adjust output voltage */
  1707. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1708. }
  1709. tg3_phy_toggle_automdix(tp, 1);
  1710. tg3_phy_set_wirespeed(tp);
  1711. return 0;
  1712. }
  1713. static void tg3_frob_aux_power(struct tg3 *tp)
  1714. {
  1715. struct tg3 *tp_peer = tp;
  1716. /* The GPIOs do something completely different on 57765. */
  1717. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1720. return;
  1721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1724. struct net_device *dev_peer;
  1725. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1726. /* remove_one() may have been run on the peer. */
  1727. if (!dev_peer)
  1728. tp_peer = tp;
  1729. else
  1730. tp_peer = netdev_priv(dev_peer);
  1731. }
  1732. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1733. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1734. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1735. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1737. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1738. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1739. (GRC_LCLCTRL_GPIO_OE0 |
  1740. GRC_LCLCTRL_GPIO_OE1 |
  1741. GRC_LCLCTRL_GPIO_OE2 |
  1742. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1743. GRC_LCLCTRL_GPIO_OUTPUT1),
  1744. 100);
  1745. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1746. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1747. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1748. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1749. GRC_LCLCTRL_GPIO_OE1 |
  1750. GRC_LCLCTRL_GPIO_OE2 |
  1751. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1752. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1753. tp->grc_local_ctrl;
  1754. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1755. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1756. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1757. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1759. } else {
  1760. u32 no_gpio2;
  1761. u32 grc_local_ctrl = 0;
  1762. if (tp_peer != tp &&
  1763. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1764. return;
  1765. /* Workaround to prevent overdrawing Amps. */
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1767. ASIC_REV_5714) {
  1768. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1769. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1770. grc_local_ctrl, 100);
  1771. }
  1772. /* On 5753 and variants, GPIO2 cannot be used. */
  1773. no_gpio2 = tp->nic_sram_data_cfg &
  1774. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1775. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1776. GRC_LCLCTRL_GPIO_OE1 |
  1777. GRC_LCLCTRL_GPIO_OE2 |
  1778. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT2;
  1780. if (no_gpio2) {
  1781. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1782. GRC_LCLCTRL_GPIO_OUTPUT2);
  1783. }
  1784. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1785. grc_local_ctrl, 100);
  1786. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1787. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1788. grc_local_ctrl, 100);
  1789. if (!no_gpio2) {
  1790. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1791. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1792. grc_local_ctrl, 100);
  1793. }
  1794. }
  1795. } else {
  1796. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1797. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1798. if (tp_peer != tp &&
  1799. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1800. return;
  1801. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1802. (GRC_LCLCTRL_GPIO_OE1 |
  1803. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1804. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1805. GRC_LCLCTRL_GPIO_OE1, 100);
  1806. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1807. (GRC_LCLCTRL_GPIO_OE1 |
  1808. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1809. }
  1810. }
  1811. }
  1812. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1813. {
  1814. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1815. return 1;
  1816. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1817. if (speed != SPEED_10)
  1818. return 1;
  1819. } else if (speed == SPEED_10)
  1820. return 1;
  1821. return 0;
  1822. }
  1823. static int tg3_setup_phy(struct tg3 *, int);
  1824. #define RESET_KIND_SHUTDOWN 0
  1825. #define RESET_KIND_INIT 1
  1826. #define RESET_KIND_SUSPEND 2
  1827. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1828. static int tg3_halt_cpu(struct tg3 *, u32);
  1829. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1830. {
  1831. u32 val;
  1832. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1834. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1835. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1836. sg_dig_ctrl |=
  1837. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1838. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1839. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1840. }
  1841. return;
  1842. }
  1843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1844. tg3_bmcr_reset(tp);
  1845. val = tr32(GRC_MISC_CFG);
  1846. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1847. udelay(40);
  1848. return;
  1849. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1850. u32 phytest;
  1851. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1852. u32 phy;
  1853. tg3_writephy(tp, MII_ADVERTISE, 0);
  1854. tg3_writephy(tp, MII_BMCR,
  1855. BMCR_ANENABLE | BMCR_ANRESTART);
  1856. tg3_writephy(tp, MII_TG3_FET_TEST,
  1857. phytest | MII_TG3_FET_SHADOW_EN);
  1858. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1859. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1860. tg3_writephy(tp,
  1861. MII_TG3_FET_SHDW_AUXMODE4,
  1862. phy);
  1863. }
  1864. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1865. }
  1866. return;
  1867. } else if (do_low_power) {
  1868. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1869. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1870. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1871. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1872. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1873. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1874. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1875. }
  1876. /* The PHY should not be powered down on some chips because
  1877. * of bugs.
  1878. */
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1881. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1882. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1883. return;
  1884. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1885. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1886. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1887. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1888. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1889. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1890. }
  1891. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1892. }
  1893. /* tp->lock is held. */
  1894. static int tg3_nvram_lock(struct tg3 *tp)
  1895. {
  1896. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1897. int i;
  1898. if (tp->nvram_lock_cnt == 0) {
  1899. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1900. for (i = 0; i < 8000; i++) {
  1901. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1902. break;
  1903. udelay(20);
  1904. }
  1905. if (i == 8000) {
  1906. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1907. return -ENODEV;
  1908. }
  1909. }
  1910. tp->nvram_lock_cnt++;
  1911. }
  1912. return 0;
  1913. }
  1914. /* tp->lock is held. */
  1915. static void tg3_nvram_unlock(struct tg3 *tp)
  1916. {
  1917. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1918. if (tp->nvram_lock_cnt > 0)
  1919. tp->nvram_lock_cnt--;
  1920. if (tp->nvram_lock_cnt == 0)
  1921. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1922. }
  1923. }
  1924. /* tp->lock is held. */
  1925. static void tg3_enable_nvram_access(struct tg3 *tp)
  1926. {
  1927. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1928. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1929. u32 nvaccess = tr32(NVRAM_ACCESS);
  1930. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1931. }
  1932. }
  1933. /* tp->lock is held. */
  1934. static void tg3_disable_nvram_access(struct tg3 *tp)
  1935. {
  1936. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1937. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1938. u32 nvaccess = tr32(NVRAM_ACCESS);
  1939. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1940. }
  1941. }
  1942. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1943. u32 offset, u32 *val)
  1944. {
  1945. u32 tmp;
  1946. int i;
  1947. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1948. return -EINVAL;
  1949. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1950. EEPROM_ADDR_DEVID_MASK |
  1951. EEPROM_ADDR_READ);
  1952. tw32(GRC_EEPROM_ADDR,
  1953. tmp |
  1954. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1955. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1956. EEPROM_ADDR_ADDR_MASK) |
  1957. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1958. for (i = 0; i < 1000; i++) {
  1959. tmp = tr32(GRC_EEPROM_ADDR);
  1960. if (tmp & EEPROM_ADDR_COMPLETE)
  1961. break;
  1962. msleep(1);
  1963. }
  1964. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1965. return -EBUSY;
  1966. tmp = tr32(GRC_EEPROM_DATA);
  1967. /*
  1968. * The data will always be opposite the native endian
  1969. * format. Perform a blind byteswap to compensate.
  1970. */
  1971. *val = swab32(tmp);
  1972. return 0;
  1973. }
  1974. #define NVRAM_CMD_TIMEOUT 10000
  1975. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1976. {
  1977. int i;
  1978. tw32(NVRAM_CMD, nvram_cmd);
  1979. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1980. udelay(10);
  1981. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1982. udelay(10);
  1983. break;
  1984. }
  1985. }
  1986. if (i == NVRAM_CMD_TIMEOUT)
  1987. return -EBUSY;
  1988. return 0;
  1989. }
  1990. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1991. {
  1992. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1993. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1994. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1995. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1996. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1997. addr = ((addr / tp->nvram_pagesize) <<
  1998. ATMEL_AT45DB0X1B_PAGE_POS) +
  1999. (addr % tp->nvram_pagesize);
  2000. return addr;
  2001. }
  2002. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2003. {
  2004. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2005. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2006. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2007. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2008. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2009. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2010. tp->nvram_pagesize) +
  2011. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2012. return addr;
  2013. }
  2014. /* NOTE: Data read in from NVRAM is byteswapped according to
  2015. * the byteswapping settings for all other register accesses.
  2016. * tg3 devices are BE devices, so on a BE machine, the data
  2017. * returned will be exactly as it is seen in NVRAM. On a LE
  2018. * machine, the 32-bit value will be byteswapped.
  2019. */
  2020. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2021. {
  2022. int ret;
  2023. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2024. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2025. offset = tg3_nvram_phys_addr(tp, offset);
  2026. if (offset > NVRAM_ADDR_MSK)
  2027. return -EINVAL;
  2028. ret = tg3_nvram_lock(tp);
  2029. if (ret)
  2030. return ret;
  2031. tg3_enable_nvram_access(tp);
  2032. tw32(NVRAM_ADDR, offset);
  2033. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2034. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2035. if (ret == 0)
  2036. *val = tr32(NVRAM_RDDATA);
  2037. tg3_disable_nvram_access(tp);
  2038. tg3_nvram_unlock(tp);
  2039. return ret;
  2040. }
  2041. /* Ensures NVRAM data is in bytestream format. */
  2042. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2043. {
  2044. u32 v;
  2045. int res = tg3_nvram_read(tp, offset, &v);
  2046. if (!res)
  2047. *val = cpu_to_be32(v);
  2048. return res;
  2049. }
  2050. /* tp->lock is held. */
  2051. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2052. {
  2053. u32 addr_high, addr_low;
  2054. int i;
  2055. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2056. tp->dev->dev_addr[1]);
  2057. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2058. (tp->dev->dev_addr[3] << 16) |
  2059. (tp->dev->dev_addr[4] << 8) |
  2060. (tp->dev->dev_addr[5] << 0));
  2061. for (i = 0; i < 4; i++) {
  2062. if (i == 1 && skip_mac_1)
  2063. continue;
  2064. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2065. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2066. }
  2067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2069. for (i = 0; i < 12; i++) {
  2070. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2071. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2072. }
  2073. }
  2074. addr_high = (tp->dev->dev_addr[0] +
  2075. tp->dev->dev_addr[1] +
  2076. tp->dev->dev_addr[2] +
  2077. tp->dev->dev_addr[3] +
  2078. tp->dev->dev_addr[4] +
  2079. tp->dev->dev_addr[5]) &
  2080. TX_BACKOFF_SEED_MASK;
  2081. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2082. }
  2083. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2084. {
  2085. u32 misc_host_ctrl;
  2086. bool device_should_wake, do_low_power;
  2087. /* Make sure register accesses (indirect or otherwise)
  2088. * will function correctly.
  2089. */
  2090. pci_write_config_dword(tp->pdev,
  2091. TG3PCI_MISC_HOST_CTRL,
  2092. tp->misc_host_ctrl);
  2093. switch (state) {
  2094. case PCI_D0:
  2095. pci_enable_wake(tp->pdev, state, false);
  2096. pci_set_power_state(tp->pdev, PCI_D0);
  2097. /* Switch out of Vaux if it is a NIC */
  2098. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2099. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2100. return 0;
  2101. case PCI_D1:
  2102. case PCI_D2:
  2103. case PCI_D3hot:
  2104. break;
  2105. default:
  2106. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2107. state);
  2108. return -EINVAL;
  2109. }
  2110. /* Restore the CLKREQ setting. */
  2111. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2112. u16 lnkctl;
  2113. pci_read_config_word(tp->pdev,
  2114. tp->pcie_cap + PCI_EXP_LNKCTL,
  2115. &lnkctl);
  2116. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2117. pci_write_config_word(tp->pdev,
  2118. tp->pcie_cap + PCI_EXP_LNKCTL,
  2119. lnkctl);
  2120. }
  2121. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2122. tw32(TG3PCI_MISC_HOST_CTRL,
  2123. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2124. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2125. device_may_wakeup(&tp->pdev->dev) &&
  2126. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2127. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2128. do_low_power = false;
  2129. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2130. !tp->link_config.phy_is_low_power) {
  2131. struct phy_device *phydev;
  2132. u32 phyid, advertising;
  2133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2134. tp->link_config.phy_is_low_power = 1;
  2135. tp->link_config.orig_speed = phydev->speed;
  2136. tp->link_config.orig_duplex = phydev->duplex;
  2137. tp->link_config.orig_autoneg = phydev->autoneg;
  2138. tp->link_config.orig_advertising = phydev->advertising;
  2139. advertising = ADVERTISED_TP |
  2140. ADVERTISED_Pause |
  2141. ADVERTISED_Autoneg |
  2142. ADVERTISED_10baseT_Half;
  2143. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2144. device_should_wake) {
  2145. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2146. advertising |=
  2147. ADVERTISED_100baseT_Half |
  2148. ADVERTISED_100baseT_Full |
  2149. ADVERTISED_10baseT_Full;
  2150. else
  2151. advertising |= ADVERTISED_10baseT_Full;
  2152. }
  2153. phydev->advertising = advertising;
  2154. phy_start_aneg(phydev);
  2155. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2156. if (phyid != PHY_ID_BCMAC131) {
  2157. phyid &= PHY_BCM_OUI_MASK;
  2158. if (phyid == PHY_BCM_OUI_1 ||
  2159. phyid == PHY_BCM_OUI_2 ||
  2160. phyid == PHY_BCM_OUI_3)
  2161. do_low_power = true;
  2162. }
  2163. }
  2164. } else {
  2165. do_low_power = true;
  2166. if (tp->link_config.phy_is_low_power == 0) {
  2167. tp->link_config.phy_is_low_power = 1;
  2168. tp->link_config.orig_speed = tp->link_config.speed;
  2169. tp->link_config.orig_duplex = tp->link_config.duplex;
  2170. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2171. }
  2172. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2173. tp->link_config.speed = SPEED_10;
  2174. tp->link_config.duplex = DUPLEX_HALF;
  2175. tp->link_config.autoneg = AUTONEG_ENABLE;
  2176. tg3_setup_phy(tp, 0);
  2177. }
  2178. }
  2179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2180. u32 val;
  2181. val = tr32(GRC_VCPU_EXT_CTRL);
  2182. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2183. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2184. int i;
  2185. u32 val;
  2186. for (i = 0; i < 200; i++) {
  2187. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2188. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2189. break;
  2190. msleep(1);
  2191. }
  2192. }
  2193. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2194. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2195. WOL_DRV_STATE_SHUTDOWN |
  2196. WOL_DRV_WOL |
  2197. WOL_SET_MAGIC_PKT);
  2198. if (device_should_wake) {
  2199. u32 mac_mode;
  2200. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2201. if (do_low_power) {
  2202. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2203. udelay(40);
  2204. }
  2205. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2206. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2207. else
  2208. mac_mode = MAC_MODE_PORT_MODE_MII;
  2209. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2210. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2211. ASIC_REV_5700) {
  2212. u32 speed = (tp->tg3_flags &
  2213. TG3_FLAG_WOL_SPEED_100MB) ?
  2214. SPEED_100 : SPEED_10;
  2215. if (tg3_5700_link_polarity(tp, speed))
  2216. mac_mode |= MAC_MODE_LINK_POLARITY;
  2217. else
  2218. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2219. }
  2220. } else {
  2221. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2222. }
  2223. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2224. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2225. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2226. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2227. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2228. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2229. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2230. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2231. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2232. mac_mode |= tp->mac_mode &
  2233. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2234. if (mac_mode & MAC_MODE_APE_TX_EN)
  2235. mac_mode |= MAC_MODE_TDE_ENABLE;
  2236. }
  2237. tw32_f(MAC_MODE, mac_mode);
  2238. udelay(100);
  2239. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2240. udelay(10);
  2241. }
  2242. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2243. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2245. u32 base_val;
  2246. base_val = tp->pci_clock_ctrl;
  2247. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2248. CLOCK_CTRL_TXCLK_DISABLE);
  2249. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2250. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2251. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2252. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2253. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2254. /* do nothing */
  2255. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2256. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2257. u32 newbits1, newbits2;
  2258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2260. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2261. CLOCK_CTRL_TXCLK_DISABLE |
  2262. CLOCK_CTRL_ALTCLK);
  2263. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2264. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2265. newbits1 = CLOCK_CTRL_625_CORE;
  2266. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2267. } else {
  2268. newbits1 = CLOCK_CTRL_ALTCLK;
  2269. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2270. }
  2271. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2272. 40);
  2273. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2274. 40);
  2275. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2276. u32 newbits3;
  2277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2279. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2280. CLOCK_CTRL_TXCLK_DISABLE |
  2281. CLOCK_CTRL_44MHZ_CORE);
  2282. } else {
  2283. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2284. }
  2285. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2286. tp->pci_clock_ctrl | newbits3, 40);
  2287. }
  2288. }
  2289. if (!(device_should_wake) &&
  2290. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2291. tg3_power_down_phy(tp, do_low_power);
  2292. tg3_frob_aux_power(tp);
  2293. /* Workaround for unstable PLL clock */
  2294. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2295. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2296. u32 val = tr32(0x7d00);
  2297. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2298. tw32(0x7d00, val);
  2299. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2300. int err;
  2301. err = tg3_nvram_lock(tp);
  2302. tg3_halt_cpu(tp, RX_CPU_BASE);
  2303. if (!err)
  2304. tg3_nvram_unlock(tp);
  2305. }
  2306. }
  2307. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2308. if (device_should_wake)
  2309. pci_enable_wake(tp->pdev, state, true);
  2310. /* Finally, set the new power state. */
  2311. pci_set_power_state(tp->pdev, state);
  2312. return 0;
  2313. }
  2314. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2315. {
  2316. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2317. case MII_TG3_AUX_STAT_10HALF:
  2318. *speed = SPEED_10;
  2319. *duplex = DUPLEX_HALF;
  2320. break;
  2321. case MII_TG3_AUX_STAT_10FULL:
  2322. *speed = SPEED_10;
  2323. *duplex = DUPLEX_FULL;
  2324. break;
  2325. case MII_TG3_AUX_STAT_100HALF:
  2326. *speed = SPEED_100;
  2327. *duplex = DUPLEX_HALF;
  2328. break;
  2329. case MII_TG3_AUX_STAT_100FULL:
  2330. *speed = SPEED_100;
  2331. *duplex = DUPLEX_FULL;
  2332. break;
  2333. case MII_TG3_AUX_STAT_1000HALF:
  2334. *speed = SPEED_1000;
  2335. *duplex = DUPLEX_HALF;
  2336. break;
  2337. case MII_TG3_AUX_STAT_1000FULL:
  2338. *speed = SPEED_1000;
  2339. *duplex = DUPLEX_FULL;
  2340. break;
  2341. default:
  2342. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2343. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2344. SPEED_10;
  2345. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2346. DUPLEX_HALF;
  2347. break;
  2348. }
  2349. *speed = SPEED_INVALID;
  2350. *duplex = DUPLEX_INVALID;
  2351. break;
  2352. }
  2353. }
  2354. static void tg3_phy_copper_begin(struct tg3 *tp)
  2355. {
  2356. u32 new_adv;
  2357. int i;
  2358. if (tp->link_config.phy_is_low_power) {
  2359. /* Entering low power mode. Disable gigabit and
  2360. * 100baseT advertisements.
  2361. */
  2362. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2363. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2364. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2365. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2366. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2367. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2368. } else if (tp->link_config.speed == SPEED_INVALID) {
  2369. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2370. tp->link_config.advertising &=
  2371. ~(ADVERTISED_1000baseT_Half |
  2372. ADVERTISED_1000baseT_Full);
  2373. new_adv = ADVERTISE_CSMA;
  2374. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2375. new_adv |= ADVERTISE_10HALF;
  2376. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2377. new_adv |= ADVERTISE_10FULL;
  2378. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2379. new_adv |= ADVERTISE_100HALF;
  2380. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2381. new_adv |= ADVERTISE_100FULL;
  2382. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2383. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2384. if (tp->link_config.advertising &
  2385. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2386. new_adv = 0;
  2387. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2388. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2389. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2390. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2391. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2392. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2393. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2394. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2395. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2396. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2397. } else {
  2398. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2399. }
  2400. } else {
  2401. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2402. new_adv |= ADVERTISE_CSMA;
  2403. /* Asking for a specific link mode. */
  2404. if (tp->link_config.speed == SPEED_1000) {
  2405. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2406. if (tp->link_config.duplex == DUPLEX_FULL)
  2407. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2408. else
  2409. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2410. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2411. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2412. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2413. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2414. } else {
  2415. if (tp->link_config.speed == SPEED_100) {
  2416. if (tp->link_config.duplex == DUPLEX_FULL)
  2417. new_adv |= ADVERTISE_100FULL;
  2418. else
  2419. new_adv |= ADVERTISE_100HALF;
  2420. } else {
  2421. if (tp->link_config.duplex == DUPLEX_FULL)
  2422. new_adv |= ADVERTISE_10FULL;
  2423. else
  2424. new_adv |= ADVERTISE_10HALF;
  2425. }
  2426. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2427. new_adv = 0;
  2428. }
  2429. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2430. }
  2431. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2432. tp->link_config.speed != SPEED_INVALID) {
  2433. u32 bmcr, orig_bmcr;
  2434. tp->link_config.active_speed = tp->link_config.speed;
  2435. tp->link_config.active_duplex = tp->link_config.duplex;
  2436. bmcr = 0;
  2437. switch (tp->link_config.speed) {
  2438. default:
  2439. case SPEED_10:
  2440. break;
  2441. case SPEED_100:
  2442. bmcr |= BMCR_SPEED100;
  2443. break;
  2444. case SPEED_1000:
  2445. bmcr |= TG3_BMCR_SPEED1000;
  2446. break;
  2447. }
  2448. if (tp->link_config.duplex == DUPLEX_FULL)
  2449. bmcr |= BMCR_FULLDPLX;
  2450. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2451. (bmcr != orig_bmcr)) {
  2452. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2453. for (i = 0; i < 1500; i++) {
  2454. u32 tmp;
  2455. udelay(10);
  2456. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2457. tg3_readphy(tp, MII_BMSR, &tmp))
  2458. continue;
  2459. if (!(tmp & BMSR_LSTATUS)) {
  2460. udelay(40);
  2461. break;
  2462. }
  2463. }
  2464. tg3_writephy(tp, MII_BMCR, bmcr);
  2465. udelay(40);
  2466. }
  2467. } else {
  2468. tg3_writephy(tp, MII_BMCR,
  2469. BMCR_ANENABLE | BMCR_ANRESTART);
  2470. }
  2471. }
  2472. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2473. {
  2474. int err;
  2475. /* Turn off tap power management. */
  2476. /* Set Extended packet length bit */
  2477. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2478. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2479. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2480. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2481. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2482. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2483. udelay(40);
  2484. return err;
  2485. }
  2486. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2487. {
  2488. u32 adv_reg, all_mask = 0;
  2489. if (mask & ADVERTISED_10baseT_Half)
  2490. all_mask |= ADVERTISE_10HALF;
  2491. if (mask & ADVERTISED_10baseT_Full)
  2492. all_mask |= ADVERTISE_10FULL;
  2493. if (mask & ADVERTISED_100baseT_Half)
  2494. all_mask |= ADVERTISE_100HALF;
  2495. if (mask & ADVERTISED_100baseT_Full)
  2496. all_mask |= ADVERTISE_100FULL;
  2497. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2498. return 0;
  2499. if ((adv_reg & all_mask) != all_mask)
  2500. return 0;
  2501. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2502. u32 tg3_ctrl;
  2503. all_mask = 0;
  2504. if (mask & ADVERTISED_1000baseT_Half)
  2505. all_mask |= ADVERTISE_1000HALF;
  2506. if (mask & ADVERTISED_1000baseT_Full)
  2507. all_mask |= ADVERTISE_1000FULL;
  2508. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2509. return 0;
  2510. if ((tg3_ctrl & all_mask) != all_mask)
  2511. return 0;
  2512. }
  2513. return 1;
  2514. }
  2515. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2516. {
  2517. u32 curadv, reqadv;
  2518. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2519. return 1;
  2520. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2521. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2522. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2523. if (curadv != reqadv)
  2524. return 0;
  2525. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2526. tg3_readphy(tp, MII_LPA, rmtadv);
  2527. } else {
  2528. /* Reprogram the advertisement register, even if it
  2529. * does not affect the current link. If the link
  2530. * gets renegotiated in the future, we can save an
  2531. * additional renegotiation cycle by advertising
  2532. * it correctly in the first place.
  2533. */
  2534. if (curadv != reqadv) {
  2535. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2536. ADVERTISE_PAUSE_ASYM);
  2537. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2538. }
  2539. }
  2540. return 1;
  2541. }
  2542. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2543. {
  2544. int current_link_up;
  2545. u32 bmsr, dummy;
  2546. u32 lcl_adv, rmt_adv;
  2547. u16 current_speed;
  2548. u8 current_duplex;
  2549. int i, err;
  2550. tw32(MAC_EVENT, 0);
  2551. tw32_f(MAC_STATUS,
  2552. (MAC_STATUS_SYNC_CHANGED |
  2553. MAC_STATUS_CFG_CHANGED |
  2554. MAC_STATUS_MI_COMPLETION |
  2555. MAC_STATUS_LNKSTATE_CHANGED));
  2556. udelay(40);
  2557. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2558. tw32_f(MAC_MI_MODE,
  2559. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2560. udelay(80);
  2561. }
  2562. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2563. /* Some third-party PHYs need to be reset on link going
  2564. * down.
  2565. */
  2566. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2569. netif_carrier_ok(tp->dev)) {
  2570. tg3_readphy(tp, MII_BMSR, &bmsr);
  2571. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2572. !(bmsr & BMSR_LSTATUS))
  2573. force_reset = 1;
  2574. }
  2575. if (force_reset)
  2576. tg3_phy_reset(tp);
  2577. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2578. tg3_readphy(tp, MII_BMSR, &bmsr);
  2579. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2580. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2581. bmsr = 0;
  2582. if (!(bmsr & BMSR_LSTATUS)) {
  2583. err = tg3_init_5401phy_dsp(tp);
  2584. if (err)
  2585. return err;
  2586. tg3_readphy(tp, MII_BMSR, &bmsr);
  2587. for (i = 0; i < 1000; i++) {
  2588. udelay(10);
  2589. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2590. (bmsr & BMSR_LSTATUS)) {
  2591. udelay(40);
  2592. break;
  2593. }
  2594. }
  2595. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2596. TG3_PHY_REV_BCM5401_B0 &&
  2597. !(bmsr & BMSR_LSTATUS) &&
  2598. tp->link_config.active_speed == SPEED_1000) {
  2599. err = tg3_phy_reset(tp);
  2600. if (!err)
  2601. err = tg3_init_5401phy_dsp(tp);
  2602. if (err)
  2603. return err;
  2604. }
  2605. }
  2606. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2607. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2608. /* 5701 {A0,B0} CRC bug workaround */
  2609. tg3_writephy(tp, 0x15, 0x0a75);
  2610. tg3_writephy(tp, 0x1c, 0x8c68);
  2611. tg3_writephy(tp, 0x1c, 0x8d68);
  2612. tg3_writephy(tp, 0x1c, 0x8c68);
  2613. }
  2614. /* Clear pending interrupts... */
  2615. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2616. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2617. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2618. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2619. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2620. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2623. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2624. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2625. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2626. else
  2627. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2628. }
  2629. current_link_up = 0;
  2630. current_speed = SPEED_INVALID;
  2631. current_duplex = DUPLEX_INVALID;
  2632. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2633. u32 val;
  2634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2635. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2636. if (!(val & (1 << 10))) {
  2637. val |= (1 << 10);
  2638. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2639. goto relink;
  2640. }
  2641. }
  2642. bmsr = 0;
  2643. for (i = 0; i < 100; i++) {
  2644. tg3_readphy(tp, MII_BMSR, &bmsr);
  2645. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2646. (bmsr & BMSR_LSTATUS))
  2647. break;
  2648. udelay(40);
  2649. }
  2650. if (bmsr & BMSR_LSTATUS) {
  2651. u32 aux_stat, bmcr;
  2652. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2653. for (i = 0; i < 2000; i++) {
  2654. udelay(10);
  2655. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2656. aux_stat)
  2657. break;
  2658. }
  2659. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2660. &current_speed,
  2661. &current_duplex);
  2662. bmcr = 0;
  2663. for (i = 0; i < 200; i++) {
  2664. tg3_readphy(tp, MII_BMCR, &bmcr);
  2665. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2666. continue;
  2667. if (bmcr && bmcr != 0x7fff)
  2668. break;
  2669. udelay(10);
  2670. }
  2671. lcl_adv = 0;
  2672. rmt_adv = 0;
  2673. tp->link_config.active_speed = current_speed;
  2674. tp->link_config.active_duplex = current_duplex;
  2675. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2676. if ((bmcr & BMCR_ANENABLE) &&
  2677. tg3_copper_is_advertising_all(tp,
  2678. tp->link_config.advertising)) {
  2679. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2680. &rmt_adv))
  2681. current_link_up = 1;
  2682. }
  2683. } else {
  2684. if (!(bmcr & BMCR_ANENABLE) &&
  2685. tp->link_config.speed == current_speed &&
  2686. tp->link_config.duplex == current_duplex &&
  2687. tp->link_config.flowctrl ==
  2688. tp->link_config.active_flowctrl) {
  2689. current_link_up = 1;
  2690. }
  2691. }
  2692. if (current_link_up == 1 &&
  2693. tp->link_config.active_duplex == DUPLEX_FULL)
  2694. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2695. }
  2696. relink:
  2697. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2698. u32 tmp;
  2699. tg3_phy_copper_begin(tp);
  2700. tg3_readphy(tp, MII_BMSR, &tmp);
  2701. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2702. (tmp & BMSR_LSTATUS))
  2703. current_link_up = 1;
  2704. }
  2705. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2706. if (current_link_up == 1) {
  2707. if (tp->link_config.active_speed == SPEED_100 ||
  2708. tp->link_config.active_speed == SPEED_10)
  2709. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2710. else
  2711. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2712. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2713. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2714. else
  2715. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2716. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2717. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2718. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2720. if (current_link_up == 1 &&
  2721. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2722. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2723. else
  2724. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2725. }
  2726. /* ??? Without this setting Netgear GA302T PHY does not
  2727. * ??? send/receive packets...
  2728. */
  2729. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2730. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2731. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2733. udelay(80);
  2734. }
  2735. tw32_f(MAC_MODE, tp->mac_mode);
  2736. udelay(40);
  2737. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2738. /* Polled via timer. */
  2739. tw32_f(MAC_EVENT, 0);
  2740. } else {
  2741. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2742. }
  2743. udelay(40);
  2744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2745. current_link_up == 1 &&
  2746. tp->link_config.active_speed == SPEED_1000 &&
  2747. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2748. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2749. udelay(120);
  2750. tw32_f(MAC_STATUS,
  2751. (MAC_STATUS_SYNC_CHANGED |
  2752. MAC_STATUS_CFG_CHANGED));
  2753. udelay(40);
  2754. tg3_write_mem(tp,
  2755. NIC_SRAM_FIRMWARE_MBOX,
  2756. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2757. }
  2758. /* Prevent send BD corruption. */
  2759. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2760. u16 oldlnkctl, newlnkctl;
  2761. pci_read_config_word(tp->pdev,
  2762. tp->pcie_cap + PCI_EXP_LNKCTL,
  2763. &oldlnkctl);
  2764. if (tp->link_config.active_speed == SPEED_100 ||
  2765. tp->link_config.active_speed == SPEED_10)
  2766. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2767. else
  2768. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2769. if (newlnkctl != oldlnkctl)
  2770. pci_write_config_word(tp->pdev,
  2771. tp->pcie_cap + PCI_EXP_LNKCTL,
  2772. newlnkctl);
  2773. }
  2774. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2775. if (current_link_up)
  2776. netif_carrier_on(tp->dev);
  2777. else
  2778. netif_carrier_off(tp->dev);
  2779. tg3_link_report(tp);
  2780. }
  2781. return 0;
  2782. }
  2783. struct tg3_fiber_aneginfo {
  2784. int state;
  2785. #define ANEG_STATE_UNKNOWN 0
  2786. #define ANEG_STATE_AN_ENABLE 1
  2787. #define ANEG_STATE_RESTART_INIT 2
  2788. #define ANEG_STATE_RESTART 3
  2789. #define ANEG_STATE_DISABLE_LINK_OK 4
  2790. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2791. #define ANEG_STATE_ABILITY_DETECT 6
  2792. #define ANEG_STATE_ACK_DETECT_INIT 7
  2793. #define ANEG_STATE_ACK_DETECT 8
  2794. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2795. #define ANEG_STATE_COMPLETE_ACK 10
  2796. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2797. #define ANEG_STATE_IDLE_DETECT 12
  2798. #define ANEG_STATE_LINK_OK 13
  2799. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2800. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2801. u32 flags;
  2802. #define MR_AN_ENABLE 0x00000001
  2803. #define MR_RESTART_AN 0x00000002
  2804. #define MR_AN_COMPLETE 0x00000004
  2805. #define MR_PAGE_RX 0x00000008
  2806. #define MR_NP_LOADED 0x00000010
  2807. #define MR_TOGGLE_TX 0x00000020
  2808. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2809. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2810. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2811. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2812. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2813. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2814. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2815. #define MR_TOGGLE_RX 0x00002000
  2816. #define MR_NP_RX 0x00004000
  2817. #define MR_LINK_OK 0x80000000
  2818. unsigned long link_time, cur_time;
  2819. u32 ability_match_cfg;
  2820. int ability_match_count;
  2821. char ability_match, idle_match, ack_match;
  2822. u32 txconfig, rxconfig;
  2823. #define ANEG_CFG_NP 0x00000080
  2824. #define ANEG_CFG_ACK 0x00000040
  2825. #define ANEG_CFG_RF2 0x00000020
  2826. #define ANEG_CFG_RF1 0x00000010
  2827. #define ANEG_CFG_PS2 0x00000001
  2828. #define ANEG_CFG_PS1 0x00008000
  2829. #define ANEG_CFG_HD 0x00004000
  2830. #define ANEG_CFG_FD 0x00002000
  2831. #define ANEG_CFG_INVAL 0x00001f06
  2832. };
  2833. #define ANEG_OK 0
  2834. #define ANEG_DONE 1
  2835. #define ANEG_TIMER_ENAB 2
  2836. #define ANEG_FAILED -1
  2837. #define ANEG_STATE_SETTLE_TIME 10000
  2838. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2839. struct tg3_fiber_aneginfo *ap)
  2840. {
  2841. u16 flowctrl;
  2842. unsigned long delta;
  2843. u32 rx_cfg_reg;
  2844. int ret;
  2845. if (ap->state == ANEG_STATE_UNKNOWN) {
  2846. ap->rxconfig = 0;
  2847. ap->link_time = 0;
  2848. ap->cur_time = 0;
  2849. ap->ability_match_cfg = 0;
  2850. ap->ability_match_count = 0;
  2851. ap->ability_match = 0;
  2852. ap->idle_match = 0;
  2853. ap->ack_match = 0;
  2854. }
  2855. ap->cur_time++;
  2856. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2857. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2858. if (rx_cfg_reg != ap->ability_match_cfg) {
  2859. ap->ability_match_cfg = rx_cfg_reg;
  2860. ap->ability_match = 0;
  2861. ap->ability_match_count = 0;
  2862. } else {
  2863. if (++ap->ability_match_count > 1) {
  2864. ap->ability_match = 1;
  2865. ap->ability_match_cfg = rx_cfg_reg;
  2866. }
  2867. }
  2868. if (rx_cfg_reg & ANEG_CFG_ACK)
  2869. ap->ack_match = 1;
  2870. else
  2871. ap->ack_match = 0;
  2872. ap->idle_match = 0;
  2873. } else {
  2874. ap->idle_match = 1;
  2875. ap->ability_match_cfg = 0;
  2876. ap->ability_match_count = 0;
  2877. ap->ability_match = 0;
  2878. ap->ack_match = 0;
  2879. rx_cfg_reg = 0;
  2880. }
  2881. ap->rxconfig = rx_cfg_reg;
  2882. ret = ANEG_OK;
  2883. switch (ap->state) {
  2884. case ANEG_STATE_UNKNOWN:
  2885. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2886. ap->state = ANEG_STATE_AN_ENABLE;
  2887. /* fallthru */
  2888. case ANEG_STATE_AN_ENABLE:
  2889. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2890. if (ap->flags & MR_AN_ENABLE) {
  2891. ap->link_time = 0;
  2892. ap->cur_time = 0;
  2893. ap->ability_match_cfg = 0;
  2894. ap->ability_match_count = 0;
  2895. ap->ability_match = 0;
  2896. ap->idle_match = 0;
  2897. ap->ack_match = 0;
  2898. ap->state = ANEG_STATE_RESTART_INIT;
  2899. } else {
  2900. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2901. }
  2902. break;
  2903. case ANEG_STATE_RESTART_INIT:
  2904. ap->link_time = ap->cur_time;
  2905. ap->flags &= ~(MR_NP_LOADED);
  2906. ap->txconfig = 0;
  2907. tw32(MAC_TX_AUTO_NEG, 0);
  2908. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2909. tw32_f(MAC_MODE, tp->mac_mode);
  2910. udelay(40);
  2911. ret = ANEG_TIMER_ENAB;
  2912. ap->state = ANEG_STATE_RESTART;
  2913. /* fallthru */
  2914. case ANEG_STATE_RESTART:
  2915. delta = ap->cur_time - ap->link_time;
  2916. if (delta > ANEG_STATE_SETTLE_TIME)
  2917. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2918. else
  2919. ret = ANEG_TIMER_ENAB;
  2920. break;
  2921. case ANEG_STATE_DISABLE_LINK_OK:
  2922. ret = ANEG_DONE;
  2923. break;
  2924. case ANEG_STATE_ABILITY_DETECT_INIT:
  2925. ap->flags &= ~(MR_TOGGLE_TX);
  2926. ap->txconfig = ANEG_CFG_FD;
  2927. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2928. if (flowctrl & ADVERTISE_1000XPAUSE)
  2929. ap->txconfig |= ANEG_CFG_PS1;
  2930. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2931. ap->txconfig |= ANEG_CFG_PS2;
  2932. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2933. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2934. tw32_f(MAC_MODE, tp->mac_mode);
  2935. udelay(40);
  2936. ap->state = ANEG_STATE_ABILITY_DETECT;
  2937. break;
  2938. case ANEG_STATE_ABILITY_DETECT:
  2939. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2940. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2941. break;
  2942. case ANEG_STATE_ACK_DETECT_INIT:
  2943. ap->txconfig |= ANEG_CFG_ACK;
  2944. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2945. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2946. tw32_f(MAC_MODE, tp->mac_mode);
  2947. udelay(40);
  2948. ap->state = ANEG_STATE_ACK_DETECT;
  2949. /* fallthru */
  2950. case ANEG_STATE_ACK_DETECT:
  2951. if (ap->ack_match != 0) {
  2952. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2953. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2954. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2955. } else {
  2956. ap->state = ANEG_STATE_AN_ENABLE;
  2957. }
  2958. } else if (ap->ability_match != 0 &&
  2959. ap->rxconfig == 0) {
  2960. ap->state = ANEG_STATE_AN_ENABLE;
  2961. }
  2962. break;
  2963. case ANEG_STATE_COMPLETE_ACK_INIT:
  2964. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2965. ret = ANEG_FAILED;
  2966. break;
  2967. }
  2968. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2969. MR_LP_ADV_HALF_DUPLEX |
  2970. MR_LP_ADV_SYM_PAUSE |
  2971. MR_LP_ADV_ASYM_PAUSE |
  2972. MR_LP_ADV_REMOTE_FAULT1 |
  2973. MR_LP_ADV_REMOTE_FAULT2 |
  2974. MR_LP_ADV_NEXT_PAGE |
  2975. MR_TOGGLE_RX |
  2976. MR_NP_RX);
  2977. if (ap->rxconfig & ANEG_CFG_FD)
  2978. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2979. if (ap->rxconfig & ANEG_CFG_HD)
  2980. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2981. if (ap->rxconfig & ANEG_CFG_PS1)
  2982. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2983. if (ap->rxconfig & ANEG_CFG_PS2)
  2984. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2985. if (ap->rxconfig & ANEG_CFG_RF1)
  2986. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2987. if (ap->rxconfig & ANEG_CFG_RF2)
  2988. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2989. if (ap->rxconfig & ANEG_CFG_NP)
  2990. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2991. ap->link_time = ap->cur_time;
  2992. ap->flags ^= (MR_TOGGLE_TX);
  2993. if (ap->rxconfig & 0x0008)
  2994. ap->flags |= MR_TOGGLE_RX;
  2995. if (ap->rxconfig & ANEG_CFG_NP)
  2996. ap->flags |= MR_NP_RX;
  2997. ap->flags |= MR_PAGE_RX;
  2998. ap->state = ANEG_STATE_COMPLETE_ACK;
  2999. ret = ANEG_TIMER_ENAB;
  3000. break;
  3001. case ANEG_STATE_COMPLETE_ACK:
  3002. if (ap->ability_match != 0 &&
  3003. ap->rxconfig == 0) {
  3004. ap->state = ANEG_STATE_AN_ENABLE;
  3005. break;
  3006. }
  3007. delta = ap->cur_time - ap->link_time;
  3008. if (delta > ANEG_STATE_SETTLE_TIME) {
  3009. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3010. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3011. } else {
  3012. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3013. !(ap->flags & MR_NP_RX)) {
  3014. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3015. } else {
  3016. ret = ANEG_FAILED;
  3017. }
  3018. }
  3019. }
  3020. break;
  3021. case ANEG_STATE_IDLE_DETECT_INIT:
  3022. ap->link_time = ap->cur_time;
  3023. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3024. tw32_f(MAC_MODE, tp->mac_mode);
  3025. udelay(40);
  3026. ap->state = ANEG_STATE_IDLE_DETECT;
  3027. ret = ANEG_TIMER_ENAB;
  3028. break;
  3029. case ANEG_STATE_IDLE_DETECT:
  3030. if (ap->ability_match != 0 &&
  3031. ap->rxconfig == 0) {
  3032. ap->state = ANEG_STATE_AN_ENABLE;
  3033. break;
  3034. }
  3035. delta = ap->cur_time - ap->link_time;
  3036. if (delta > ANEG_STATE_SETTLE_TIME) {
  3037. /* XXX another gem from the Broadcom driver :( */
  3038. ap->state = ANEG_STATE_LINK_OK;
  3039. }
  3040. break;
  3041. case ANEG_STATE_LINK_OK:
  3042. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3043. ret = ANEG_DONE;
  3044. break;
  3045. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3046. /* ??? unimplemented */
  3047. break;
  3048. case ANEG_STATE_NEXT_PAGE_WAIT:
  3049. /* ??? unimplemented */
  3050. break;
  3051. default:
  3052. ret = ANEG_FAILED;
  3053. break;
  3054. }
  3055. return ret;
  3056. }
  3057. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3058. {
  3059. int res = 0;
  3060. struct tg3_fiber_aneginfo aninfo;
  3061. int status = ANEG_FAILED;
  3062. unsigned int tick;
  3063. u32 tmp;
  3064. tw32_f(MAC_TX_AUTO_NEG, 0);
  3065. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3066. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3067. udelay(40);
  3068. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3069. udelay(40);
  3070. memset(&aninfo, 0, sizeof(aninfo));
  3071. aninfo.flags |= MR_AN_ENABLE;
  3072. aninfo.state = ANEG_STATE_UNKNOWN;
  3073. aninfo.cur_time = 0;
  3074. tick = 0;
  3075. while (++tick < 195000) {
  3076. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3077. if (status == ANEG_DONE || status == ANEG_FAILED)
  3078. break;
  3079. udelay(1);
  3080. }
  3081. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3082. tw32_f(MAC_MODE, tp->mac_mode);
  3083. udelay(40);
  3084. *txflags = aninfo.txconfig;
  3085. *rxflags = aninfo.flags;
  3086. if (status == ANEG_DONE &&
  3087. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3088. MR_LP_ADV_FULL_DUPLEX)))
  3089. res = 1;
  3090. return res;
  3091. }
  3092. static void tg3_init_bcm8002(struct tg3 *tp)
  3093. {
  3094. u32 mac_status = tr32(MAC_STATUS);
  3095. int i;
  3096. /* Reset when initting first time or we have a link. */
  3097. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3098. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3099. return;
  3100. /* Set PLL lock range. */
  3101. tg3_writephy(tp, 0x16, 0x8007);
  3102. /* SW reset */
  3103. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3104. /* Wait for reset to complete. */
  3105. /* XXX schedule_timeout() ... */
  3106. for (i = 0; i < 500; i++)
  3107. udelay(10);
  3108. /* Config mode; select PMA/Ch 1 regs. */
  3109. tg3_writephy(tp, 0x10, 0x8411);
  3110. /* Enable auto-lock and comdet, select txclk for tx. */
  3111. tg3_writephy(tp, 0x11, 0x0a10);
  3112. tg3_writephy(tp, 0x18, 0x00a0);
  3113. tg3_writephy(tp, 0x16, 0x41ff);
  3114. /* Assert and deassert POR. */
  3115. tg3_writephy(tp, 0x13, 0x0400);
  3116. udelay(40);
  3117. tg3_writephy(tp, 0x13, 0x0000);
  3118. tg3_writephy(tp, 0x11, 0x0a50);
  3119. udelay(40);
  3120. tg3_writephy(tp, 0x11, 0x0a10);
  3121. /* Wait for signal to stabilize */
  3122. /* XXX schedule_timeout() ... */
  3123. for (i = 0; i < 15000; i++)
  3124. udelay(10);
  3125. /* Deselect the channel register so we can read the PHYID
  3126. * later.
  3127. */
  3128. tg3_writephy(tp, 0x10, 0x8011);
  3129. }
  3130. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3131. {
  3132. u16 flowctrl;
  3133. u32 sg_dig_ctrl, sg_dig_status;
  3134. u32 serdes_cfg, expected_sg_dig_ctrl;
  3135. int workaround, port_a;
  3136. int current_link_up;
  3137. serdes_cfg = 0;
  3138. expected_sg_dig_ctrl = 0;
  3139. workaround = 0;
  3140. port_a = 1;
  3141. current_link_up = 0;
  3142. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3143. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3144. workaround = 1;
  3145. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3146. port_a = 0;
  3147. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3148. /* preserve bits 20-23 for voltage regulator */
  3149. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3150. }
  3151. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3152. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3153. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3154. if (workaround) {
  3155. u32 val = serdes_cfg;
  3156. if (port_a)
  3157. val |= 0xc010000;
  3158. else
  3159. val |= 0x4010000;
  3160. tw32_f(MAC_SERDES_CFG, val);
  3161. }
  3162. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3163. }
  3164. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3165. tg3_setup_flow_control(tp, 0, 0);
  3166. current_link_up = 1;
  3167. }
  3168. goto out;
  3169. }
  3170. /* Want auto-negotiation. */
  3171. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3172. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3173. if (flowctrl & ADVERTISE_1000XPAUSE)
  3174. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3175. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3176. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3177. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3178. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3179. tp->serdes_counter &&
  3180. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3181. MAC_STATUS_RCVD_CFG)) ==
  3182. MAC_STATUS_PCS_SYNCED)) {
  3183. tp->serdes_counter--;
  3184. current_link_up = 1;
  3185. goto out;
  3186. }
  3187. restart_autoneg:
  3188. if (workaround)
  3189. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3190. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3191. udelay(5);
  3192. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3193. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3194. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3195. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3196. MAC_STATUS_SIGNAL_DET)) {
  3197. sg_dig_status = tr32(SG_DIG_STATUS);
  3198. mac_status = tr32(MAC_STATUS);
  3199. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3200. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3201. u32 local_adv = 0, remote_adv = 0;
  3202. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3203. local_adv |= ADVERTISE_1000XPAUSE;
  3204. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3205. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3206. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3207. remote_adv |= LPA_1000XPAUSE;
  3208. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3209. remote_adv |= LPA_1000XPAUSE_ASYM;
  3210. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3211. current_link_up = 1;
  3212. tp->serdes_counter = 0;
  3213. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3214. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3215. if (tp->serdes_counter)
  3216. tp->serdes_counter--;
  3217. else {
  3218. if (workaround) {
  3219. u32 val = serdes_cfg;
  3220. if (port_a)
  3221. val |= 0xc010000;
  3222. else
  3223. val |= 0x4010000;
  3224. tw32_f(MAC_SERDES_CFG, val);
  3225. }
  3226. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3227. udelay(40);
  3228. /* Link parallel detection - link is up */
  3229. /* only if we have PCS_SYNC and not */
  3230. /* receiving config code words */
  3231. mac_status = tr32(MAC_STATUS);
  3232. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3233. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3234. tg3_setup_flow_control(tp, 0, 0);
  3235. current_link_up = 1;
  3236. tp->tg3_flags2 |=
  3237. TG3_FLG2_PARALLEL_DETECT;
  3238. tp->serdes_counter =
  3239. SERDES_PARALLEL_DET_TIMEOUT;
  3240. } else
  3241. goto restart_autoneg;
  3242. }
  3243. }
  3244. } else {
  3245. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3246. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3247. }
  3248. out:
  3249. return current_link_up;
  3250. }
  3251. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3252. {
  3253. int current_link_up = 0;
  3254. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3255. goto out;
  3256. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3257. u32 txflags, rxflags;
  3258. int i;
  3259. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3260. u32 local_adv = 0, remote_adv = 0;
  3261. if (txflags & ANEG_CFG_PS1)
  3262. local_adv |= ADVERTISE_1000XPAUSE;
  3263. if (txflags & ANEG_CFG_PS2)
  3264. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3265. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3266. remote_adv |= LPA_1000XPAUSE;
  3267. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3268. remote_adv |= LPA_1000XPAUSE_ASYM;
  3269. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3270. current_link_up = 1;
  3271. }
  3272. for (i = 0; i < 30; i++) {
  3273. udelay(20);
  3274. tw32_f(MAC_STATUS,
  3275. (MAC_STATUS_SYNC_CHANGED |
  3276. MAC_STATUS_CFG_CHANGED));
  3277. udelay(40);
  3278. if ((tr32(MAC_STATUS) &
  3279. (MAC_STATUS_SYNC_CHANGED |
  3280. MAC_STATUS_CFG_CHANGED)) == 0)
  3281. break;
  3282. }
  3283. mac_status = tr32(MAC_STATUS);
  3284. if (current_link_up == 0 &&
  3285. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3286. !(mac_status & MAC_STATUS_RCVD_CFG))
  3287. current_link_up = 1;
  3288. } else {
  3289. tg3_setup_flow_control(tp, 0, 0);
  3290. /* Forcing 1000FD link up. */
  3291. current_link_up = 1;
  3292. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3293. udelay(40);
  3294. tw32_f(MAC_MODE, tp->mac_mode);
  3295. udelay(40);
  3296. }
  3297. out:
  3298. return current_link_up;
  3299. }
  3300. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3301. {
  3302. u32 orig_pause_cfg;
  3303. u16 orig_active_speed;
  3304. u8 orig_active_duplex;
  3305. u32 mac_status;
  3306. int current_link_up;
  3307. int i;
  3308. orig_pause_cfg = tp->link_config.active_flowctrl;
  3309. orig_active_speed = tp->link_config.active_speed;
  3310. orig_active_duplex = tp->link_config.active_duplex;
  3311. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3312. netif_carrier_ok(tp->dev) &&
  3313. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3314. mac_status = tr32(MAC_STATUS);
  3315. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3316. MAC_STATUS_SIGNAL_DET |
  3317. MAC_STATUS_CFG_CHANGED |
  3318. MAC_STATUS_RCVD_CFG);
  3319. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3320. MAC_STATUS_SIGNAL_DET)) {
  3321. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3322. MAC_STATUS_CFG_CHANGED));
  3323. return 0;
  3324. }
  3325. }
  3326. tw32_f(MAC_TX_AUTO_NEG, 0);
  3327. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3328. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3329. tw32_f(MAC_MODE, tp->mac_mode);
  3330. udelay(40);
  3331. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3332. tg3_init_bcm8002(tp);
  3333. /* Enable link change event even when serdes polling. */
  3334. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3335. udelay(40);
  3336. current_link_up = 0;
  3337. mac_status = tr32(MAC_STATUS);
  3338. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3339. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3340. else
  3341. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3342. tp->napi[0].hw_status->status =
  3343. (SD_STATUS_UPDATED |
  3344. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3345. for (i = 0; i < 100; i++) {
  3346. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3347. MAC_STATUS_CFG_CHANGED));
  3348. udelay(5);
  3349. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3350. MAC_STATUS_CFG_CHANGED |
  3351. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3352. break;
  3353. }
  3354. mac_status = tr32(MAC_STATUS);
  3355. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3356. current_link_up = 0;
  3357. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3358. tp->serdes_counter == 0) {
  3359. tw32_f(MAC_MODE, (tp->mac_mode |
  3360. MAC_MODE_SEND_CONFIGS));
  3361. udelay(1);
  3362. tw32_f(MAC_MODE, tp->mac_mode);
  3363. }
  3364. }
  3365. if (current_link_up == 1) {
  3366. tp->link_config.active_speed = SPEED_1000;
  3367. tp->link_config.active_duplex = DUPLEX_FULL;
  3368. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3369. LED_CTRL_LNKLED_OVERRIDE |
  3370. LED_CTRL_1000MBPS_ON));
  3371. } else {
  3372. tp->link_config.active_speed = SPEED_INVALID;
  3373. tp->link_config.active_duplex = DUPLEX_INVALID;
  3374. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3375. LED_CTRL_LNKLED_OVERRIDE |
  3376. LED_CTRL_TRAFFIC_OVERRIDE));
  3377. }
  3378. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3379. if (current_link_up)
  3380. netif_carrier_on(tp->dev);
  3381. else
  3382. netif_carrier_off(tp->dev);
  3383. tg3_link_report(tp);
  3384. } else {
  3385. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3386. if (orig_pause_cfg != now_pause_cfg ||
  3387. orig_active_speed != tp->link_config.active_speed ||
  3388. orig_active_duplex != tp->link_config.active_duplex)
  3389. tg3_link_report(tp);
  3390. }
  3391. return 0;
  3392. }
  3393. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3394. {
  3395. int current_link_up, err = 0;
  3396. u32 bmsr, bmcr;
  3397. u16 current_speed;
  3398. u8 current_duplex;
  3399. u32 local_adv, remote_adv;
  3400. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3401. tw32_f(MAC_MODE, tp->mac_mode);
  3402. udelay(40);
  3403. tw32(MAC_EVENT, 0);
  3404. tw32_f(MAC_STATUS,
  3405. (MAC_STATUS_SYNC_CHANGED |
  3406. MAC_STATUS_CFG_CHANGED |
  3407. MAC_STATUS_MI_COMPLETION |
  3408. MAC_STATUS_LNKSTATE_CHANGED));
  3409. udelay(40);
  3410. if (force_reset)
  3411. tg3_phy_reset(tp);
  3412. current_link_up = 0;
  3413. current_speed = SPEED_INVALID;
  3414. current_duplex = DUPLEX_INVALID;
  3415. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3416. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3418. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3419. bmsr |= BMSR_LSTATUS;
  3420. else
  3421. bmsr &= ~BMSR_LSTATUS;
  3422. }
  3423. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3424. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3425. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3426. /* do nothing, just check for link up at the end */
  3427. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3428. u32 adv, new_adv;
  3429. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3430. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3431. ADVERTISE_1000XPAUSE |
  3432. ADVERTISE_1000XPSE_ASYM |
  3433. ADVERTISE_SLCT);
  3434. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3435. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3436. new_adv |= ADVERTISE_1000XHALF;
  3437. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3438. new_adv |= ADVERTISE_1000XFULL;
  3439. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3440. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3441. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3442. tg3_writephy(tp, MII_BMCR, bmcr);
  3443. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3444. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3445. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3446. return err;
  3447. }
  3448. } else {
  3449. u32 new_bmcr;
  3450. bmcr &= ~BMCR_SPEED1000;
  3451. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3452. if (tp->link_config.duplex == DUPLEX_FULL)
  3453. new_bmcr |= BMCR_FULLDPLX;
  3454. if (new_bmcr != bmcr) {
  3455. /* BMCR_SPEED1000 is a reserved bit that needs
  3456. * to be set on write.
  3457. */
  3458. new_bmcr |= BMCR_SPEED1000;
  3459. /* Force a linkdown */
  3460. if (netif_carrier_ok(tp->dev)) {
  3461. u32 adv;
  3462. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3463. adv &= ~(ADVERTISE_1000XFULL |
  3464. ADVERTISE_1000XHALF |
  3465. ADVERTISE_SLCT);
  3466. tg3_writephy(tp, MII_ADVERTISE, adv);
  3467. tg3_writephy(tp, MII_BMCR, bmcr |
  3468. BMCR_ANRESTART |
  3469. BMCR_ANENABLE);
  3470. udelay(10);
  3471. netif_carrier_off(tp->dev);
  3472. }
  3473. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3474. bmcr = new_bmcr;
  3475. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3476. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3477. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3478. ASIC_REV_5714) {
  3479. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3480. bmsr |= BMSR_LSTATUS;
  3481. else
  3482. bmsr &= ~BMSR_LSTATUS;
  3483. }
  3484. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3485. }
  3486. }
  3487. if (bmsr & BMSR_LSTATUS) {
  3488. current_speed = SPEED_1000;
  3489. current_link_up = 1;
  3490. if (bmcr & BMCR_FULLDPLX)
  3491. current_duplex = DUPLEX_FULL;
  3492. else
  3493. current_duplex = DUPLEX_HALF;
  3494. local_adv = 0;
  3495. remote_adv = 0;
  3496. if (bmcr & BMCR_ANENABLE) {
  3497. u32 common;
  3498. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3499. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3500. common = local_adv & remote_adv;
  3501. if (common & (ADVERTISE_1000XHALF |
  3502. ADVERTISE_1000XFULL)) {
  3503. if (common & ADVERTISE_1000XFULL)
  3504. current_duplex = DUPLEX_FULL;
  3505. else
  3506. current_duplex = DUPLEX_HALF;
  3507. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3508. /* Link is up via parallel detect */
  3509. } else {
  3510. current_link_up = 0;
  3511. }
  3512. }
  3513. }
  3514. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3515. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3516. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3517. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3518. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3519. tw32_f(MAC_MODE, tp->mac_mode);
  3520. udelay(40);
  3521. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3522. tp->link_config.active_speed = current_speed;
  3523. tp->link_config.active_duplex = current_duplex;
  3524. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3525. if (current_link_up)
  3526. netif_carrier_on(tp->dev);
  3527. else {
  3528. netif_carrier_off(tp->dev);
  3529. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3530. }
  3531. tg3_link_report(tp);
  3532. }
  3533. return err;
  3534. }
  3535. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3536. {
  3537. if (tp->serdes_counter) {
  3538. /* Give autoneg time to complete. */
  3539. tp->serdes_counter--;
  3540. return;
  3541. }
  3542. if (!netif_carrier_ok(tp->dev) &&
  3543. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3544. u32 bmcr;
  3545. tg3_readphy(tp, MII_BMCR, &bmcr);
  3546. if (bmcr & BMCR_ANENABLE) {
  3547. u32 phy1, phy2;
  3548. /* Select shadow register 0x1f */
  3549. tg3_writephy(tp, 0x1c, 0x7c00);
  3550. tg3_readphy(tp, 0x1c, &phy1);
  3551. /* Select expansion interrupt status register */
  3552. tg3_writephy(tp, 0x17, 0x0f01);
  3553. tg3_readphy(tp, 0x15, &phy2);
  3554. tg3_readphy(tp, 0x15, &phy2);
  3555. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3556. /* We have signal detect and not receiving
  3557. * config code words, link is up by parallel
  3558. * detection.
  3559. */
  3560. bmcr &= ~BMCR_ANENABLE;
  3561. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3562. tg3_writephy(tp, MII_BMCR, bmcr);
  3563. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3564. }
  3565. }
  3566. } else if (netif_carrier_ok(tp->dev) &&
  3567. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3568. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3569. u32 phy2;
  3570. /* Select expansion interrupt status register */
  3571. tg3_writephy(tp, 0x17, 0x0f01);
  3572. tg3_readphy(tp, 0x15, &phy2);
  3573. if (phy2 & 0x20) {
  3574. u32 bmcr;
  3575. /* Config code words received, turn on autoneg. */
  3576. tg3_readphy(tp, MII_BMCR, &bmcr);
  3577. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3578. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3579. }
  3580. }
  3581. }
  3582. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3583. {
  3584. int err;
  3585. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3586. err = tg3_setup_fiber_phy(tp, force_reset);
  3587. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3588. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3589. else
  3590. err = tg3_setup_copper_phy(tp, force_reset);
  3591. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3592. u32 val, scale;
  3593. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3594. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3595. scale = 65;
  3596. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3597. scale = 6;
  3598. else
  3599. scale = 12;
  3600. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3601. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3602. tw32(GRC_MISC_CFG, val);
  3603. }
  3604. if (tp->link_config.active_speed == SPEED_1000 &&
  3605. tp->link_config.active_duplex == DUPLEX_HALF)
  3606. tw32(MAC_TX_LENGTHS,
  3607. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3608. (6 << TX_LENGTHS_IPG_SHIFT) |
  3609. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3610. else
  3611. tw32(MAC_TX_LENGTHS,
  3612. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3613. (6 << TX_LENGTHS_IPG_SHIFT) |
  3614. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3615. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3616. if (netif_carrier_ok(tp->dev)) {
  3617. tw32(HOSTCC_STAT_COAL_TICKS,
  3618. tp->coal.stats_block_coalesce_usecs);
  3619. } else {
  3620. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3621. }
  3622. }
  3623. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3624. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3625. if (!netif_carrier_ok(tp->dev))
  3626. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3627. tp->pwrmgmt_thresh;
  3628. else
  3629. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3630. tw32(PCIE_PWR_MGMT_THRESH, val);
  3631. }
  3632. return err;
  3633. }
  3634. /* This is called whenever we suspect that the system chipset is re-
  3635. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3636. * is bogus tx completions. We try to recover by setting the
  3637. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3638. * in the workqueue.
  3639. */
  3640. static void tg3_tx_recover(struct tg3 *tp)
  3641. {
  3642. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3643. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3644. netdev_warn(tp->dev,
  3645. "The system may be re-ordering memory-mapped I/O "
  3646. "cycles to the network device, attempting to recover. "
  3647. "Please report the problem to the driver maintainer "
  3648. "and include system chipset information.\n");
  3649. spin_lock(&tp->lock);
  3650. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3651. spin_unlock(&tp->lock);
  3652. }
  3653. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3654. {
  3655. /* Tell compiler to fetch tx indices from memory. */
  3656. barrier();
  3657. return tnapi->tx_pending -
  3658. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3659. }
  3660. /* Tigon3 never reports partial packet sends. So we do not
  3661. * need special logic to handle SKBs that have not had all
  3662. * of their frags sent yet, like SunGEM does.
  3663. */
  3664. static void tg3_tx(struct tg3_napi *tnapi)
  3665. {
  3666. struct tg3 *tp = tnapi->tp;
  3667. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3668. u32 sw_idx = tnapi->tx_cons;
  3669. struct netdev_queue *txq;
  3670. int index = tnapi - tp->napi;
  3671. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3672. index--;
  3673. txq = netdev_get_tx_queue(tp->dev, index);
  3674. while (sw_idx != hw_idx) {
  3675. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3676. struct sk_buff *skb = ri->skb;
  3677. int i, tx_bug = 0;
  3678. if (unlikely(skb == NULL)) {
  3679. tg3_tx_recover(tp);
  3680. return;
  3681. }
  3682. pci_unmap_single(tp->pdev,
  3683. dma_unmap_addr(ri, mapping),
  3684. skb_headlen(skb),
  3685. PCI_DMA_TODEVICE);
  3686. ri->skb = NULL;
  3687. sw_idx = NEXT_TX(sw_idx);
  3688. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3689. ri = &tnapi->tx_buffers[sw_idx];
  3690. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3691. tx_bug = 1;
  3692. pci_unmap_page(tp->pdev,
  3693. dma_unmap_addr(ri, mapping),
  3694. skb_shinfo(skb)->frags[i].size,
  3695. PCI_DMA_TODEVICE);
  3696. sw_idx = NEXT_TX(sw_idx);
  3697. }
  3698. dev_kfree_skb(skb);
  3699. if (unlikely(tx_bug)) {
  3700. tg3_tx_recover(tp);
  3701. return;
  3702. }
  3703. }
  3704. tnapi->tx_cons = sw_idx;
  3705. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3706. * before checking for netif_queue_stopped(). Without the
  3707. * memory barrier, there is a small possibility that tg3_start_xmit()
  3708. * will miss it and cause the queue to be stopped forever.
  3709. */
  3710. smp_mb();
  3711. if (unlikely(netif_tx_queue_stopped(txq) &&
  3712. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3713. __netif_tx_lock(txq, smp_processor_id());
  3714. if (netif_tx_queue_stopped(txq) &&
  3715. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3716. netif_tx_wake_queue(txq);
  3717. __netif_tx_unlock(txq);
  3718. }
  3719. }
  3720. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3721. {
  3722. if (!ri->skb)
  3723. return;
  3724. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3725. map_sz, PCI_DMA_FROMDEVICE);
  3726. dev_kfree_skb_any(ri->skb);
  3727. ri->skb = NULL;
  3728. }
  3729. /* Returns size of skb allocated or < 0 on error.
  3730. *
  3731. * We only need to fill in the address because the other members
  3732. * of the RX descriptor are invariant, see tg3_init_rings.
  3733. *
  3734. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3735. * posting buffers we only dirty the first cache line of the RX
  3736. * descriptor (containing the address). Whereas for the RX status
  3737. * buffers the cpu only reads the last cacheline of the RX descriptor
  3738. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3739. */
  3740. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3741. u32 opaque_key, u32 dest_idx_unmasked)
  3742. {
  3743. struct tg3_rx_buffer_desc *desc;
  3744. struct ring_info *map, *src_map;
  3745. struct sk_buff *skb;
  3746. dma_addr_t mapping;
  3747. int skb_size, dest_idx;
  3748. src_map = NULL;
  3749. switch (opaque_key) {
  3750. case RXD_OPAQUE_RING_STD:
  3751. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3752. desc = &tpr->rx_std[dest_idx];
  3753. map = &tpr->rx_std_buffers[dest_idx];
  3754. skb_size = tp->rx_pkt_map_sz;
  3755. break;
  3756. case RXD_OPAQUE_RING_JUMBO:
  3757. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3758. desc = &tpr->rx_jmb[dest_idx].std;
  3759. map = &tpr->rx_jmb_buffers[dest_idx];
  3760. skb_size = TG3_RX_JMB_MAP_SZ;
  3761. break;
  3762. default:
  3763. return -EINVAL;
  3764. }
  3765. /* Do not overwrite any of the map or rp information
  3766. * until we are sure we can commit to a new buffer.
  3767. *
  3768. * Callers depend upon this behavior and assume that
  3769. * we leave everything unchanged if we fail.
  3770. */
  3771. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3772. if (skb == NULL)
  3773. return -ENOMEM;
  3774. skb_reserve(skb, tp->rx_offset);
  3775. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3776. PCI_DMA_FROMDEVICE);
  3777. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3778. dev_kfree_skb(skb);
  3779. return -EIO;
  3780. }
  3781. map->skb = skb;
  3782. dma_unmap_addr_set(map, mapping, mapping);
  3783. desc->addr_hi = ((u64)mapping >> 32);
  3784. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3785. return skb_size;
  3786. }
  3787. /* We only need to move over in the address because the other
  3788. * members of the RX descriptor are invariant. See notes above
  3789. * tg3_alloc_rx_skb for full details.
  3790. */
  3791. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3792. struct tg3_rx_prodring_set *dpr,
  3793. u32 opaque_key, int src_idx,
  3794. u32 dest_idx_unmasked)
  3795. {
  3796. struct tg3 *tp = tnapi->tp;
  3797. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3798. struct ring_info *src_map, *dest_map;
  3799. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3800. int dest_idx;
  3801. switch (opaque_key) {
  3802. case RXD_OPAQUE_RING_STD:
  3803. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3804. dest_desc = &dpr->rx_std[dest_idx];
  3805. dest_map = &dpr->rx_std_buffers[dest_idx];
  3806. src_desc = &spr->rx_std[src_idx];
  3807. src_map = &spr->rx_std_buffers[src_idx];
  3808. break;
  3809. case RXD_OPAQUE_RING_JUMBO:
  3810. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3811. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3812. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3813. src_desc = &spr->rx_jmb[src_idx].std;
  3814. src_map = &spr->rx_jmb_buffers[src_idx];
  3815. break;
  3816. default:
  3817. return;
  3818. }
  3819. dest_map->skb = src_map->skb;
  3820. dma_unmap_addr_set(dest_map, mapping,
  3821. dma_unmap_addr(src_map, mapping));
  3822. dest_desc->addr_hi = src_desc->addr_hi;
  3823. dest_desc->addr_lo = src_desc->addr_lo;
  3824. /* Ensure that the update to the skb happens after the physical
  3825. * addresses have been transferred to the new BD location.
  3826. */
  3827. smp_wmb();
  3828. src_map->skb = NULL;
  3829. }
  3830. /* The RX ring scheme is composed of multiple rings which post fresh
  3831. * buffers to the chip, and one special ring the chip uses to report
  3832. * status back to the host.
  3833. *
  3834. * The special ring reports the status of received packets to the
  3835. * host. The chip does not write into the original descriptor the
  3836. * RX buffer was obtained from. The chip simply takes the original
  3837. * descriptor as provided by the host, updates the status and length
  3838. * field, then writes this into the next status ring entry.
  3839. *
  3840. * Each ring the host uses to post buffers to the chip is described
  3841. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3842. * it is first placed into the on-chip ram. When the packet's length
  3843. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3844. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3845. * which is within the range of the new packet's length is chosen.
  3846. *
  3847. * The "separate ring for rx status" scheme may sound queer, but it makes
  3848. * sense from a cache coherency perspective. If only the host writes
  3849. * to the buffer post rings, and only the chip writes to the rx status
  3850. * rings, then cache lines never move beyond shared-modified state.
  3851. * If both the host and chip were to write into the same ring, cache line
  3852. * eviction could occur since both entities want it in an exclusive state.
  3853. */
  3854. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3855. {
  3856. struct tg3 *tp = tnapi->tp;
  3857. u32 work_mask, rx_std_posted = 0;
  3858. u32 std_prod_idx, jmb_prod_idx;
  3859. u32 sw_idx = tnapi->rx_rcb_ptr;
  3860. u16 hw_idx;
  3861. int received;
  3862. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3863. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3864. /*
  3865. * We need to order the read of hw_idx and the read of
  3866. * the opaque cookie.
  3867. */
  3868. rmb();
  3869. work_mask = 0;
  3870. received = 0;
  3871. std_prod_idx = tpr->rx_std_prod_idx;
  3872. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3873. while (sw_idx != hw_idx && budget > 0) {
  3874. struct ring_info *ri;
  3875. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3876. unsigned int len;
  3877. struct sk_buff *skb;
  3878. dma_addr_t dma_addr;
  3879. u32 opaque_key, desc_idx, *post_ptr;
  3880. bool hw_vlan __maybe_unused = false;
  3881. u16 vtag __maybe_unused = 0;
  3882. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3883. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3884. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3885. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3886. dma_addr = dma_unmap_addr(ri, mapping);
  3887. skb = ri->skb;
  3888. post_ptr = &std_prod_idx;
  3889. rx_std_posted++;
  3890. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3891. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3892. dma_addr = dma_unmap_addr(ri, mapping);
  3893. skb = ri->skb;
  3894. post_ptr = &jmb_prod_idx;
  3895. } else
  3896. goto next_pkt_nopost;
  3897. work_mask |= opaque_key;
  3898. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3899. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3900. drop_it:
  3901. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3902. desc_idx, *post_ptr);
  3903. drop_it_no_recycle:
  3904. /* Other statistics kept track of by card. */
  3905. tp->net_stats.rx_dropped++;
  3906. goto next_pkt;
  3907. }
  3908. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3909. ETH_FCS_LEN;
  3910. if (len > TG3_RX_COPY_THRESH(tp)) {
  3911. int skb_size;
  3912. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3913. *post_ptr);
  3914. if (skb_size < 0)
  3915. goto drop_it;
  3916. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3917. PCI_DMA_FROMDEVICE);
  3918. /* Ensure that the update to the skb happens
  3919. * after the usage of the old DMA mapping.
  3920. */
  3921. smp_wmb();
  3922. ri->skb = NULL;
  3923. skb_put(skb, len);
  3924. } else {
  3925. struct sk_buff *copy_skb;
  3926. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3927. desc_idx, *post_ptr);
  3928. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3929. TG3_RAW_IP_ALIGN);
  3930. if (copy_skb == NULL)
  3931. goto drop_it_no_recycle;
  3932. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3933. skb_put(copy_skb, len);
  3934. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3935. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3936. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3937. /* We'll reuse the original ring buffer. */
  3938. skb = copy_skb;
  3939. }
  3940. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3941. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3942. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3943. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3944. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3945. else
  3946. skb->ip_summed = CHECKSUM_NONE;
  3947. skb->protocol = eth_type_trans(skb, tp->dev);
  3948. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3949. skb->protocol != htons(ETH_P_8021Q)) {
  3950. dev_kfree_skb(skb);
  3951. goto next_pkt;
  3952. }
  3953. if (desc->type_flags & RXD_FLAG_VLAN &&
  3954. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3955. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3956. #if TG3_VLAN_TAG_USED
  3957. if (tp->vlgrp)
  3958. hw_vlan = true;
  3959. else
  3960. #endif
  3961. {
  3962. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3963. __skb_push(skb, VLAN_HLEN);
  3964. memmove(ve, skb->data + VLAN_HLEN,
  3965. ETH_ALEN * 2);
  3966. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3967. ve->h_vlan_TCI = htons(vtag);
  3968. }
  3969. }
  3970. #if TG3_VLAN_TAG_USED
  3971. if (hw_vlan)
  3972. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3973. else
  3974. #endif
  3975. napi_gro_receive(&tnapi->napi, skb);
  3976. received++;
  3977. budget--;
  3978. next_pkt:
  3979. (*post_ptr)++;
  3980. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3981. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3982. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3983. tpr->rx_std_prod_idx);
  3984. work_mask &= ~RXD_OPAQUE_RING_STD;
  3985. rx_std_posted = 0;
  3986. }
  3987. next_pkt_nopost:
  3988. sw_idx++;
  3989. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3990. /* Refresh hw_idx to see if there is new work */
  3991. if (sw_idx == hw_idx) {
  3992. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3993. rmb();
  3994. }
  3995. }
  3996. /* ACK the status ring. */
  3997. tnapi->rx_rcb_ptr = sw_idx;
  3998. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3999. /* Refill RX ring(s). */
  4000. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4001. if (work_mask & RXD_OPAQUE_RING_STD) {
  4002. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4003. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4004. tpr->rx_std_prod_idx);
  4005. }
  4006. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4007. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  4008. TG3_RX_JUMBO_RING_SIZE;
  4009. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4010. tpr->rx_jmb_prod_idx);
  4011. }
  4012. mmiowb();
  4013. } else if (work_mask) {
  4014. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4015. * updated before the producer indices can be updated.
  4016. */
  4017. smp_wmb();
  4018. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4019. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4020. if (tnapi != &tp->napi[1])
  4021. napi_schedule(&tp->napi[1].napi);
  4022. }
  4023. return received;
  4024. }
  4025. static void tg3_poll_link(struct tg3 *tp)
  4026. {
  4027. /* handle link change and other phy events */
  4028. if (!(tp->tg3_flags &
  4029. (TG3_FLAG_USE_LINKCHG_REG |
  4030. TG3_FLAG_POLL_SERDES))) {
  4031. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4032. if (sblk->status & SD_STATUS_LINK_CHG) {
  4033. sblk->status = SD_STATUS_UPDATED |
  4034. (sblk->status & ~SD_STATUS_LINK_CHG);
  4035. spin_lock(&tp->lock);
  4036. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4037. tw32_f(MAC_STATUS,
  4038. (MAC_STATUS_SYNC_CHANGED |
  4039. MAC_STATUS_CFG_CHANGED |
  4040. MAC_STATUS_MI_COMPLETION |
  4041. MAC_STATUS_LNKSTATE_CHANGED));
  4042. udelay(40);
  4043. } else
  4044. tg3_setup_phy(tp, 0);
  4045. spin_unlock(&tp->lock);
  4046. }
  4047. }
  4048. }
  4049. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4050. struct tg3_rx_prodring_set *dpr,
  4051. struct tg3_rx_prodring_set *spr)
  4052. {
  4053. u32 si, di, cpycnt, src_prod_idx;
  4054. int i, err = 0;
  4055. while (1) {
  4056. src_prod_idx = spr->rx_std_prod_idx;
  4057. /* Make sure updates to the rx_std_buffers[] entries and the
  4058. * standard producer index are seen in the correct order.
  4059. */
  4060. smp_rmb();
  4061. if (spr->rx_std_cons_idx == src_prod_idx)
  4062. break;
  4063. if (spr->rx_std_cons_idx < src_prod_idx)
  4064. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4065. else
  4066. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4067. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4068. si = spr->rx_std_cons_idx;
  4069. di = dpr->rx_std_prod_idx;
  4070. for (i = di; i < di + cpycnt; i++) {
  4071. if (dpr->rx_std_buffers[i].skb) {
  4072. cpycnt = i - di;
  4073. err = -ENOSPC;
  4074. break;
  4075. }
  4076. }
  4077. if (!cpycnt)
  4078. break;
  4079. /* Ensure that updates to the rx_std_buffers ring and the
  4080. * shadowed hardware producer ring from tg3_recycle_skb() are
  4081. * ordered correctly WRT the skb check above.
  4082. */
  4083. smp_rmb();
  4084. memcpy(&dpr->rx_std_buffers[di],
  4085. &spr->rx_std_buffers[si],
  4086. cpycnt * sizeof(struct ring_info));
  4087. for (i = 0; i < cpycnt; i++, di++, si++) {
  4088. struct tg3_rx_buffer_desc *sbd, *dbd;
  4089. sbd = &spr->rx_std[si];
  4090. dbd = &dpr->rx_std[di];
  4091. dbd->addr_hi = sbd->addr_hi;
  4092. dbd->addr_lo = sbd->addr_lo;
  4093. }
  4094. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4095. TG3_RX_RING_SIZE;
  4096. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4097. TG3_RX_RING_SIZE;
  4098. }
  4099. while (1) {
  4100. src_prod_idx = spr->rx_jmb_prod_idx;
  4101. /* Make sure updates to the rx_jmb_buffers[] entries and
  4102. * the jumbo producer index are seen in the correct order.
  4103. */
  4104. smp_rmb();
  4105. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4106. break;
  4107. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4108. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4109. else
  4110. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4111. cpycnt = min(cpycnt,
  4112. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4113. si = spr->rx_jmb_cons_idx;
  4114. di = dpr->rx_jmb_prod_idx;
  4115. for (i = di; i < di + cpycnt; i++) {
  4116. if (dpr->rx_jmb_buffers[i].skb) {
  4117. cpycnt = i - di;
  4118. err = -ENOSPC;
  4119. break;
  4120. }
  4121. }
  4122. if (!cpycnt)
  4123. break;
  4124. /* Ensure that updates to the rx_jmb_buffers ring and the
  4125. * shadowed hardware producer ring from tg3_recycle_skb() are
  4126. * ordered correctly WRT the skb check above.
  4127. */
  4128. smp_rmb();
  4129. memcpy(&dpr->rx_jmb_buffers[di],
  4130. &spr->rx_jmb_buffers[si],
  4131. cpycnt * sizeof(struct ring_info));
  4132. for (i = 0; i < cpycnt; i++, di++, si++) {
  4133. struct tg3_rx_buffer_desc *sbd, *dbd;
  4134. sbd = &spr->rx_jmb[si].std;
  4135. dbd = &dpr->rx_jmb[di].std;
  4136. dbd->addr_hi = sbd->addr_hi;
  4137. dbd->addr_lo = sbd->addr_lo;
  4138. }
  4139. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4140. TG3_RX_JUMBO_RING_SIZE;
  4141. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4142. TG3_RX_JUMBO_RING_SIZE;
  4143. }
  4144. return err;
  4145. }
  4146. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4147. {
  4148. struct tg3 *tp = tnapi->tp;
  4149. /* run TX completion thread */
  4150. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4151. tg3_tx(tnapi);
  4152. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4153. return work_done;
  4154. }
  4155. /* run RX thread, within the bounds set by NAPI.
  4156. * All RX "locking" is done by ensuring outside
  4157. * code synchronizes with tg3->napi.poll()
  4158. */
  4159. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4160. work_done += tg3_rx(tnapi, budget - work_done);
  4161. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4162. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4163. int i, err = 0;
  4164. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4165. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4166. for (i = 1; i < tp->irq_cnt; i++)
  4167. err |= tg3_rx_prodring_xfer(tp, dpr,
  4168. tp->napi[i].prodring);
  4169. wmb();
  4170. if (std_prod_idx != dpr->rx_std_prod_idx)
  4171. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4172. dpr->rx_std_prod_idx);
  4173. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4174. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4175. dpr->rx_jmb_prod_idx);
  4176. mmiowb();
  4177. if (err)
  4178. tw32_f(HOSTCC_MODE, tp->coal_now);
  4179. }
  4180. return work_done;
  4181. }
  4182. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4183. {
  4184. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4185. struct tg3 *tp = tnapi->tp;
  4186. int work_done = 0;
  4187. struct tg3_hw_status *sblk = tnapi->hw_status;
  4188. while (1) {
  4189. work_done = tg3_poll_work(tnapi, work_done, budget);
  4190. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4191. goto tx_recovery;
  4192. if (unlikely(work_done >= budget))
  4193. break;
  4194. /* tp->last_tag is used in tg3_int_reenable() below
  4195. * to tell the hw how much work has been processed,
  4196. * so we must read it before checking for more work.
  4197. */
  4198. tnapi->last_tag = sblk->status_tag;
  4199. tnapi->last_irq_tag = tnapi->last_tag;
  4200. rmb();
  4201. /* check for RX/TX work to do */
  4202. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4203. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4204. napi_complete(napi);
  4205. /* Reenable interrupts. */
  4206. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4207. mmiowb();
  4208. break;
  4209. }
  4210. }
  4211. return work_done;
  4212. tx_recovery:
  4213. /* work_done is guaranteed to be less than budget. */
  4214. napi_complete(napi);
  4215. schedule_work(&tp->reset_task);
  4216. return work_done;
  4217. }
  4218. static int tg3_poll(struct napi_struct *napi, int budget)
  4219. {
  4220. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4221. struct tg3 *tp = tnapi->tp;
  4222. int work_done = 0;
  4223. struct tg3_hw_status *sblk = tnapi->hw_status;
  4224. while (1) {
  4225. tg3_poll_link(tp);
  4226. work_done = tg3_poll_work(tnapi, work_done, budget);
  4227. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4228. goto tx_recovery;
  4229. if (unlikely(work_done >= budget))
  4230. break;
  4231. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4232. /* tp->last_tag is used in tg3_int_reenable() below
  4233. * to tell the hw how much work has been processed,
  4234. * so we must read it before checking for more work.
  4235. */
  4236. tnapi->last_tag = sblk->status_tag;
  4237. tnapi->last_irq_tag = tnapi->last_tag;
  4238. rmb();
  4239. } else
  4240. sblk->status &= ~SD_STATUS_UPDATED;
  4241. if (likely(!tg3_has_work(tnapi))) {
  4242. napi_complete(napi);
  4243. tg3_int_reenable(tnapi);
  4244. break;
  4245. }
  4246. }
  4247. return work_done;
  4248. tx_recovery:
  4249. /* work_done is guaranteed to be less than budget. */
  4250. napi_complete(napi);
  4251. schedule_work(&tp->reset_task);
  4252. return work_done;
  4253. }
  4254. static void tg3_irq_quiesce(struct tg3 *tp)
  4255. {
  4256. int i;
  4257. BUG_ON(tp->irq_sync);
  4258. tp->irq_sync = 1;
  4259. smp_mb();
  4260. for (i = 0; i < tp->irq_cnt; i++)
  4261. synchronize_irq(tp->napi[i].irq_vec);
  4262. }
  4263. static inline int tg3_irq_sync(struct tg3 *tp)
  4264. {
  4265. return tp->irq_sync;
  4266. }
  4267. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4268. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4269. * with as well. Most of the time, this is not necessary except when
  4270. * shutting down the device.
  4271. */
  4272. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4273. {
  4274. spin_lock_bh(&tp->lock);
  4275. if (irq_sync)
  4276. tg3_irq_quiesce(tp);
  4277. }
  4278. static inline void tg3_full_unlock(struct tg3 *tp)
  4279. {
  4280. spin_unlock_bh(&tp->lock);
  4281. }
  4282. /* One-shot MSI handler - Chip automatically disables interrupt
  4283. * after sending MSI so driver doesn't have to do it.
  4284. */
  4285. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4286. {
  4287. struct tg3_napi *tnapi = dev_id;
  4288. struct tg3 *tp = tnapi->tp;
  4289. prefetch(tnapi->hw_status);
  4290. if (tnapi->rx_rcb)
  4291. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4292. if (likely(!tg3_irq_sync(tp)))
  4293. napi_schedule(&tnapi->napi);
  4294. return IRQ_HANDLED;
  4295. }
  4296. /* MSI ISR - No need to check for interrupt sharing and no need to
  4297. * flush status block and interrupt mailbox. PCI ordering rules
  4298. * guarantee that MSI will arrive after the status block.
  4299. */
  4300. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4301. {
  4302. struct tg3_napi *tnapi = dev_id;
  4303. struct tg3 *tp = tnapi->tp;
  4304. prefetch(tnapi->hw_status);
  4305. if (tnapi->rx_rcb)
  4306. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4307. /*
  4308. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4309. * chip-internal interrupt pending events.
  4310. * Writing non-zero to intr-mbox-0 additional tells the
  4311. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4312. * event coalescing.
  4313. */
  4314. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4315. if (likely(!tg3_irq_sync(tp)))
  4316. napi_schedule(&tnapi->napi);
  4317. return IRQ_RETVAL(1);
  4318. }
  4319. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4320. {
  4321. struct tg3_napi *tnapi = dev_id;
  4322. struct tg3 *tp = tnapi->tp;
  4323. struct tg3_hw_status *sblk = tnapi->hw_status;
  4324. unsigned int handled = 1;
  4325. /* In INTx mode, it is possible for the interrupt to arrive at
  4326. * the CPU before the status block posted prior to the interrupt.
  4327. * Reading the PCI State register will confirm whether the
  4328. * interrupt is ours and will flush the status block.
  4329. */
  4330. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4331. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4332. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4333. handled = 0;
  4334. goto out;
  4335. }
  4336. }
  4337. /*
  4338. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4339. * chip-internal interrupt pending events.
  4340. * Writing non-zero to intr-mbox-0 additional tells the
  4341. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4342. * event coalescing.
  4343. *
  4344. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4345. * spurious interrupts. The flush impacts performance but
  4346. * excessive spurious interrupts can be worse in some cases.
  4347. */
  4348. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4349. if (tg3_irq_sync(tp))
  4350. goto out;
  4351. sblk->status &= ~SD_STATUS_UPDATED;
  4352. if (likely(tg3_has_work(tnapi))) {
  4353. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4354. napi_schedule(&tnapi->napi);
  4355. } else {
  4356. /* No work, shared interrupt perhaps? re-enable
  4357. * interrupts, and flush that PCI write
  4358. */
  4359. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4360. 0x00000000);
  4361. }
  4362. out:
  4363. return IRQ_RETVAL(handled);
  4364. }
  4365. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4366. {
  4367. struct tg3_napi *tnapi = dev_id;
  4368. struct tg3 *tp = tnapi->tp;
  4369. struct tg3_hw_status *sblk = tnapi->hw_status;
  4370. unsigned int handled = 1;
  4371. /* In INTx mode, it is possible for the interrupt to arrive at
  4372. * the CPU before the status block posted prior to the interrupt.
  4373. * Reading the PCI State register will confirm whether the
  4374. * interrupt is ours and will flush the status block.
  4375. */
  4376. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4377. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4378. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4379. handled = 0;
  4380. goto out;
  4381. }
  4382. }
  4383. /*
  4384. * writing any value to intr-mbox-0 clears PCI INTA# and
  4385. * chip-internal interrupt pending events.
  4386. * writing non-zero to intr-mbox-0 additional tells the
  4387. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4388. * event coalescing.
  4389. *
  4390. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4391. * spurious interrupts. The flush impacts performance but
  4392. * excessive spurious interrupts can be worse in some cases.
  4393. */
  4394. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4395. /*
  4396. * In a shared interrupt configuration, sometimes other devices'
  4397. * interrupts will scream. We record the current status tag here
  4398. * so that the above check can report that the screaming interrupts
  4399. * are unhandled. Eventually they will be silenced.
  4400. */
  4401. tnapi->last_irq_tag = sblk->status_tag;
  4402. if (tg3_irq_sync(tp))
  4403. goto out;
  4404. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4405. napi_schedule(&tnapi->napi);
  4406. out:
  4407. return IRQ_RETVAL(handled);
  4408. }
  4409. /* ISR for interrupt test */
  4410. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4411. {
  4412. struct tg3_napi *tnapi = dev_id;
  4413. struct tg3 *tp = tnapi->tp;
  4414. struct tg3_hw_status *sblk = tnapi->hw_status;
  4415. if ((sblk->status & SD_STATUS_UPDATED) ||
  4416. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4417. tg3_disable_ints(tp);
  4418. return IRQ_RETVAL(1);
  4419. }
  4420. return IRQ_RETVAL(0);
  4421. }
  4422. static int tg3_init_hw(struct tg3 *, int);
  4423. static int tg3_halt(struct tg3 *, int, int);
  4424. /* Restart hardware after configuration changes, self-test, etc.
  4425. * Invoked with tp->lock held.
  4426. */
  4427. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4428. __releases(tp->lock)
  4429. __acquires(tp->lock)
  4430. {
  4431. int err;
  4432. err = tg3_init_hw(tp, reset_phy);
  4433. if (err) {
  4434. netdev_err(tp->dev,
  4435. "Failed to re-initialize device, aborting\n");
  4436. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4437. tg3_full_unlock(tp);
  4438. del_timer_sync(&tp->timer);
  4439. tp->irq_sync = 0;
  4440. tg3_napi_enable(tp);
  4441. dev_close(tp->dev);
  4442. tg3_full_lock(tp, 0);
  4443. }
  4444. return err;
  4445. }
  4446. #ifdef CONFIG_NET_POLL_CONTROLLER
  4447. static void tg3_poll_controller(struct net_device *dev)
  4448. {
  4449. int i;
  4450. struct tg3 *tp = netdev_priv(dev);
  4451. for (i = 0; i < tp->irq_cnt; i++)
  4452. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4453. }
  4454. #endif
  4455. static void tg3_reset_task(struct work_struct *work)
  4456. {
  4457. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4458. int err;
  4459. unsigned int restart_timer;
  4460. tg3_full_lock(tp, 0);
  4461. if (!netif_running(tp->dev)) {
  4462. tg3_full_unlock(tp);
  4463. return;
  4464. }
  4465. tg3_full_unlock(tp);
  4466. tg3_phy_stop(tp);
  4467. tg3_netif_stop(tp);
  4468. tg3_full_lock(tp, 1);
  4469. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4470. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4471. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4472. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4473. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4474. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4475. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4476. }
  4477. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4478. err = tg3_init_hw(tp, 1);
  4479. if (err)
  4480. goto out;
  4481. tg3_netif_start(tp);
  4482. if (restart_timer)
  4483. mod_timer(&tp->timer, jiffies + 1);
  4484. out:
  4485. tg3_full_unlock(tp);
  4486. if (!err)
  4487. tg3_phy_start(tp);
  4488. }
  4489. static void tg3_dump_short_state(struct tg3 *tp)
  4490. {
  4491. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4492. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4493. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4494. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4495. }
  4496. static void tg3_tx_timeout(struct net_device *dev)
  4497. {
  4498. struct tg3 *tp = netdev_priv(dev);
  4499. if (netif_msg_tx_err(tp)) {
  4500. netdev_err(dev, "transmit timed out, resetting\n");
  4501. tg3_dump_short_state(tp);
  4502. }
  4503. schedule_work(&tp->reset_task);
  4504. }
  4505. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4506. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4507. {
  4508. u32 base = (u32) mapping & 0xffffffff;
  4509. return ((base > 0xffffdcc0) &&
  4510. (base + len + 8 < base));
  4511. }
  4512. /* Test for DMA addresses > 40-bit */
  4513. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4514. int len)
  4515. {
  4516. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4517. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4518. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4519. return 0;
  4520. #else
  4521. return 0;
  4522. #endif
  4523. }
  4524. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4525. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4526. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4527. struct sk_buff *skb, u32 last_plus_one,
  4528. u32 *start, u32 base_flags, u32 mss)
  4529. {
  4530. struct tg3 *tp = tnapi->tp;
  4531. struct sk_buff *new_skb;
  4532. dma_addr_t new_addr = 0;
  4533. u32 entry = *start;
  4534. int i, ret = 0;
  4535. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4536. new_skb = skb_copy(skb, GFP_ATOMIC);
  4537. else {
  4538. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4539. new_skb = skb_copy_expand(skb,
  4540. skb_headroom(skb) + more_headroom,
  4541. skb_tailroom(skb), GFP_ATOMIC);
  4542. }
  4543. if (!new_skb) {
  4544. ret = -1;
  4545. } else {
  4546. /* New SKB is guaranteed to be linear. */
  4547. entry = *start;
  4548. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4549. PCI_DMA_TODEVICE);
  4550. /* Make sure the mapping succeeded */
  4551. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4552. ret = -1;
  4553. dev_kfree_skb(new_skb);
  4554. new_skb = NULL;
  4555. /* Make sure new skb does not cross any 4G boundaries.
  4556. * Drop the packet if it does.
  4557. */
  4558. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4559. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4560. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4561. PCI_DMA_TODEVICE);
  4562. ret = -1;
  4563. dev_kfree_skb(new_skb);
  4564. new_skb = NULL;
  4565. } else {
  4566. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4567. base_flags, 1 | (mss << 1));
  4568. *start = NEXT_TX(entry);
  4569. }
  4570. }
  4571. /* Now clean up the sw ring entries. */
  4572. i = 0;
  4573. while (entry != last_plus_one) {
  4574. int len;
  4575. if (i == 0)
  4576. len = skb_headlen(skb);
  4577. else
  4578. len = skb_shinfo(skb)->frags[i-1].size;
  4579. pci_unmap_single(tp->pdev,
  4580. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4581. mapping),
  4582. len, PCI_DMA_TODEVICE);
  4583. if (i == 0) {
  4584. tnapi->tx_buffers[entry].skb = new_skb;
  4585. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4586. new_addr);
  4587. } else {
  4588. tnapi->tx_buffers[entry].skb = NULL;
  4589. }
  4590. entry = NEXT_TX(entry);
  4591. i++;
  4592. }
  4593. dev_kfree_skb(skb);
  4594. return ret;
  4595. }
  4596. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4597. dma_addr_t mapping, int len, u32 flags,
  4598. u32 mss_and_is_end)
  4599. {
  4600. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4601. int is_end = (mss_and_is_end & 0x1);
  4602. u32 mss = (mss_and_is_end >> 1);
  4603. u32 vlan_tag = 0;
  4604. if (is_end)
  4605. flags |= TXD_FLAG_END;
  4606. if (flags & TXD_FLAG_VLAN) {
  4607. vlan_tag = flags >> 16;
  4608. flags &= 0xffff;
  4609. }
  4610. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4611. txd->addr_hi = ((u64) mapping >> 32);
  4612. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4613. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4614. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4615. }
  4616. /* hard_start_xmit for devices that don't have any bugs and
  4617. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4618. */
  4619. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4620. struct net_device *dev)
  4621. {
  4622. struct tg3 *tp = netdev_priv(dev);
  4623. u32 len, entry, base_flags, mss;
  4624. dma_addr_t mapping;
  4625. struct tg3_napi *tnapi;
  4626. struct netdev_queue *txq;
  4627. unsigned int i, last;
  4628. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4629. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4630. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4631. tnapi++;
  4632. /* We are running in BH disabled context with netif_tx_lock
  4633. * and TX reclaim runs via tp->napi.poll inside of a software
  4634. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4635. * no IRQ context deadlocks to worry about either. Rejoice!
  4636. */
  4637. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4638. if (!netif_tx_queue_stopped(txq)) {
  4639. netif_tx_stop_queue(txq);
  4640. /* This is a hard error, log it. */
  4641. netdev_err(dev,
  4642. "BUG! Tx Ring full when queue awake!\n");
  4643. }
  4644. return NETDEV_TX_BUSY;
  4645. }
  4646. entry = tnapi->tx_prod;
  4647. base_flags = 0;
  4648. mss = skb_shinfo(skb)->gso_size;
  4649. if (mss) {
  4650. int tcp_opt_len, ip_tcp_len;
  4651. u32 hdrlen;
  4652. if (skb_header_cloned(skb) &&
  4653. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4654. dev_kfree_skb(skb);
  4655. goto out_unlock;
  4656. }
  4657. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4658. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4659. else {
  4660. struct iphdr *iph = ip_hdr(skb);
  4661. tcp_opt_len = tcp_optlen(skb);
  4662. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4663. iph->check = 0;
  4664. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4665. hdrlen = ip_tcp_len + tcp_opt_len;
  4666. }
  4667. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4668. mss |= (hdrlen & 0xc) << 12;
  4669. if (hdrlen & 0x10)
  4670. base_flags |= 0x00000010;
  4671. base_flags |= (hdrlen & 0x3e0) << 5;
  4672. } else
  4673. mss |= hdrlen << 9;
  4674. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4675. TXD_FLAG_CPU_POST_DMA);
  4676. tcp_hdr(skb)->check = 0;
  4677. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4678. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4679. }
  4680. #if TG3_VLAN_TAG_USED
  4681. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4682. base_flags |= (TXD_FLAG_VLAN |
  4683. (vlan_tx_tag_get(skb) << 16));
  4684. #endif
  4685. len = skb_headlen(skb);
  4686. /* Queue skb data, a.k.a. the main skb fragment. */
  4687. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4688. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4689. dev_kfree_skb(skb);
  4690. goto out_unlock;
  4691. }
  4692. tnapi->tx_buffers[entry].skb = skb;
  4693. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4694. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4695. !mss && skb->len > ETH_DATA_LEN)
  4696. base_flags |= TXD_FLAG_JMB_PKT;
  4697. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4698. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4699. entry = NEXT_TX(entry);
  4700. /* Now loop through additional data fragments, and queue them. */
  4701. if (skb_shinfo(skb)->nr_frags > 0) {
  4702. last = skb_shinfo(skb)->nr_frags - 1;
  4703. for (i = 0; i <= last; i++) {
  4704. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4705. len = frag->size;
  4706. mapping = pci_map_page(tp->pdev,
  4707. frag->page,
  4708. frag->page_offset,
  4709. len, PCI_DMA_TODEVICE);
  4710. if (pci_dma_mapping_error(tp->pdev, mapping))
  4711. goto dma_error;
  4712. tnapi->tx_buffers[entry].skb = NULL;
  4713. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4714. mapping);
  4715. tg3_set_txd(tnapi, entry, mapping, len,
  4716. base_flags, (i == last) | (mss << 1));
  4717. entry = NEXT_TX(entry);
  4718. }
  4719. }
  4720. /* Packets are ready, update Tx producer idx local and on card. */
  4721. tw32_tx_mbox(tnapi->prodmbox, entry);
  4722. tnapi->tx_prod = entry;
  4723. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4724. netif_tx_stop_queue(txq);
  4725. /* netif_tx_stop_queue() must be done before checking
  4726. * checking tx index in tg3_tx_avail() below, because in
  4727. * tg3_tx(), we update tx index before checking for
  4728. * netif_tx_queue_stopped().
  4729. */
  4730. smp_mb();
  4731. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4732. netif_tx_wake_queue(txq);
  4733. }
  4734. out_unlock:
  4735. mmiowb();
  4736. return NETDEV_TX_OK;
  4737. dma_error:
  4738. last = i;
  4739. entry = tnapi->tx_prod;
  4740. tnapi->tx_buffers[entry].skb = NULL;
  4741. pci_unmap_single(tp->pdev,
  4742. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4743. skb_headlen(skb),
  4744. PCI_DMA_TODEVICE);
  4745. for (i = 0; i <= last; i++) {
  4746. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4747. entry = NEXT_TX(entry);
  4748. pci_unmap_page(tp->pdev,
  4749. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4750. mapping),
  4751. frag->size, PCI_DMA_TODEVICE);
  4752. }
  4753. dev_kfree_skb(skb);
  4754. return NETDEV_TX_OK;
  4755. }
  4756. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4757. struct net_device *);
  4758. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4759. * TSO header is greater than 80 bytes.
  4760. */
  4761. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4762. {
  4763. struct sk_buff *segs, *nskb;
  4764. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4765. /* Estimate the number of fragments in the worst case */
  4766. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4767. netif_stop_queue(tp->dev);
  4768. /* netif_tx_stop_queue() must be done before checking
  4769. * checking tx index in tg3_tx_avail() below, because in
  4770. * tg3_tx(), we update tx index before checking for
  4771. * netif_tx_queue_stopped().
  4772. */
  4773. smp_mb();
  4774. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4775. return NETDEV_TX_BUSY;
  4776. netif_wake_queue(tp->dev);
  4777. }
  4778. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4779. if (IS_ERR(segs))
  4780. goto tg3_tso_bug_end;
  4781. do {
  4782. nskb = segs;
  4783. segs = segs->next;
  4784. nskb->next = NULL;
  4785. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4786. } while (segs);
  4787. tg3_tso_bug_end:
  4788. dev_kfree_skb(skb);
  4789. return NETDEV_TX_OK;
  4790. }
  4791. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4792. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4793. */
  4794. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4795. struct net_device *dev)
  4796. {
  4797. struct tg3 *tp = netdev_priv(dev);
  4798. u32 len, entry, base_flags, mss;
  4799. int would_hit_hwbug;
  4800. dma_addr_t mapping;
  4801. struct tg3_napi *tnapi;
  4802. struct netdev_queue *txq;
  4803. unsigned int i, last;
  4804. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4805. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4806. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4807. tnapi++;
  4808. /* We are running in BH disabled context with netif_tx_lock
  4809. * and TX reclaim runs via tp->napi.poll inside of a software
  4810. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4811. * no IRQ context deadlocks to worry about either. Rejoice!
  4812. */
  4813. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4814. if (!netif_tx_queue_stopped(txq)) {
  4815. netif_tx_stop_queue(txq);
  4816. /* This is a hard error, log it. */
  4817. netdev_err(dev,
  4818. "BUG! Tx Ring full when queue awake!\n");
  4819. }
  4820. return NETDEV_TX_BUSY;
  4821. }
  4822. entry = tnapi->tx_prod;
  4823. base_flags = 0;
  4824. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4825. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4826. mss = skb_shinfo(skb)->gso_size;
  4827. if (mss) {
  4828. struct iphdr *iph;
  4829. u32 tcp_opt_len, hdr_len;
  4830. if (skb_header_cloned(skb) &&
  4831. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4832. dev_kfree_skb(skb);
  4833. goto out_unlock;
  4834. }
  4835. iph = ip_hdr(skb);
  4836. tcp_opt_len = tcp_optlen(skb);
  4837. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  4838. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4839. } else {
  4840. u32 ip_tcp_len;
  4841. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4842. hdr_len = ip_tcp_len + tcp_opt_len;
  4843. iph->check = 0;
  4844. iph->tot_len = htons(mss + hdr_len);
  4845. }
  4846. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4847. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4848. return tg3_tso_bug(tp, skb);
  4849. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4850. TXD_FLAG_CPU_POST_DMA);
  4851. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4852. tcp_hdr(skb)->check = 0;
  4853. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4854. } else
  4855. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4856. iph->daddr, 0,
  4857. IPPROTO_TCP,
  4858. 0);
  4859. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4860. mss |= (hdr_len & 0xc) << 12;
  4861. if (hdr_len & 0x10)
  4862. base_flags |= 0x00000010;
  4863. base_flags |= (hdr_len & 0x3e0) << 5;
  4864. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4865. mss |= hdr_len << 9;
  4866. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4868. if (tcp_opt_len || iph->ihl > 5) {
  4869. int tsflags;
  4870. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4871. mss |= (tsflags << 11);
  4872. }
  4873. } else {
  4874. if (tcp_opt_len || iph->ihl > 5) {
  4875. int tsflags;
  4876. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4877. base_flags |= tsflags << 12;
  4878. }
  4879. }
  4880. }
  4881. #if TG3_VLAN_TAG_USED
  4882. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4883. base_flags |= (TXD_FLAG_VLAN |
  4884. (vlan_tx_tag_get(skb) << 16));
  4885. #endif
  4886. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4887. !mss && skb->len > ETH_DATA_LEN)
  4888. base_flags |= TXD_FLAG_JMB_PKT;
  4889. len = skb_headlen(skb);
  4890. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4891. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4892. dev_kfree_skb(skb);
  4893. goto out_unlock;
  4894. }
  4895. tnapi->tx_buffers[entry].skb = skb;
  4896. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4897. would_hit_hwbug = 0;
  4898. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4899. would_hit_hwbug = 1;
  4900. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4901. tg3_4g_overflow_test(mapping, len))
  4902. would_hit_hwbug = 1;
  4903. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4904. tg3_40bit_overflow_test(tp, mapping, len))
  4905. would_hit_hwbug = 1;
  4906. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4907. would_hit_hwbug = 1;
  4908. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4909. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4910. entry = NEXT_TX(entry);
  4911. /* Now loop through additional data fragments, and queue them. */
  4912. if (skb_shinfo(skb)->nr_frags > 0) {
  4913. last = skb_shinfo(skb)->nr_frags - 1;
  4914. for (i = 0; i <= last; i++) {
  4915. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4916. len = frag->size;
  4917. mapping = pci_map_page(tp->pdev,
  4918. frag->page,
  4919. frag->page_offset,
  4920. len, PCI_DMA_TODEVICE);
  4921. tnapi->tx_buffers[entry].skb = NULL;
  4922. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4923. mapping);
  4924. if (pci_dma_mapping_error(tp->pdev, mapping))
  4925. goto dma_error;
  4926. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4927. len <= 8)
  4928. would_hit_hwbug = 1;
  4929. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4930. tg3_4g_overflow_test(mapping, len))
  4931. would_hit_hwbug = 1;
  4932. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4933. tg3_40bit_overflow_test(tp, mapping, len))
  4934. would_hit_hwbug = 1;
  4935. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4936. tg3_set_txd(tnapi, entry, mapping, len,
  4937. base_flags, (i == last)|(mss << 1));
  4938. else
  4939. tg3_set_txd(tnapi, entry, mapping, len,
  4940. base_flags, (i == last));
  4941. entry = NEXT_TX(entry);
  4942. }
  4943. }
  4944. if (would_hit_hwbug) {
  4945. u32 last_plus_one = entry;
  4946. u32 start;
  4947. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4948. start &= (TG3_TX_RING_SIZE - 1);
  4949. /* If the workaround fails due to memory/mapping
  4950. * failure, silently drop this packet.
  4951. */
  4952. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4953. &start, base_flags, mss))
  4954. goto out_unlock;
  4955. entry = start;
  4956. }
  4957. /* Packets are ready, update Tx producer idx local and on card. */
  4958. tw32_tx_mbox(tnapi->prodmbox, entry);
  4959. tnapi->tx_prod = entry;
  4960. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4961. netif_tx_stop_queue(txq);
  4962. /* netif_tx_stop_queue() must be done before checking
  4963. * checking tx index in tg3_tx_avail() below, because in
  4964. * tg3_tx(), we update tx index before checking for
  4965. * netif_tx_queue_stopped().
  4966. */
  4967. smp_mb();
  4968. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4969. netif_tx_wake_queue(txq);
  4970. }
  4971. out_unlock:
  4972. mmiowb();
  4973. return NETDEV_TX_OK;
  4974. dma_error:
  4975. last = i;
  4976. entry = tnapi->tx_prod;
  4977. tnapi->tx_buffers[entry].skb = NULL;
  4978. pci_unmap_single(tp->pdev,
  4979. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4980. skb_headlen(skb),
  4981. PCI_DMA_TODEVICE);
  4982. for (i = 0; i <= last; i++) {
  4983. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4984. entry = NEXT_TX(entry);
  4985. pci_unmap_page(tp->pdev,
  4986. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4987. mapping),
  4988. frag->size, PCI_DMA_TODEVICE);
  4989. }
  4990. dev_kfree_skb(skb);
  4991. return NETDEV_TX_OK;
  4992. }
  4993. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4994. int new_mtu)
  4995. {
  4996. dev->mtu = new_mtu;
  4997. if (new_mtu > ETH_DATA_LEN) {
  4998. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4999. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5000. ethtool_op_set_tso(dev, 0);
  5001. } else {
  5002. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5003. }
  5004. } else {
  5005. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5006. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5007. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5008. }
  5009. }
  5010. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5011. {
  5012. struct tg3 *tp = netdev_priv(dev);
  5013. int err;
  5014. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5015. return -EINVAL;
  5016. if (!netif_running(dev)) {
  5017. /* We'll just catch it later when the
  5018. * device is up'd.
  5019. */
  5020. tg3_set_mtu(dev, tp, new_mtu);
  5021. return 0;
  5022. }
  5023. tg3_phy_stop(tp);
  5024. tg3_netif_stop(tp);
  5025. tg3_full_lock(tp, 1);
  5026. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5027. tg3_set_mtu(dev, tp, new_mtu);
  5028. err = tg3_restart_hw(tp, 0);
  5029. if (!err)
  5030. tg3_netif_start(tp);
  5031. tg3_full_unlock(tp);
  5032. if (!err)
  5033. tg3_phy_start(tp);
  5034. return err;
  5035. }
  5036. static void tg3_rx_prodring_free(struct tg3 *tp,
  5037. struct tg3_rx_prodring_set *tpr)
  5038. {
  5039. int i;
  5040. if (tpr != &tp->prodring[0]) {
  5041. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5042. i = (i + 1) % TG3_RX_RING_SIZE)
  5043. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5044. tp->rx_pkt_map_sz);
  5045. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5046. for (i = tpr->rx_jmb_cons_idx;
  5047. i != tpr->rx_jmb_prod_idx;
  5048. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5049. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5050. TG3_RX_JMB_MAP_SZ);
  5051. }
  5052. }
  5053. return;
  5054. }
  5055. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5056. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5057. tp->rx_pkt_map_sz);
  5058. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5059. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5060. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5061. TG3_RX_JMB_MAP_SZ);
  5062. }
  5063. }
  5064. /* Initialize rx rings for packet processing.
  5065. *
  5066. * The chip has been shut down and the driver detached from
  5067. * the networking, so no interrupts or new tx packets will
  5068. * end up in the driver. tp->{tx,}lock are held and thus
  5069. * we may not sleep.
  5070. */
  5071. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5072. struct tg3_rx_prodring_set *tpr)
  5073. {
  5074. u32 i, rx_pkt_dma_sz;
  5075. tpr->rx_std_cons_idx = 0;
  5076. tpr->rx_std_prod_idx = 0;
  5077. tpr->rx_jmb_cons_idx = 0;
  5078. tpr->rx_jmb_prod_idx = 0;
  5079. if (tpr != &tp->prodring[0]) {
  5080. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5081. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5082. memset(&tpr->rx_jmb_buffers[0], 0,
  5083. TG3_RX_JMB_BUFF_RING_SIZE);
  5084. goto done;
  5085. }
  5086. /* Zero out all descriptors. */
  5087. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5088. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5089. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5090. tp->dev->mtu > ETH_DATA_LEN)
  5091. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5092. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5093. /* Initialize invariants of the rings, we only set this
  5094. * stuff once. This works because the card does not
  5095. * write into the rx buffer posting rings.
  5096. */
  5097. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5098. struct tg3_rx_buffer_desc *rxd;
  5099. rxd = &tpr->rx_std[i];
  5100. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5101. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5102. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5103. (i << RXD_OPAQUE_INDEX_SHIFT));
  5104. }
  5105. /* Now allocate fresh SKBs for each rx ring. */
  5106. for (i = 0; i < tp->rx_pending; i++) {
  5107. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5108. netdev_warn(tp->dev,
  5109. "Using a smaller RX standard ring. Only "
  5110. "%d out of %d buffers were allocated "
  5111. "successfully\n", i, tp->rx_pending);
  5112. if (i == 0)
  5113. goto initfail;
  5114. tp->rx_pending = i;
  5115. break;
  5116. }
  5117. }
  5118. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5119. goto done;
  5120. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5121. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5122. goto done;
  5123. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5124. struct tg3_rx_buffer_desc *rxd;
  5125. rxd = &tpr->rx_jmb[i].std;
  5126. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5127. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5128. RXD_FLAG_JUMBO;
  5129. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5130. (i << RXD_OPAQUE_INDEX_SHIFT));
  5131. }
  5132. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5133. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5134. netdev_warn(tp->dev,
  5135. "Using a smaller RX jumbo ring. Only %d "
  5136. "out of %d buffers were allocated "
  5137. "successfully\n", i, tp->rx_jumbo_pending);
  5138. if (i == 0)
  5139. goto initfail;
  5140. tp->rx_jumbo_pending = i;
  5141. break;
  5142. }
  5143. }
  5144. done:
  5145. return 0;
  5146. initfail:
  5147. tg3_rx_prodring_free(tp, tpr);
  5148. return -ENOMEM;
  5149. }
  5150. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5151. struct tg3_rx_prodring_set *tpr)
  5152. {
  5153. kfree(tpr->rx_std_buffers);
  5154. tpr->rx_std_buffers = NULL;
  5155. kfree(tpr->rx_jmb_buffers);
  5156. tpr->rx_jmb_buffers = NULL;
  5157. if (tpr->rx_std) {
  5158. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5159. tpr->rx_std, tpr->rx_std_mapping);
  5160. tpr->rx_std = NULL;
  5161. }
  5162. if (tpr->rx_jmb) {
  5163. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5164. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5165. tpr->rx_jmb = NULL;
  5166. }
  5167. }
  5168. static int tg3_rx_prodring_init(struct tg3 *tp,
  5169. struct tg3_rx_prodring_set *tpr)
  5170. {
  5171. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5172. if (!tpr->rx_std_buffers)
  5173. return -ENOMEM;
  5174. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5175. &tpr->rx_std_mapping);
  5176. if (!tpr->rx_std)
  5177. goto err_out;
  5178. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5179. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5180. GFP_KERNEL);
  5181. if (!tpr->rx_jmb_buffers)
  5182. goto err_out;
  5183. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5184. TG3_RX_JUMBO_RING_BYTES,
  5185. &tpr->rx_jmb_mapping);
  5186. if (!tpr->rx_jmb)
  5187. goto err_out;
  5188. }
  5189. return 0;
  5190. err_out:
  5191. tg3_rx_prodring_fini(tp, tpr);
  5192. return -ENOMEM;
  5193. }
  5194. /* Free up pending packets in all rx/tx rings.
  5195. *
  5196. * The chip has been shut down and the driver detached from
  5197. * the networking, so no interrupts or new tx packets will
  5198. * end up in the driver. tp->{tx,}lock is not held and we are not
  5199. * in an interrupt context and thus may sleep.
  5200. */
  5201. static void tg3_free_rings(struct tg3 *tp)
  5202. {
  5203. int i, j;
  5204. for (j = 0; j < tp->irq_cnt; j++) {
  5205. struct tg3_napi *tnapi = &tp->napi[j];
  5206. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5207. if (!tnapi->tx_buffers)
  5208. continue;
  5209. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5210. struct ring_info *txp;
  5211. struct sk_buff *skb;
  5212. unsigned int k;
  5213. txp = &tnapi->tx_buffers[i];
  5214. skb = txp->skb;
  5215. if (skb == NULL) {
  5216. i++;
  5217. continue;
  5218. }
  5219. pci_unmap_single(tp->pdev,
  5220. dma_unmap_addr(txp, mapping),
  5221. skb_headlen(skb),
  5222. PCI_DMA_TODEVICE);
  5223. txp->skb = NULL;
  5224. i++;
  5225. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5226. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5227. pci_unmap_page(tp->pdev,
  5228. dma_unmap_addr(txp, mapping),
  5229. skb_shinfo(skb)->frags[k].size,
  5230. PCI_DMA_TODEVICE);
  5231. i++;
  5232. }
  5233. dev_kfree_skb_any(skb);
  5234. }
  5235. }
  5236. }
  5237. /* Initialize tx/rx rings for packet processing.
  5238. *
  5239. * The chip has been shut down and the driver detached from
  5240. * the networking, so no interrupts or new tx packets will
  5241. * end up in the driver. tp->{tx,}lock are held and thus
  5242. * we may not sleep.
  5243. */
  5244. static int tg3_init_rings(struct tg3 *tp)
  5245. {
  5246. int i;
  5247. /* Free up all the SKBs. */
  5248. tg3_free_rings(tp);
  5249. for (i = 0; i < tp->irq_cnt; i++) {
  5250. struct tg3_napi *tnapi = &tp->napi[i];
  5251. tnapi->last_tag = 0;
  5252. tnapi->last_irq_tag = 0;
  5253. tnapi->hw_status->status = 0;
  5254. tnapi->hw_status->status_tag = 0;
  5255. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5256. tnapi->tx_prod = 0;
  5257. tnapi->tx_cons = 0;
  5258. if (tnapi->tx_ring)
  5259. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5260. tnapi->rx_rcb_ptr = 0;
  5261. if (tnapi->rx_rcb)
  5262. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5263. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5264. tg3_free_rings(tp);
  5265. return -ENOMEM;
  5266. }
  5267. }
  5268. return 0;
  5269. }
  5270. /*
  5271. * Must not be invoked with interrupt sources disabled and
  5272. * the hardware shutdown down.
  5273. */
  5274. static void tg3_free_consistent(struct tg3 *tp)
  5275. {
  5276. int i;
  5277. for (i = 0; i < tp->irq_cnt; i++) {
  5278. struct tg3_napi *tnapi = &tp->napi[i];
  5279. if (tnapi->tx_ring) {
  5280. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5281. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5282. tnapi->tx_ring = NULL;
  5283. }
  5284. kfree(tnapi->tx_buffers);
  5285. tnapi->tx_buffers = NULL;
  5286. if (tnapi->rx_rcb) {
  5287. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5288. tnapi->rx_rcb,
  5289. tnapi->rx_rcb_mapping);
  5290. tnapi->rx_rcb = NULL;
  5291. }
  5292. if (tnapi->hw_status) {
  5293. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5294. tnapi->hw_status,
  5295. tnapi->status_mapping);
  5296. tnapi->hw_status = NULL;
  5297. }
  5298. }
  5299. if (tp->hw_stats) {
  5300. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5301. tp->hw_stats, tp->stats_mapping);
  5302. tp->hw_stats = NULL;
  5303. }
  5304. for (i = 0; i < tp->irq_cnt; i++)
  5305. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5306. }
  5307. /*
  5308. * Must not be invoked with interrupt sources disabled and
  5309. * the hardware shutdown down. Can sleep.
  5310. */
  5311. static int tg3_alloc_consistent(struct tg3 *tp)
  5312. {
  5313. int i;
  5314. for (i = 0; i < tp->irq_cnt; i++) {
  5315. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5316. goto err_out;
  5317. }
  5318. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5319. sizeof(struct tg3_hw_stats),
  5320. &tp->stats_mapping);
  5321. if (!tp->hw_stats)
  5322. goto err_out;
  5323. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5324. for (i = 0; i < tp->irq_cnt; i++) {
  5325. struct tg3_napi *tnapi = &tp->napi[i];
  5326. struct tg3_hw_status *sblk;
  5327. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5328. TG3_HW_STATUS_SIZE,
  5329. &tnapi->status_mapping);
  5330. if (!tnapi->hw_status)
  5331. goto err_out;
  5332. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5333. sblk = tnapi->hw_status;
  5334. /* If multivector TSS is enabled, vector 0 does not handle
  5335. * tx interrupts. Don't allocate any resources for it.
  5336. */
  5337. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5338. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5339. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5340. TG3_TX_RING_SIZE,
  5341. GFP_KERNEL);
  5342. if (!tnapi->tx_buffers)
  5343. goto err_out;
  5344. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5345. TG3_TX_RING_BYTES,
  5346. &tnapi->tx_desc_mapping);
  5347. if (!tnapi->tx_ring)
  5348. goto err_out;
  5349. }
  5350. /*
  5351. * When RSS is enabled, the status block format changes
  5352. * slightly. The "rx_jumbo_consumer", "reserved",
  5353. * and "rx_mini_consumer" members get mapped to the
  5354. * other three rx return ring producer indexes.
  5355. */
  5356. switch (i) {
  5357. default:
  5358. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5359. break;
  5360. case 2:
  5361. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5362. break;
  5363. case 3:
  5364. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5365. break;
  5366. case 4:
  5367. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5368. break;
  5369. }
  5370. tnapi->prodring = &tp->prodring[i];
  5371. /*
  5372. * If multivector RSS is enabled, vector 0 does not handle
  5373. * rx or tx interrupts. Don't allocate any resources for it.
  5374. */
  5375. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5376. continue;
  5377. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5378. TG3_RX_RCB_RING_BYTES(tp),
  5379. &tnapi->rx_rcb_mapping);
  5380. if (!tnapi->rx_rcb)
  5381. goto err_out;
  5382. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5383. }
  5384. return 0;
  5385. err_out:
  5386. tg3_free_consistent(tp);
  5387. return -ENOMEM;
  5388. }
  5389. #define MAX_WAIT_CNT 1000
  5390. /* To stop a block, clear the enable bit and poll till it
  5391. * clears. tp->lock is held.
  5392. */
  5393. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5394. {
  5395. unsigned int i;
  5396. u32 val;
  5397. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5398. switch (ofs) {
  5399. case RCVLSC_MODE:
  5400. case DMAC_MODE:
  5401. case MBFREE_MODE:
  5402. case BUFMGR_MODE:
  5403. case MEMARB_MODE:
  5404. /* We can't enable/disable these bits of the
  5405. * 5705/5750, just say success.
  5406. */
  5407. return 0;
  5408. default:
  5409. break;
  5410. }
  5411. }
  5412. val = tr32(ofs);
  5413. val &= ~enable_bit;
  5414. tw32_f(ofs, val);
  5415. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5416. udelay(100);
  5417. val = tr32(ofs);
  5418. if ((val & enable_bit) == 0)
  5419. break;
  5420. }
  5421. if (i == MAX_WAIT_CNT && !silent) {
  5422. dev_err(&tp->pdev->dev,
  5423. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5424. ofs, enable_bit);
  5425. return -ENODEV;
  5426. }
  5427. return 0;
  5428. }
  5429. /* tp->lock is held. */
  5430. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5431. {
  5432. int i, err;
  5433. tg3_disable_ints(tp);
  5434. tp->rx_mode &= ~RX_MODE_ENABLE;
  5435. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5436. udelay(10);
  5437. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5438. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5439. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5440. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5441. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5442. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5443. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5444. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5445. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5446. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5447. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5448. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5449. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5450. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5451. tw32_f(MAC_MODE, tp->mac_mode);
  5452. udelay(40);
  5453. tp->tx_mode &= ~TX_MODE_ENABLE;
  5454. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5455. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5456. udelay(100);
  5457. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5458. break;
  5459. }
  5460. if (i >= MAX_WAIT_CNT) {
  5461. dev_err(&tp->pdev->dev,
  5462. "%s timed out, TX_MODE_ENABLE will not clear "
  5463. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5464. err |= -ENODEV;
  5465. }
  5466. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5467. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5468. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5469. tw32(FTQ_RESET, 0xffffffff);
  5470. tw32(FTQ_RESET, 0x00000000);
  5471. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5472. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5473. for (i = 0; i < tp->irq_cnt; i++) {
  5474. struct tg3_napi *tnapi = &tp->napi[i];
  5475. if (tnapi->hw_status)
  5476. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5477. }
  5478. if (tp->hw_stats)
  5479. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5480. return err;
  5481. }
  5482. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5483. {
  5484. int i;
  5485. u32 apedata;
  5486. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5487. if (apedata != APE_SEG_SIG_MAGIC)
  5488. return;
  5489. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5490. if (!(apedata & APE_FW_STATUS_READY))
  5491. return;
  5492. /* Wait for up to 1 millisecond for APE to service previous event. */
  5493. for (i = 0; i < 10; i++) {
  5494. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5495. return;
  5496. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5497. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5498. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5499. event | APE_EVENT_STATUS_EVENT_PENDING);
  5500. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5501. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5502. break;
  5503. udelay(100);
  5504. }
  5505. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5506. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5507. }
  5508. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5509. {
  5510. u32 event;
  5511. u32 apedata;
  5512. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5513. return;
  5514. switch (kind) {
  5515. case RESET_KIND_INIT:
  5516. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5517. APE_HOST_SEG_SIG_MAGIC);
  5518. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5519. APE_HOST_SEG_LEN_MAGIC);
  5520. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5521. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5522. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5523. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5524. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5525. APE_HOST_BEHAV_NO_PHYLOCK);
  5526. event = APE_EVENT_STATUS_STATE_START;
  5527. break;
  5528. case RESET_KIND_SHUTDOWN:
  5529. /* With the interface we are currently using,
  5530. * APE does not track driver state. Wiping
  5531. * out the HOST SEGMENT SIGNATURE forces
  5532. * the APE to assume OS absent status.
  5533. */
  5534. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5535. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5536. break;
  5537. case RESET_KIND_SUSPEND:
  5538. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5539. break;
  5540. default:
  5541. return;
  5542. }
  5543. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5544. tg3_ape_send_event(tp, event);
  5545. }
  5546. /* tp->lock is held. */
  5547. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5548. {
  5549. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5550. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5551. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5552. switch (kind) {
  5553. case RESET_KIND_INIT:
  5554. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5555. DRV_STATE_START);
  5556. break;
  5557. case RESET_KIND_SHUTDOWN:
  5558. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5559. DRV_STATE_UNLOAD);
  5560. break;
  5561. case RESET_KIND_SUSPEND:
  5562. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5563. DRV_STATE_SUSPEND);
  5564. break;
  5565. default:
  5566. break;
  5567. }
  5568. }
  5569. if (kind == RESET_KIND_INIT ||
  5570. kind == RESET_KIND_SUSPEND)
  5571. tg3_ape_driver_state_change(tp, kind);
  5572. }
  5573. /* tp->lock is held. */
  5574. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5575. {
  5576. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5577. switch (kind) {
  5578. case RESET_KIND_INIT:
  5579. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5580. DRV_STATE_START_DONE);
  5581. break;
  5582. case RESET_KIND_SHUTDOWN:
  5583. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5584. DRV_STATE_UNLOAD_DONE);
  5585. break;
  5586. default:
  5587. break;
  5588. }
  5589. }
  5590. if (kind == RESET_KIND_SHUTDOWN)
  5591. tg3_ape_driver_state_change(tp, kind);
  5592. }
  5593. /* tp->lock is held. */
  5594. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5595. {
  5596. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5597. switch (kind) {
  5598. case RESET_KIND_INIT:
  5599. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5600. DRV_STATE_START);
  5601. break;
  5602. case RESET_KIND_SHUTDOWN:
  5603. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5604. DRV_STATE_UNLOAD);
  5605. break;
  5606. case RESET_KIND_SUSPEND:
  5607. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5608. DRV_STATE_SUSPEND);
  5609. break;
  5610. default:
  5611. break;
  5612. }
  5613. }
  5614. }
  5615. static int tg3_poll_fw(struct tg3 *tp)
  5616. {
  5617. int i;
  5618. u32 val;
  5619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5620. /* Wait up to 20ms for init done. */
  5621. for (i = 0; i < 200; i++) {
  5622. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5623. return 0;
  5624. udelay(100);
  5625. }
  5626. return -ENODEV;
  5627. }
  5628. /* Wait for firmware initialization to complete. */
  5629. for (i = 0; i < 100000; i++) {
  5630. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5631. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5632. break;
  5633. udelay(10);
  5634. }
  5635. /* Chip might not be fitted with firmware. Some Sun onboard
  5636. * parts are configured like that. So don't signal the timeout
  5637. * of the above loop as an error, but do report the lack of
  5638. * running firmware once.
  5639. */
  5640. if (i >= 100000 &&
  5641. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5642. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5643. netdev_info(tp->dev, "No firmware running\n");
  5644. }
  5645. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5646. /* The 57765 A0 needs a little more
  5647. * time to do some important work.
  5648. */
  5649. mdelay(10);
  5650. }
  5651. return 0;
  5652. }
  5653. /* Save PCI command register before chip reset */
  5654. static void tg3_save_pci_state(struct tg3 *tp)
  5655. {
  5656. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5657. }
  5658. /* Restore PCI state after chip reset */
  5659. static void tg3_restore_pci_state(struct tg3 *tp)
  5660. {
  5661. u32 val;
  5662. /* Re-enable indirect register accesses. */
  5663. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5664. tp->misc_host_ctrl);
  5665. /* Set MAX PCI retry to zero. */
  5666. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5667. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5668. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5669. val |= PCISTATE_RETRY_SAME_DMA;
  5670. /* Allow reads and writes to the APE register and memory space. */
  5671. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5672. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5673. PCISTATE_ALLOW_APE_SHMEM_WR |
  5674. PCISTATE_ALLOW_APE_PSPACE_WR;
  5675. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5676. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5677. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5678. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5679. pcie_set_readrq(tp->pdev, 4096);
  5680. else {
  5681. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5682. tp->pci_cacheline_sz);
  5683. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5684. tp->pci_lat_timer);
  5685. }
  5686. }
  5687. /* Make sure PCI-X relaxed ordering bit is clear. */
  5688. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5689. u16 pcix_cmd;
  5690. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5691. &pcix_cmd);
  5692. pcix_cmd &= ~PCI_X_CMD_ERO;
  5693. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5694. pcix_cmd);
  5695. }
  5696. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5697. /* Chip reset on 5780 will reset MSI enable bit,
  5698. * so need to restore it.
  5699. */
  5700. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5701. u16 ctrl;
  5702. pci_read_config_word(tp->pdev,
  5703. tp->msi_cap + PCI_MSI_FLAGS,
  5704. &ctrl);
  5705. pci_write_config_word(tp->pdev,
  5706. tp->msi_cap + PCI_MSI_FLAGS,
  5707. ctrl | PCI_MSI_FLAGS_ENABLE);
  5708. val = tr32(MSGINT_MODE);
  5709. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5710. }
  5711. }
  5712. }
  5713. static void tg3_stop_fw(struct tg3 *);
  5714. /* tp->lock is held. */
  5715. static int tg3_chip_reset(struct tg3 *tp)
  5716. {
  5717. u32 val;
  5718. void (*write_op)(struct tg3 *, u32, u32);
  5719. int i, err;
  5720. tg3_nvram_lock(tp);
  5721. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5722. /* No matching tg3_nvram_unlock() after this because
  5723. * chip reset below will undo the nvram lock.
  5724. */
  5725. tp->nvram_lock_cnt = 0;
  5726. /* GRC_MISC_CFG core clock reset will clear the memory
  5727. * enable bit in PCI register 4 and the MSI enable bit
  5728. * on some chips, so we save relevant registers here.
  5729. */
  5730. tg3_save_pci_state(tp);
  5731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5732. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5733. tw32(GRC_FASTBOOT_PC, 0);
  5734. /*
  5735. * We must avoid the readl() that normally takes place.
  5736. * It locks machines, causes machine checks, and other
  5737. * fun things. So, temporarily disable the 5701
  5738. * hardware workaround, while we do the reset.
  5739. */
  5740. write_op = tp->write32;
  5741. if (write_op == tg3_write_flush_reg32)
  5742. tp->write32 = tg3_write32;
  5743. /* Prevent the irq handler from reading or writing PCI registers
  5744. * during chip reset when the memory enable bit in the PCI command
  5745. * register may be cleared. The chip does not generate interrupt
  5746. * at this time, but the irq handler may still be called due to irq
  5747. * sharing or irqpoll.
  5748. */
  5749. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5750. for (i = 0; i < tp->irq_cnt; i++) {
  5751. struct tg3_napi *tnapi = &tp->napi[i];
  5752. if (tnapi->hw_status) {
  5753. tnapi->hw_status->status = 0;
  5754. tnapi->hw_status->status_tag = 0;
  5755. }
  5756. tnapi->last_tag = 0;
  5757. tnapi->last_irq_tag = 0;
  5758. }
  5759. smp_mb();
  5760. for (i = 0; i < tp->irq_cnt; i++)
  5761. synchronize_irq(tp->napi[i].irq_vec);
  5762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5763. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5764. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5765. }
  5766. /* do the reset */
  5767. val = GRC_MISC_CFG_CORECLK_RESET;
  5768. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5769. /* Force PCIe 1.0a mode */
  5770. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5771. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5772. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5773. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5774. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5775. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5776. tw32(GRC_MISC_CFG, (1 << 29));
  5777. val |= (1 << 29);
  5778. }
  5779. }
  5780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5781. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5782. tw32(GRC_VCPU_EXT_CTRL,
  5783. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5784. }
  5785. /* Manage gphy power for all CPMU absent PCIe devices. */
  5786. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5787. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5788. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5789. tw32(GRC_MISC_CFG, val);
  5790. /* restore 5701 hardware bug workaround write method */
  5791. tp->write32 = write_op;
  5792. /* Unfortunately, we have to delay before the PCI read back.
  5793. * Some 575X chips even will not respond to a PCI cfg access
  5794. * when the reset command is given to the chip.
  5795. *
  5796. * How do these hardware designers expect things to work
  5797. * properly if the PCI write is posted for a long period
  5798. * of time? It is always necessary to have some method by
  5799. * which a register read back can occur to push the write
  5800. * out which does the reset.
  5801. *
  5802. * For most tg3 variants the trick below was working.
  5803. * Ho hum...
  5804. */
  5805. udelay(120);
  5806. /* Flush PCI posted writes. The normal MMIO registers
  5807. * are inaccessible at this time so this is the only
  5808. * way to make this reliably (actually, this is no longer
  5809. * the case, see above). I tried to use indirect
  5810. * register read/write but this upset some 5701 variants.
  5811. */
  5812. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5813. udelay(120);
  5814. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5815. u16 val16;
  5816. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5817. int i;
  5818. u32 cfg_val;
  5819. /* Wait for link training to complete. */
  5820. for (i = 0; i < 5000; i++)
  5821. udelay(100);
  5822. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5823. pci_write_config_dword(tp->pdev, 0xc4,
  5824. cfg_val | (1 << 15));
  5825. }
  5826. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5827. pci_read_config_word(tp->pdev,
  5828. tp->pcie_cap + PCI_EXP_DEVCTL,
  5829. &val16);
  5830. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5831. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5832. /*
  5833. * Older PCIe devices only support the 128 byte
  5834. * MPS setting. Enforce the restriction.
  5835. */
  5836. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5837. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5838. pci_write_config_word(tp->pdev,
  5839. tp->pcie_cap + PCI_EXP_DEVCTL,
  5840. val16);
  5841. pcie_set_readrq(tp->pdev, 4096);
  5842. /* Clear error status */
  5843. pci_write_config_word(tp->pdev,
  5844. tp->pcie_cap + PCI_EXP_DEVSTA,
  5845. PCI_EXP_DEVSTA_CED |
  5846. PCI_EXP_DEVSTA_NFED |
  5847. PCI_EXP_DEVSTA_FED |
  5848. PCI_EXP_DEVSTA_URD);
  5849. }
  5850. tg3_restore_pci_state(tp);
  5851. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5852. val = 0;
  5853. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5854. val = tr32(MEMARB_MODE);
  5855. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5856. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5857. tg3_stop_fw(tp);
  5858. tw32(0x5000, 0x400);
  5859. }
  5860. tw32(GRC_MODE, tp->grc_mode);
  5861. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5862. val = tr32(0xc4);
  5863. tw32(0xc4, val | (1 << 15));
  5864. }
  5865. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5867. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5868. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5869. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5870. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5871. }
  5872. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5873. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5874. tw32_f(MAC_MODE, tp->mac_mode);
  5875. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5876. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5877. tw32_f(MAC_MODE, tp->mac_mode);
  5878. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5879. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5880. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5881. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5882. tw32_f(MAC_MODE, tp->mac_mode);
  5883. } else
  5884. tw32_f(MAC_MODE, 0);
  5885. udelay(40);
  5886. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5887. err = tg3_poll_fw(tp);
  5888. if (err)
  5889. return err;
  5890. tg3_mdio_start(tp);
  5891. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5892. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5893. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5894. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  5895. val = tr32(0x7c00);
  5896. tw32(0x7c00, val | (1 << 25));
  5897. }
  5898. /* Reprobe ASF enable state. */
  5899. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5900. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5901. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5902. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5903. u32 nic_cfg;
  5904. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5905. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5906. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5907. tp->last_event_jiffies = jiffies;
  5908. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5909. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5910. }
  5911. }
  5912. return 0;
  5913. }
  5914. /* tp->lock is held. */
  5915. static void tg3_stop_fw(struct tg3 *tp)
  5916. {
  5917. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5918. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5919. /* Wait for RX cpu to ACK the previous event. */
  5920. tg3_wait_for_event_ack(tp);
  5921. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5922. tg3_generate_fw_event(tp);
  5923. /* Wait for RX cpu to ACK this event. */
  5924. tg3_wait_for_event_ack(tp);
  5925. }
  5926. }
  5927. /* tp->lock is held. */
  5928. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5929. {
  5930. int err;
  5931. tg3_stop_fw(tp);
  5932. tg3_write_sig_pre_reset(tp, kind);
  5933. tg3_abort_hw(tp, silent);
  5934. err = tg3_chip_reset(tp);
  5935. __tg3_set_mac_addr(tp, 0);
  5936. tg3_write_sig_legacy(tp, kind);
  5937. tg3_write_sig_post_reset(tp, kind);
  5938. if (err)
  5939. return err;
  5940. return 0;
  5941. }
  5942. #define RX_CPU_SCRATCH_BASE 0x30000
  5943. #define RX_CPU_SCRATCH_SIZE 0x04000
  5944. #define TX_CPU_SCRATCH_BASE 0x34000
  5945. #define TX_CPU_SCRATCH_SIZE 0x04000
  5946. /* tp->lock is held. */
  5947. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5948. {
  5949. int i;
  5950. BUG_ON(offset == TX_CPU_BASE &&
  5951. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5953. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5954. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5955. return 0;
  5956. }
  5957. if (offset == RX_CPU_BASE) {
  5958. for (i = 0; i < 10000; i++) {
  5959. tw32(offset + CPU_STATE, 0xffffffff);
  5960. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5961. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5962. break;
  5963. }
  5964. tw32(offset + CPU_STATE, 0xffffffff);
  5965. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5966. udelay(10);
  5967. } else {
  5968. for (i = 0; i < 10000; i++) {
  5969. tw32(offset + CPU_STATE, 0xffffffff);
  5970. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5971. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5972. break;
  5973. }
  5974. }
  5975. if (i >= 10000) {
  5976. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5977. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5978. return -ENODEV;
  5979. }
  5980. /* Clear firmware's nvram arbitration. */
  5981. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5982. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5983. return 0;
  5984. }
  5985. struct fw_info {
  5986. unsigned int fw_base;
  5987. unsigned int fw_len;
  5988. const __be32 *fw_data;
  5989. };
  5990. /* tp->lock is held. */
  5991. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5992. int cpu_scratch_size, struct fw_info *info)
  5993. {
  5994. int err, lock_err, i;
  5995. void (*write_op)(struct tg3 *, u32, u32);
  5996. if (cpu_base == TX_CPU_BASE &&
  5997. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5998. netdev_err(tp->dev,
  5999. "%s: Trying to load TX cpu firmware which is 5705\n",
  6000. __func__);
  6001. return -EINVAL;
  6002. }
  6003. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6004. write_op = tg3_write_mem;
  6005. else
  6006. write_op = tg3_write_indirect_reg32;
  6007. /* It is possible that bootcode is still loading at this point.
  6008. * Get the nvram lock first before halting the cpu.
  6009. */
  6010. lock_err = tg3_nvram_lock(tp);
  6011. err = tg3_halt_cpu(tp, cpu_base);
  6012. if (!lock_err)
  6013. tg3_nvram_unlock(tp);
  6014. if (err)
  6015. goto out;
  6016. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6017. write_op(tp, cpu_scratch_base + i, 0);
  6018. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6019. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6020. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6021. write_op(tp, (cpu_scratch_base +
  6022. (info->fw_base & 0xffff) +
  6023. (i * sizeof(u32))),
  6024. be32_to_cpu(info->fw_data[i]));
  6025. err = 0;
  6026. out:
  6027. return err;
  6028. }
  6029. /* tp->lock is held. */
  6030. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6031. {
  6032. struct fw_info info;
  6033. const __be32 *fw_data;
  6034. int err, i;
  6035. fw_data = (void *)tp->fw->data;
  6036. /* Firmware blob starts with version numbers, followed by
  6037. start address and length. We are setting complete length.
  6038. length = end_address_of_bss - start_address_of_text.
  6039. Remainder is the blob to be loaded contiguously
  6040. from start address. */
  6041. info.fw_base = be32_to_cpu(fw_data[1]);
  6042. info.fw_len = tp->fw->size - 12;
  6043. info.fw_data = &fw_data[3];
  6044. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6045. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6046. &info);
  6047. if (err)
  6048. return err;
  6049. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6050. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6051. &info);
  6052. if (err)
  6053. return err;
  6054. /* Now startup only the RX cpu. */
  6055. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6056. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6057. for (i = 0; i < 5; i++) {
  6058. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6059. break;
  6060. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6061. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6062. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6063. udelay(1000);
  6064. }
  6065. if (i >= 5) {
  6066. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6067. "should be %08x\n", __func__,
  6068. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6069. return -ENODEV;
  6070. }
  6071. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6072. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6073. return 0;
  6074. }
  6075. /* 5705 needs a special version of the TSO firmware. */
  6076. /* tp->lock is held. */
  6077. static int tg3_load_tso_firmware(struct tg3 *tp)
  6078. {
  6079. struct fw_info info;
  6080. const __be32 *fw_data;
  6081. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6082. int err, i;
  6083. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6084. return 0;
  6085. fw_data = (void *)tp->fw->data;
  6086. /* Firmware blob starts with version numbers, followed by
  6087. start address and length. We are setting complete length.
  6088. length = end_address_of_bss - start_address_of_text.
  6089. Remainder is the blob to be loaded contiguously
  6090. from start address. */
  6091. info.fw_base = be32_to_cpu(fw_data[1]);
  6092. cpu_scratch_size = tp->fw_len;
  6093. info.fw_len = tp->fw->size - 12;
  6094. info.fw_data = &fw_data[3];
  6095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6096. cpu_base = RX_CPU_BASE;
  6097. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6098. } else {
  6099. cpu_base = TX_CPU_BASE;
  6100. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6101. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6102. }
  6103. err = tg3_load_firmware_cpu(tp, cpu_base,
  6104. cpu_scratch_base, cpu_scratch_size,
  6105. &info);
  6106. if (err)
  6107. return err;
  6108. /* Now startup the cpu. */
  6109. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6110. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6111. for (i = 0; i < 5; i++) {
  6112. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6113. break;
  6114. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6115. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6116. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6117. udelay(1000);
  6118. }
  6119. if (i >= 5) {
  6120. netdev_err(tp->dev,
  6121. "%s fails to set CPU PC, is %08x should be %08x\n",
  6122. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6123. return -ENODEV;
  6124. }
  6125. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6126. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6127. return 0;
  6128. }
  6129. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6130. {
  6131. struct tg3 *tp = netdev_priv(dev);
  6132. struct sockaddr *addr = p;
  6133. int err = 0, skip_mac_1 = 0;
  6134. if (!is_valid_ether_addr(addr->sa_data))
  6135. return -EINVAL;
  6136. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6137. if (!netif_running(dev))
  6138. return 0;
  6139. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6140. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6141. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6142. addr0_low = tr32(MAC_ADDR_0_LOW);
  6143. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6144. addr1_low = tr32(MAC_ADDR_1_LOW);
  6145. /* Skip MAC addr 1 if ASF is using it. */
  6146. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6147. !(addr1_high == 0 && addr1_low == 0))
  6148. skip_mac_1 = 1;
  6149. }
  6150. spin_lock_bh(&tp->lock);
  6151. __tg3_set_mac_addr(tp, skip_mac_1);
  6152. spin_unlock_bh(&tp->lock);
  6153. return err;
  6154. }
  6155. /* tp->lock is held. */
  6156. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6157. dma_addr_t mapping, u32 maxlen_flags,
  6158. u32 nic_addr)
  6159. {
  6160. tg3_write_mem(tp,
  6161. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6162. ((u64) mapping >> 32));
  6163. tg3_write_mem(tp,
  6164. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6165. ((u64) mapping & 0xffffffff));
  6166. tg3_write_mem(tp,
  6167. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6168. maxlen_flags);
  6169. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6170. tg3_write_mem(tp,
  6171. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6172. nic_addr);
  6173. }
  6174. static void __tg3_set_rx_mode(struct net_device *);
  6175. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6176. {
  6177. int i;
  6178. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6179. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6180. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6181. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6182. } else {
  6183. tw32(HOSTCC_TXCOL_TICKS, 0);
  6184. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6185. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6186. }
  6187. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6188. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6189. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6190. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6191. } else {
  6192. tw32(HOSTCC_RXCOL_TICKS, 0);
  6193. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6194. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6195. }
  6196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6197. u32 val = ec->stats_block_coalesce_usecs;
  6198. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6199. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6200. if (!netif_carrier_ok(tp->dev))
  6201. val = 0;
  6202. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6203. }
  6204. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6205. u32 reg;
  6206. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6207. tw32(reg, ec->rx_coalesce_usecs);
  6208. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6209. tw32(reg, ec->rx_max_coalesced_frames);
  6210. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6211. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6212. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6213. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6214. tw32(reg, ec->tx_coalesce_usecs);
  6215. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6216. tw32(reg, ec->tx_max_coalesced_frames);
  6217. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6218. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6219. }
  6220. }
  6221. for (; i < tp->irq_max - 1; i++) {
  6222. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6223. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6224. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6225. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6226. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6227. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6228. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6229. }
  6230. }
  6231. }
  6232. /* tp->lock is held. */
  6233. static void tg3_rings_reset(struct tg3 *tp)
  6234. {
  6235. int i;
  6236. u32 stblk, txrcb, rxrcb, limit;
  6237. struct tg3_napi *tnapi = &tp->napi[0];
  6238. /* Disable all transmit rings but the first. */
  6239. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6240. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6241. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6242. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6243. else
  6244. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6245. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6246. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6247. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6248. BDINFO_FLAGS_DISABLED);
  6249. /* Disable all receive return rings but the first. */
  6250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6252. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6253. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6254. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6255. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6257. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6258. else
  6259. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6260. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6261. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6262. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6263. BDINFO_FLAGS_DISABLED);
  6264. /* Disable interrupts */
  6265. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6266. /* Zero mailbox registers. */
  6267. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6268. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6269. tp->napi[i].tx_prod = 0;
  6270. tp->napi[i].tx_cons = 0;
  6271. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6272. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6273. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6274. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6275. }
  6276. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6277. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6278. } else {
  6279. tp->napi[0].tx_prod = 0;
  6280. tp->napi[0].tx_cons = 0;
  6281. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6282. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6283. }
  6284. /* Make sure the NIC-based send BD rings are disabled. */
  6285. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6286. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6287. for (i = 0; i < 16; i++)
  6288. tw32_tx_mbox(mbox + i * 8, 0);
  6289. }
  6290. txrcb = NIC_SRAM_SEND_RCB;
  6291. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6292. /* Clear status block in ram. */
  6293. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6294. /* Set status block DMA address */
  6295. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6296. ((u64) tnapi->status_mapping >> 32));
  6297. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6298. ((u64) tnapi->status_mapping & 0xffffffff));
  6299. if (tnapi->tx_ring) {
  6300. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6301. (TG3_TX_RING_SIZE <<
  6302. BDINFO_FLAGS_MAXLEN_SHIFT),
  6303. NIC_SRAM_TX_BUFFER_DESC);
  6304. txrcb += TG3_BDINFO_SIZE;
  6305. }
  6306. if (tnapi->rx_rcb) {
  6307. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6308. (TG3_RX_RCB_RING_SIZE(tp) <<
  6309. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6310. rxrcb += TG3_BDINFO_SIZE;
  6311. }
  6312. stblk = HOSTCC_STATBLCK_RING1;
  6313. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6314. u64 mapping = (u64)tnapi->status_mapping;
  6315. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6316. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6317. /* Clear status block in ram. */
  6318. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6319. if (tnapi->tx_ring) {
  6320. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6321. (TG3_TX_RING_SIZE <<
  6322. BDINFO_FLAGS_MAXLEN_SHIFT),
  6323. NIC_SRAM_TX_BUFFER_DESC);
  6324. txrcb += TG3_BDINFO_SIZE;
  6325. }
  6326. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6327. (TG3_RX_RCB_RING_SIZE(tp) <<
  6328. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6329. stblk += 8;
  6330. rxrcb += TG3_BDINFO_SIZE;
  6331. }
  6332. }
  6333. /* tp->lock is held. */
  6334. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6335. {
  6336. u32 val, rdmac_mode;
  6337. int i, err, limit;
  6338. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6339. tg3_disable_ints(tp);
  6340. tg3_stop_fw(tp);
  6341. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6342. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6343. tg3_abort_hw(tp, 1);
  6344. if (reset_phy)
  6345. tg3_phy_reset(tp);
  6346. err = tg3_chip_reset(tp);
  6347. if (err)
  6348. return err;
  6349. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6350. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6351. val = tr32(TG3_CPMU_CTRL);
  6352. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6353. tw32(TG3_CPMU_CTRL, val);
  6354. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6355. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6356. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6357. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6358. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6359. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6360. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6361. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6362. val = tr32(TG3_CPMU_HST_ACC);
  6363. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6364. val |= CPMU_HST_ACC_MACCLK_6_25;
  6365. tw32(TG3_CPMU_HST_ACC, val);
  6366. }
  6367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6368. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6369. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6370. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6371. tw32(PCIE_PWR_MGMT_THRESH, val);
  6372. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6373. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6374. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6375. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6376. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6377. }
  6378. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6379. u32 grc_mode = tr32(GRC_MODE);
  6380. /* Access the lower 1K of PL PCIE block registers. */
  6381. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6382. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6383. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6384. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6385. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6386. tw32(GRC_MODE, grc_mode);
  6387. }
  6388. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6389. u32 grc_mode = tr32(GRC_MODE);
  6390. /* Access the lower 1K of PL PCIE block registers. */
  6391. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6392. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6393. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6394. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6395. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6396. tw32(GRC_MODE, grc_mode);
  6397. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6398. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6399. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6400. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6401. }
  6402. /* This works around an issue with Athlon chipsets on
  6403. * B3 tigon3 silicon. This bit has no effect on any
  6404. * other revision. But do not set this on PCI Express
  6405. * chips and don't even touch the clocks if the CPMU is present.
  6406. */
  6407. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6408. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6409. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6410. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6411. }
  6412. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6413. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6414. val = tr32(TG3PCI_PCISTATE);
  6415. val |= PCISTATE_RETRY_SAME_DMA;
  6416. tw32(TG3PCI_PCISTATE, val);
  6417. }
  6418. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6419. /* Allow reads and writes to the
  6420. * APE register and memory space.
  6421. */
  6422. val = tr32(TG3PCI_PCISTATE);
  6423. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6424. PCISTATE_ALLOW_APE_SHMEM_WR |
  6425. PCISTATE_ALLOW_APE_PSPACE_WR;
  6426. tw32(TG3PCI_PCISTATE, val);
  6427. }
  6428. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6429. /* Enable some hw fixes. */
  6430. val = tr32(TG3PCI_MSI_DATA);
  6431. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6432. tw32(TG3PCI_MSI_DATA, val);
  6433. }
  6434. /* Descriptor ring init may make accesses to the
  6435. * NIC SRAM area to setup the TX descriptors, so we
  6436. * can only do this after the hardware has been
  6437. * successfully reset.
  6438. */
  6439. err = tg3_init_rings(tp);
  6440. if (err)
  6441. return err;
  6442. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6443. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6444. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6445. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6446. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6447. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6448. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6449. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6450. /* This value is determined during the probe time DMA
  6451. * engine test, tg3_test_dma.
  6452. */
  6453. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6454. }
  6455. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6456. GRC_MODE_4X_NIC_SEND_RINGS |
  6457. GRC_MODE_NO_TX_PHDR_CSUM |
  6458. GRC_MODE_NO_RX_PHDR_CSUM);
  6459. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6460. /* Pseudo-header checksum is done by hardware logic and not
  6461. * the offload processers, so make the chip do the pseudo-
  6462. * header checksums on receive. For transmit it is more
  6463. * convenient to do the pseudo-header checksum in software
  6464. * as Linux does that on transmit for us in all cases.
  6465. */
  6466. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6467. tw32(GRC_MODE,
  6468. tp->grc_mode |
  6469. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6470. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6471. val = tr32(GRC_MISC_CFG);
  6472. val &= ~0xff;
  6473. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6474. tw32(GRC_MISC_CFG, val);
  6475. /* Initialize MBUF/DESC pool. */
  6476. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6477. /* Do nothing. */
  6478. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6479. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6481. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6482. else
  6483. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6484. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6485. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6486. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6487. int fw_len;
  6488. fw_len = tp->fw_len;
  6489. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6490. tw32(BUFMGR_MB_POOL_ADDR,
  6491. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6492. tw32(BUFMGR_MB_POOL_SIZE,
  6493. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6494. }
  6495. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6496. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6497. tp->bufmgr_config.mbuf_read_dma_low_water);
  6498. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6499. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6500. tw32(BUFMGR_MB_HIGH_WATER,
  6501. tp->bufmgr_config.mbuf_high_water);
  6502. } else {
  6503. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6504. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6505. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6506. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6507. tw32(BUFMGR_MB_HIGH_WATER,
  6508. tp->bufmgr_config.mbuf_high_water_jumbo);
  6509. }
  6510. tw32(BUFMGR_DMA_LOW_WATER,
  6511. tp->bufmgr_config.dma_low_water);
  6512. tw32(BUFMGR_DMA_HIGH_WATER,
  6513. tp->bufmgr_config.dma_high_water);
  6514. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6515. for (i = 0; i < 2000; i++) {
  6516. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6517. break;
  6518. udelay(10);
  6519. }
  6520. if (i >= 2000) {
  6521. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6522. return -ENODEV;
  6523. }
  6524. /* Setup replenish threshold. */
  6525. val = tp->rx_pending / 8;
  6526. if (val == 0)
  6527. val = 1;
  6528. else if (val > tp->rx_std_max_post)
  6529. val = tp->rx_std_max_post;
  6530. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6531. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6532. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6533. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6534. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6535. }
  6536. tw32(RCVBDI_STD_THRESH, val);
  6537. /* Initialize TG3_BDINFO's at:
  6538. * RCVDBDI_STD_BD: standard eth size rx ring
  6539. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6540. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6541. *
  6542. * like so:
  6543. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6544. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6545. * ring attribute flags
  6546. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6547. *
  6548. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6549. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6550. *
  6551. * The size of each ring is fixed in the firmware, but the location is
  6552. * configurable.
  6553. */
  6554. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6555. ((u64) tpr->rx_std_mapping >> 32));
  6556. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6557. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6558. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6559. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6560. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6561. NIC_SRAM_RX_BUFFER_DESC);
  6562. /* Disable the mini ring */
  6563. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6564. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6565. BDINFO_FLAGS_DISABLED);
  6566. /* Program the jumbo buffer descriptor ring control
  6567. * blocks on those devices that have them.
  6568. */
  6569. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6570. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6571. /* Setup replenish threshold. */
  6572. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6573. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6574. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6575. ((u64) tpr->rx_jmb_mapping >> 32));
  6576. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6577. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6578. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6579. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6580. BDINFO_FLAGS_USE_EXT_RECV);
  6581. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6583. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6584. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6585. } else {
  6586. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6587. BDINFO_FLAGS_DISABLED);
  6588. }
  6589. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6590. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6591. (TG3_RX_STD_DMA_SZ << 2);
  6592. else
  6593. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6594. } else
  6595. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6596. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6597. tpr->rx_std_prod_idx = tp->rx_pending;
  6598. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6599. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6600. tp->rx_jumbo_pending : 0;
  6601. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6602. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6603. tw32(STD_REPLENISH_LWM, 32);
  6604. tw32(JMB_REPLENISH_LWM, 16);
  6605. }
  6606. tg3_rings_reset(tp);
  6607. /* Initialize MAC address and backoff seed. */
  6608. __tg3_set_mac_addr(tp, 0);
  6609. /* MTU + ethernet header + FCS + optional VLAN tag */
  6610. tw32(MAC_RX_MTU_SIZE,
  6611. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6612. /* The slot time is changed by tg3_setup_phy if we
  6613. * run at gigabit with half duplex.
  6614. */
  6615. tw32(MAC_TX_LENGTHS,
  6616. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6617. (6 << TX_LENGTHS_IPG_SHIFT) |
  6618. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6619. /* Receive rules. */
  6620. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6621. tw32(RCVLPC_CONFIG, 0x0181);
  6622. /* Calculate RDMAC_MODE setting early, we need it to determine
  6623. * the RCVLPC_STATE_ENABLE mask.
  6624. */
  6625. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6626. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6627. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6628. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6629. RDMAC_MODE_LNGREAD_ENAB);
  6630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6632. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6636. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6637. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6638. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6639. /* If statement applies to 5705 and 5750 PCI devices only */
  6640. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6641. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6642. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6643. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6645. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6646. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6647. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6648. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6649. }
  6650. }
  6651. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6652. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6653. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6654. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6655. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6658. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6659. /* Receive/send statistics. */
  6660. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6661. val = tr32(RCVLPC_STATS_ENABLE);
  6662. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6663. tw32(RCVLPC_STATS_ENABLE, val);
  6664. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6665. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6666. val = tr32(RCVLPC_STATS_ENABLE);
  6667. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6668. tw32(RCVLPC_STATS_ENABLE, val);
  6669. } else {
  6670. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6671. }
  6672. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6673. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6674. tw32(SNDDATAI_STATSCTRL,
  6675. (SNDDATAI_SCTRL_ENABLE |
  6676. SNDDATAI_SCTRL_FASTUPD));
  6677. /* Setup host coalescing engine. */
  6678. tw32(HOSTCC_MODE, 0);
  6679. for (i = 0; i < 2000; i++) {
  6680. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6681. break;
  6682. udelay(10);
  6683. }
  6684. __tg3_set_coalesce(tp, &tp->coal);
  6685. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6686. /* Status/statistics block address. See tg3_timer,
  6687. * the tg3_periodic_fetch_stats call there, and
  6688. * tg3_get_stats to see how this works for 5705/5750 chips.
  6689. */
  6690. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6691. ((u64) tp->stats_mapping >> 32));
  6692. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6693. ((u64) tp->stats_mapping & 0xffffffff));
  6694. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6695. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6696. /* Clear statistics and status block memory areas */
  6697. for (i = NIC_SRAM_STATS_BLK;
  6698. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6699. i += sizeof(u32)) {
  6700. tg3_write_mem(tp, i, 0);
  6701. udelay(40);
  6702. }
  6703. }
  6704. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6705. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6706. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6707. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6708. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6709. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6710. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6711. /* reset to prevent losing 1st rx packet intermittently */
  6712. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6713. udelay(10);
  6714. }
  6715. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6716. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6717. else
  6718. tp->mac_mode = 0;
  6719. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6720. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6721. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6722. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6723. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6724. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6725. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6726. udelay(40);
  6727. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6728. * If TG3_FLG2_IS_NIC is zero, we should read the
  6729. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6730. * whether used as inputs or outputs, are set by boot code after
  6731. * reset.
  6732. */
  6733. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6734. u32 gpio_mask;
  6735. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6736. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6737. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6739. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6740. GRC_LCLCTRL_GPIO_OUTPUT3;
  6741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6742. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6743. tp->grc_local_ctrl &= ~gpio_mask;
  6744. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6745. /* GPIO1 must be driven high for eeprom write protect */
  6746. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6747. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6748. GRC_LCLCTRL_GPIO_OUTPUT1);
  6749. }
  6750. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6751. udelay(100);
  6752. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6753. val = tr32(MSGINT_MODE);
  6754. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6755. tw32(MSGINT_MODE, val);
  6756. }
  6757. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6758. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6759. udelay(40);
  6760. }
  6761. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6762. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6763. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6764. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6765. WDMAC_MODE_LNGREAD_ENAB);
  6766. /* If statement applies to 5705 and 5750 PCI devices only */
  6767. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6768. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6770. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6771. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6772. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6773. /* nothing */
  6774. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6775. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6776. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6777. val |= WDMAC_MODE_RX_ACCEL;
  6778. }
  6779. }
  6780. /* Enable host coalescing bug fix */
  6781. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6782. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6784. val |= WDMAC_MODE_BURST_ALL_DATA;
  6785. tw32_f(WDMAC_MODE, val);
  6786. udelay(40);
  6787. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6788. u16 pcix_cmd;
  6789. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6790. &pcix_cmd);
  6791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6792. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6793. pcix_cmd |= PCI_X_CMD_READ_2K;
  6794. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6795. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6796. pcix_cmd |= PCI_X_CMD_READ_2K;
  6797. }
  6798. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6799. pcix_cmd);
  6800. }
  6801. tw32_f(RDMAC_MODE, rdmac_mode);
  6802. udelay(40);
  6803. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6804. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6805. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6807. tw32(SNDDATAC_MODE,
  6808. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6809. else
  6810. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6811. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6812. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6813. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6814. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6815. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6816. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6817. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6818. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6819. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6820. tw32(SNDBDI_MODE, val);
  6821. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6822. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6823. err = tg3_load_5701_a0_firmware_fix(tp);
  6824. if (err)
  6825. return err;
  6826. }
  6827. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6828. err = tg3_load_tso_firmware(tp);
  6829. if (err)
  6830. return err;
  6831. }
  6832. tp->tx_mode = TX_MODE_ENABLE;
  6833. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6835. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6836. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6837. udelay(100);
  6838. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6839. u32 reg = MAC_RSS_INDIR_TBL_0;
  6840. u8 *ent = (u8 *)&val;
  6841. /* Setup the indirection table */
  6842. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6843. int idx = i % sizeof(val);
  6844. ent[idx] = i % (tp->irq_cnt - 1);
  6845. if (idx == sizeof(val) - 1) {
  6846. tw32(reg, val);
  6847. reg += 4;
  6848. }
  6849. }
  6850. /* Setup the "secret" hash key. */
  6851. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6852. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6853. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6854. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6855. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6856. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6857. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6858. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6859. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6860. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6861. }
  6862. tp->rx_mode = RX_MODE_ENABLE;
  6863. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6864. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6865. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6866. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6867. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6868. RX_MODE_RSS_IPV6_HASH_EN |
  6869. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6870. RX_MODE_RSS_IPV4_HASH_EN |
  6871. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6872. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6873. udelay(10);
  6874. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6875. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6876. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6877. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6878. udelay(10);
  6879. }
  6880. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6881. udelay(10);
  6882. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6883. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6884. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6885. /* Set drive transmission level to 1.2V */
  6886. /* only if the signal pre-emphasis bit is not set */
  6887. val = tr32(MAC_SERDES_CFG);
  6888. val &= 0xfffff000;
  6889. val |= 0x880;
  6890. tw32(MAC_SERDES_CFG, val);
  6891. }
  6892. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6893. tw32(MAC_SERDES_CFG, 0x616000);
  6894. }
  6895. /* Prevent chip from dropping frames when flow control
  6896. * is enabled.
  6897. */
  6898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6899. val = 1;
  6900. else
  6901. val = 2;
  6902. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6904. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6905. /* Use hardware link auto-negotiation */
  6906. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6907. }
  6908. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6910. u32 tmp;
  6911. tmp = tr32(SERDES_RX_CTRL);
  6912. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6913. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6914. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6915. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6916. }
  6917. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6918. if (tp->link_config.phy_is_low_power) {
  6919. tp->link_config.phy_is_low_power = 0;
  6920. tp->link_config.speed = tp->link_config.orig_speed;
  6921. tp->link_config.duplex = tp->link_config.orig_duplex;
  6922. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6923. }
  6924. err = tg3_setup_phy(tp, 0);
  6925. if (err)
  6926. return err;
  6927. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6928. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6929. u32 tmp;
  6930. /* Clear CRC stats. */
  6931. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6932. tg3_writephy(tp, MII_TG3_TEST1,
  6933. tmp | MII_TG3_TEST1_CRC_EN);
  6934. tg3_readphy(tp, 0x14, &tmp);
  6935. }
  6936. }
  6937. }
  6938. __tg3_set_rx_mode(tp->dev);
  6939. /* Initialize receive rules. */
  6940. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6941. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6942. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6943. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6944. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6945. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6946. limit = 8;
  6947. else
  6948. limit = 16;
  6949. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6950. limit -= 4;
  6951. switch (limit) {
  6952. case 16:
  6953. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6954. case 15:
  6955. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6956. case 14:
  6957. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6958. case 13:
  6959. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6960. case 12:
  6961. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6962. case 11:
  6963. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6964. case 10:
  6965. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6966. case 9:
  6967. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6968. case 8:
  6969. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6970. case 7:
  6971. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6972. case 6:
  6973. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6974. case 5:
  6975. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6976. case 4:
  6977. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6978. case 3:
  6979. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6980. case 2:
  6981. case 1:
  6982. default:
  6983. break;
  6984. }
  6985. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6986. /* Write our heartbeat update interval to APE. */
  6987. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6988. APE_HOST_HEARTBEAT_INT_DISABLE);
  6989. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6990. return 0;
  6991. }
  6992. /* Called at device open time to get the chip ready for
  6993. * packet processing. Invoked with tp->lock held.
  6994. */
  6995. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6996. {
  6997. tg3_switch_clocks(tp);
  6998. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6999. return tg3_reset_hw(tp, reset_phy);
  7000. }
  7001. #define TG3_STAT_ADD32(PSTAT, REG) \
  7002. do { u32 __val = tr32(REG); \
  7003. (PSTAT)->low += __val; \
  7004. if ((PSTAT)->low < __val) \
  7005. (PSTAT)->high += 1; \
  7006. } while (0)
  7007. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7008. {
  7009. struct tg3_hw_stats *sp = tp->hw_stats;
  7010. if (!netif_carrier_ok(tp->dev))
  7011. return;
  7012. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7013. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7014. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7015. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7016. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7017. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7018. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7019. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7020. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7021. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7022. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7023. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7024. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7025. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7026. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7027. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7028. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7029. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7030. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7031. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7032. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7033. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7034. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7035. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7036. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7037. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7038. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7039. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7040. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7041. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7042. }
  7043. static void tg3_timer(unsigned long __opaque)
  7044. {
  7045. struct tg3 *tp = (struct tg3 *) __opaque;
  7046. if (tp->irq_sync)
  7047. goto restart_timer;
  7048. spin_lock(&tp->lock);
  7049. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7050. /* All of this garbage is because when using non-tagged
  7051. * IRQ status the mailbox/status_block protocol the chip
  7052. * uses with the cpu is race prone.
  7053. */
  7054. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7055. tw32(GRC_LOCAL_CTRL,
  7056. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7057. } else {
  7058. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7059. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7060. }
  7061. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7062. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7063. spin_unlock(&tp->lock);
  7064. schedule_work(&tp->reset_task);
  7065. return;
  7066. }
  7067. }
  7068. /* This part only runs once per second. */
  7069. if (!--tp->timer_counter) {
  7070. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7071. tg3_periodic_fetch_stats(tp);
  7072. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7073. u32 mac_stat;
  7074. int phy_event;
  7075. mac_stat = tr32(MAC_STATUS);
  7076. phy_event = 0;
  7077. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7078. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7079. phy_event = 1;
  7080. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7081. phy_event = 1;
  7082. if (phy_event)
  7083. tg3_setup_phy(tp, 0);
  7084. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7085. u32 mac_stat = tr32(MAC_STATUS);
  7086. int need_setup = 0;
  7087. if (netif_carrier_ok(tp->dev) &&
  7088. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7089. need_setup = 1;
  7090. }
  7091. if (!netif_carrier_ok(tp->dev) &&
  7092. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7093. MAC_STATUS_SIGNAL_DET))) {
  7094. need_setup = 1;
  7095. }
  7096. if (need_setup) {
  7097. if (!tp->serdes_counter) {
  7098. tw32_f(MAC_MODE,
  7099. (tp->mac_mode &
  7100. ~MAC_MODE_PORT_MODE_MASK));
  7101. udelay(40);
  7102. tw32_f(MAC_MODE, tp->mac_mode);
  7103. udelay(40);
  7104. }
  7105. tg3_setup_phy(tp, 0);
  7106. }
  7107. } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  7108. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7109. tg3_serdes_parallel_detect(tp);
  7110. }
  7111. tp->timer_counter = tp->timer_multiplier;
  7112. }
  7113. /* Heartbeat is only sent once every 2 seconds.
  7114. *
  7115. * The heartbeat is to tell the ASF firmware that the host
  7116. * driver is still alive. In the event that the OS crashes,
  7117. * ASF needs to reset the hardware to free up the FIFO space
  7118. * that may be filled with rx packets destined for the host.
  7119. * If the FIFO is full, ASF will no longer function properly.
  7120. *
  7121. * Unintended resets have been reported on real time kernels
  7122. * where the timer doesn't run on time. Netpoll will also have
  7123. * same problem.
  7124. *
  7125. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7126. * to check the ring condition when the heartbeat is expiring
  7127. * before doing the reset. This will prevent most unintended
  7128. * resets.
  7129. */
  7130. if (!--tp->asf_counter) {
  7131. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7132. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7133. tg3_wait_for_event_ack(tp);
  7134. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7135. FWCMD_NICDRV_ALIVE3);
  7136. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7137. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7138. TG3_FW_UPDATE_TIMEOUT_SEC);
  7139. tg3_generate_fw_event(tp);
  7140. }
  7141. tp->asf_counter = tp->asf_multiplier;
  7142. }
  7143. spin_unlock(&tp->lock);
  7144. restart_timer:
  7145. tp->timer.expires = jiffies + tp->timer_offset;
  7146. add_timer(&tp->timer);
  7147. }
  7148. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7149. {
  7150. irq_handler_t fn;
  7151. unsigned long flags;
  7152. char *name;
  7153. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7154. if (tp->irq_cnt == 1)
  7155. name = tp->dev->name;
  7156. else {
  7157. name = &tnapi->irq_lbl[0];
  7158. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7159. name[IFNAMSIZ-1] = 0;
  7160. }
  7161. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7162. fn = tg3_msi;
  7163. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7164. fn = tg3_msi_1shot;
  7165. flags = IRQF_SAMPLE_RANDOM;
  7166. } else {
  7167. fn = tg3_interrupt;
  7168. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7169. fn = tg3_interrupt_tagged;
  7170. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7171. }
  7172. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7173. }
  7174. static int tg3_test_interrupt(struct tg3 *tp)
  7175. {
  7176. struct tg3_napi *tnapi = &tp->napi[0];
  7177. struct net_device *dev = tp->dev;
  7178. int err, i, intr_ok = 0;
  7179. u32 val;
  7180. if (!netif_running(dev))
  7181. return -ENODEV;
  7182. tg3_disable_ints(tp);
  7183. free_irq(tnapi->irq_vec, tnapi);
  7184. /*
  7185. * Turn off MSI one shot mode. Otherwise this test has no
  7186. * observable way to know whether the interrupt was delivered.
  7187. */
  7188. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7189. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7190. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7191. tw32(MSGINT_MODE, val);
  7192. }
  7193. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7194. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7195. if (err)
  7196. return err;
  7197. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7198. tg3_enable_ints(tp);
  7199. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7200. tnapi->coal_now);
  7201. for (i = 0; i < 5; i++) {
  7202. u32 int_mbox, misc_host_ctrl;
  7203. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7204. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7205. if ((int_mbox != 0) ||
  7206. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7207. intr_ok = 1;
  7208. break;
  7209. }
  7210. msleep(10);
  7211. }
  7212. tg3_disable_ints(tp);
  7213. free_irq(tnapi->irq_vec, tnapi);
  7214. err = tg3_request_irq(tp, 0);
  7215. if (err)
  7216. return err;
  7217. if (intr_ok) {
  7218. /* Reenable MSI one shot mode. */
  7219. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7220. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7221. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7222. tw32(MSGINT_MODE, val);
  7223. }
  7224. return 0;
  7225. }
  7226. return -EIO;
  7227. }
  7228. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7229. * successfully restored
  7230. */
  7231. static int tg3_test_msi(struct tg3 *tp)
  7232. {
  7233. int err;
  7234. u16 pci_cmd;
  7235. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7236. return 0;
  7237. /* Turn off SERR reporting in case MSI terminates with Master
  7238. * Abort.
  7239. */
  7240. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7241. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7242. pci_cmd & ~PCI_COMMAND_SERR);
  7243. err = tg3_test_interrupt(tp);
  7244. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7245. if (!err)
  7246. return 0;
  7247. /* other failures */
  7248. if (err != -EIO)
  7249. return err;
  7250. /* MSI test failed, go back to INTx mode */
  7251. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7252. "to INTx mode. Please report this failure to the PCI "
  7253. "maintainer and include system chipset information\n");
  7254. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7255. pci_disable_msi(tp->pdev);
  7256. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7257. tp->napi[0].irq_vec = tp->pdev->irq;
  7258. err = tg3_request_irq(tp, 0);
  7259. if (err)
  7260. return err;
  7261. /* Need to reset the chip because the MSI cycle may have terminated
  7262. * with Master Abort.
  7263. */
  7264. tg3_full_lock(tp, 1);
  7265. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7266. err = tg3_init_hw(tp, 1);
  7267. tg3_full_unlock(tp);
  7268. if (err)
  7269. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7270. return err;
  7271. }
  7272. static int tg3_request_firmware(struct tg3 *tp)
  7273. {
  7274. const __be32 *fw_data;
  7275. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7276. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7277. tp->fw_needed);
  7278. return -ENOENT;
  7279. }
  7280. fw_data = (void *)tp->fw->data;
  7281. /* Firmware blob starts with version numbers, followed by
  7282. * start address and _full_ length including BSS sections
  7283. * (which must be longer than the actual data, of course
  7284. */
  7285. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7286. if (tp->fw_len < (tp->fw->size - 12)) {
  7287. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7288. tp->fw_len, tp->fw_needed);
  7289. release_firmware(tp->fw);
  7290. tp->fw = NULL;
  7291. return -EINVAL;
  7292. }
  7293. /* We no longer need firmware; we have it. */
  7294. tp->fw_needed = NULL;
  7295. return 0;
  7296. }
  7297. static bool tg3_enable_msix(struct tg3 *tp)
  7298. {
  7299. int i, rc, cpus = num_online_cpus();
  7300. struct msix_entry msix_ent[tp->irq_max];
  7301. if (cpus == 1)
  7302. /* Just fallback to the simpler MSI mode. */
  7303. return false;
  7304. /*
  7305. * We want as many rx rings enabled as there are cpus.
  7306. * The first MSIX vector only deals with link interrupts, etc,
  7307. * so we add one to the number of vectors we are requesting.
  7308. */
  7309. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7310. for (i = 0; i < tp->irq_max; i++) {
  7311. msix_ent[i].entry = i;
  7312. msix_ent[i].vector = 0;
  7313. }
  7314. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7315. if (rc < 0) {
  7316. return false;
  7317. } else if (rc != 0) {
  7318. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7319. return false;
  7320. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7321. tp->irq_cnt, rc);
  7322. tp->irq_cnt = rc;
  7323. }
  7324. for (i = 0; i < tp->irq_max; i++)
  7325. tp->napi[i].irq_vec = msix_ent[i].vector;
  7326. tp->dev->real_num_tx_queues = 1;
  7327. if (tp->irq_cnt > 1) {
  7328. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7331. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7332. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7333. }
  7334. }
  7335. return true;
  7336. }
  7337. static void tg3_ints_init(struct tg3 *tp)
  7338. {
  7339. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7340. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7341. /* All MSI supporting chips should support tagged
  7342. * status. Assert that this is the case.
  7343. */
  7344. netdev_warn(tp->dev,
  7345. "MSI without TAGGED_STATUS? Not using MSI\n");
  7346. goto defcfg;
  7347. }
  7348. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7349. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7350. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7351. pci_enable_msi(tp->pdev) == 0)
  7352. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7353. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7354. u32 msi_mode = tr32(MSGINT_MODE);
  7355. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7356. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7357. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7358. }
  7359. defcfg:
  7360. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7361. tp->irq_cnt = 1;
  7362. tp->napi[0].irq_vec = tp->pdev->irq;
  7363. tp->dev->real_num_tx_queues = 1;
  7364. }
  7365. }
  7366. static void tg3_ints_fini(struct tg3 *tp)
  7367. {
  7368. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7369. pci_disable_msix(tp->pdev);
  7370. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7371. pci_disable_msi(tp->pdev);
  7372. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7373. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7374. }
  7375. static int tg3_open(struct net_device *dev)
  7376. {
  7377. struct tg3 *tp = netdev_priv(dev);
  7378. int i, err;
  7379. if (tp->fw_needed) {
  7380. err = tg3_request_firmware(tp);
  7381. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7382. if (err)
  7383. return err;
  7384. } else if (err) {
  7385. netdev_warn(tp->dev, "TSO capability disabled\n");
  7386. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7387. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7388. netdev_notice(tp->dev, "TSO capability restored\n");
  7389. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7390. }
  7391. }
  7392. netif_carrier_off(tp->dev);
  7393. err = tg3_set_power_state(tp, PCI_D0);
  7394. if (err)
  7395. return err;
  7396. tg3_full_lock(tp, 0);
  7397. tg3_disable_ints(tp);
  7398. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7399. tg3_full_unlock(tp);
  7400. /*
  7401. * Setup interrupts first so we know how
  7402. * many NAPI resources to allocate
  7403. */
  7404. tg3_ints_init(tp);
  7405. /* The placement of this call is tied
  7406. * to the setup and use of Host TX descriptors.
  7407. */
  7408. err = tg3_alloc_consistent(tp);
  7409. if (err)
  7410. goto err_out1;
  7411. tg3_napi_enable(tp);
  7412. for (i = 0; i < tp->irq_cnt; i++) {
  7413. struct tg3_napi *tnapi = &tp->napi[i];
  7414. err = tg3_request_irq(tp, i);
  7415. if (err) {
  7416. for (i--; i >= 0; i--)
  7417. free_irq(tnapi->irq_vec, tnapi);
  7418. break;
  7419. }
  7420. }
  7421. if (err)
  7422. goto err_out2;
  7423. tg3_full_lock(tp, 0);
  7424. err = tg3_init_hw(tp, 1);
  7425. if (err) {
  7426. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7427. tg3_free_rings(tp);
  7428. } else {
  7429. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7430. tp->timer_offset = HZ;
  7431. else
  7432. tp->timer_offset = HZ / 10;
  7433. BUG_ON(tp->timer_offset > HZ);
  7434. tp->timer_counter = tp->timer_multiplier =
  7435. (HZ / tp->timer_offset);
  7436. tp->asf_counter = tp->asf_multiplier =
  7437. ((HZ / tp->timer_offset) * 2);
  7438. init_timer(&tp->timer);
  7439. tp->timer.expires = jiffies + tp->timer_offset;
  7440. tp->timer.data = (unsigned long) tp;
  7441. tp->timer.function = tg3_timer;
  7442. }
  7443. tg3_full_unlock(tp);
  7444. if (err)
  7445. goto err_out3;
  7446. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7447. err = tg3_test_msi(tp);
  7448. if (err) {
  7449. tg3_full_lock(tp, 0);
  7450. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7451. tg3_free_rings(tp);
  7452. tg3_full_unlock(tp);
  7453. goto err_out2;
  7454. }
  7455. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7456. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7457. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7458. tw32(PCIE_TRANSACTION_CFG,
  7459. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7460. }
  7461. }
  7462. tg3_phy_start(tp);
  7463. tg3_full_lock(tp, 0);
  7464. add_timer(&tp->timer);
  7465. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7466. tg3_enable_ints(tp);
  7467. tg3_full_unlock(tp);
  7468. netif_tx_start_all_queues(dev);
  7469. return 0;
  7470. err_out3:
  7471. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7472. struct tg3_napi *tnapi = &tp->napi[i];
  7473. free_irq(tnapi->irq_vec, tnapi);
  7474. }
  7475. err_out2:
  7476. tg3_napi_disable(tp);
  7477. tg3_free_consistent(tp);
  7478. err_out1:
  7479. tg3_ints_fini(tp);
  7480. return err;
  7481. }
  7482. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7483. struct rtnl_link_stats64 *);
  7484. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7485. static int tg3_close(struct net_device *dev)
  7486. {
  7487. int i;
  7488. struct tg3 *tp = netdev_priv(dev);
  7489. tg3_napi_disable(tp);
  7490. cancel_work_sync(&tp->reset_task);
  7491. netif_tx_stop_all_queues(dev);
  7492. del_timer_sync(&tp->timer);
  7493. tg3_phy_stop(tp);
  7494. tg3_full_lock(tp, 1);
  7495. tg3_disable_ints(tp);
  7496. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7497. tg3_free_rings(tp);
  7498. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7499. tg3_full_unlock(tp);
  7500. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7501. struct tg3_napi *tnapi = &tp->napi[i];
  7502. free_irq(tnapi->irq_vec, tnapi);
  7503. }
  7504. tg3_ints_fini(tp);
  7505. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7506. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7507. sizeof(tp->estats_prev));
  7508. tg3_free_consistent(tp);
  7509. tg3_set_power_state(tp, PCI_D3hot);
  7510. netif_carrier_off(tp->dev);
  7511. return 0;
  7512. }
  7513. static inline u64 get_stat64(tg3_stat64_t *val)
  7514. {
  7515. return ((u64)val->high << 32) | ((u64)val->low);
  7516. }
  7517. static u64 calc_crc_errors(struct tg3 *tp)
  7518. {
  7519. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7520. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7521. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7523. u32 val;
  7524. spin_lock_bh(&tp->lock);
  7525. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7526. tg3_writephy(tp, MII_TG3_TEST1,
  7527. val | MII_TG3_TEST1_CRC_EN);
  7528. tg3_readphy(tp, 0x14, &val);
  7529. } else
  7530. val = 0;
  7531. spin_unlock_bh(&tp->lock);
  7532. tp->phy_crc_errors += val;
  7533. return tp->phy_crc_errors;
  7534. }
  7535. return get_stat64(&hw_stats->rx_fcs_errors);
  7536. }
  7537. #define ESTAT_ADD(member) \
  7538. estats->member = old_estats->member + \
  7539. get_stat64(&hw_stats->member)
  7540. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7541. {
  7542. struct tg3_ethtool_stats *estats = &tp->estats;
  7543. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7544. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7545. if (!hw_stats)
  7546. return old_estats;
  7547. ESTAT_ADD(rx_octets);
  7548. ESTAT_ADD(rx_fragments);
  7549. ESTAT_ADD(rx_ucast_packets);
  7550. ESTAT_ADD(rx_mcast_packets);
  7551. ESTAT_ADD(rx_bcast_packets);
  7552. ESTAT_ADD(rx_fcs_errors);
  7553. ESTAT_ADD(rx_align_errors);
  7554. ESTAT_ADD(rx_xon_pause_rcvd);
  7555. ESTAT_ADD(rx_xoff_pause_rcvd);
  7556. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7557. ESTAT_ADD(rx_xoff_entered);
  7558. ESTAT_ADD(rx_frame_too_long_errors);
  7559. ESTAT_ADD(rx_jabbers);
  7560. ESTAT_ADD(rx_undersize_packets);
  7561. ESTAT_ADD(rx_in_length_errors);
  7562. ESTAT_ADD(rx_out_length_errors);
  7563. ESTAT_ADD(rx_64_or_less_octet_packets);
  7564. ESTAT_ADD(rx_65_to_127_octet_packets);
  7565. ESTAT_ADD(rx_128_to_255_octet_packets);
  7566. ESTAT_ADD(rx_256_to_511_octet_packets);
  7567. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7568. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7569. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7570. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7571. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7572. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7573. ESTAT_ADD(tx_octets);
  7574. ESTAT_ADD(tx_collisions);
  7575. ESTAT_ADD(tx_xon_sent);
  7576. ESTAT_ADD(tx_xoff_sent);
  7577. ESTAT_ADD(tx_flow_control);
  7578. ESTAT_ADD(tx_mac_errors);
  7579. ESTAT_ADD(tx_single_collisions);
  7580. ESTAT_ADD(tx_mult_collisions);
  7581. ESTAT_ADD(tx_deferred);
  7582. ESTAT_ADD(tx_excessive_collisions);
  7583. ESTAT_ADD(tx_late_collisions);
  7584. ESTAT_ADD(tx_collide_2times);
  7585. ESTAT_ADD(tx_collide_3times);
  7586. ESTAT_ADD(tx_collide_4times);
  7587. ESTAT_ADD(tx_collide_5times);
  7588. ESTAT_ADD(tx_collide_6times);
  7589. ESTAT_ADD(tx_collide_7times);
  7590. ESTAT_ADD(tx_collide_8times);
  7591. ESTAT_ADD(tx_collide_9times);
  7592. ESTAT_ADD(tx_collide_10times);
  7593. ESTAT_ADD(tx_collide_11times);
  7594. ESTAT_ADD(tx_collide_12times);
  7595. ESTAT_ADD(tx_collide_13times);
  7596. ESTAT_ADD(tx_collide_14times);
  7597. ESTAT_ADD(tx_collide_15times);
  7598. ESTAT_ADD(tx_ucast_packets);
  7599. ESTAT_ADD(tx_mcast_packets);
  7600. ESTAT_ADD(tx_bcast_packets);
  7601. ESTAT_ADD(tx_carrier_sense_errors);
  7602. ESTAT_ADD(tx_discards);
  7603. ESTAT_ADD(tx_errors);
  7604. ESTAT_ADD(dma_writeq_full);
  7605. ESTAT_ADD(dma_write_prioq_full);
  7606. ESTAT_ADD(rxbds_empty);
  7607. ESTAT_ADD(rx_discards);
  7608. ESTAT_ADD(rx_errors);
  7609. ESTAT_ADD(rx_threshold_hit);
  7610. ESTAT_ADD(dma_readq_full);
  7611. ESTAT_ADD(dma_read_prioq_full);
  7612. ESTAT_ADD(tx_comp_queue_full);
  7613. ESTAT_ADD(ring_set_send_prod_index);
  7614. ESTAT_ADD(ring_status_update);
  7615. ESTAT_ADD(nic_irqs);
  7616. ESTAT_ADD(nic_avoided_irqs);
  7617. ESTAT_ADD(nic_tx_threshold_hit);
  7618. return estats;
  7619. }
  7620. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7621. struct rtnl_link_stats64 *stats)
  7622. {
  7623. struct tg3 *tp = netdev_priv(dev);
  7624. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7625. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7626. if (!hw_stats)
  7627. return old_stats;
  7628. stats->rx_packets = old_stats->rx_packets +
  7629. get_stat64(&hw_stats->rx_ucast_packets) +
  7630. get_stat64(&hw_stats->rx_mcast_packets) +
  7631. get_stat64(&hw_stats->rx_bcast_packets);
  7632. stats->tx_packets = old_stats->tx_packets +
  7633. get_stat64(&hw_stats->tx_ucast_packets) +
  7634. get_stat64(&hw_stats->tx_mcast_packets) +
  7635. get_stat64(&hw_stats->tx_bcast_packets);
  7636. stats->rx_bytes = old_stats->rx_bytes +
  7637. get_stat64(&hw_stats->rx_octets);
  7638. stats->tx_bytes = old_stats->tx_bytes +
  7639. get_stat64(&hw_stats->tx_octets);
  7640. stats->rx_errors = old_stats->rx_errors +
  7641. get_stat64(&hw_stats->rx_errors);
  7642. stats->tx_errors = old_stats->tx_errors +
  7643. get_stat64(&hw_stats->tx_errors) +
  7644. get_stat64(&hw_stats->tx_mac_errors) +
  7645. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7646. get_stat64(&hw_stats->tx_discards);
  7647. stats->multicast = old_stats->multicast +
  7648. get_stat64(&hw_stats->rx_mcast_packets);
  7649. stats->collisions = old_stats->collisions +
  7650. get_stat64(&hw_stats->tx_collisions);
  7651. stats->rx_length_errors = old_stats->rx_length_errors +
  7652. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7653. get_stat64(&hw_stats->rx_undersize_packets);
  7654. stats->rx_over_errors = old_stats->rx_over_errors +
  7655. get_stat64(&hw_stats->rxbds_empty);
  7656. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7657. get_stat64(&hw_stats->rx_align_errors);
  7658. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7659. get_stat64(&hw_stats->tx_discards);
  7660. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7661. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7662. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7663. calc_crc_errors(tp);
  7664. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7665. get_stat64(&hw_stats->rx_discards);
  7666. return stats;
  7667. }
  7668. static inline u32 calc_crc(unsigned char *buf, int len)
  7669. {
  7670. u32 reg;
  7671. u32 tmp;
  7672. int j, k;
  7673. reg = 0xffffffff;
  7674. for (j = 0; j < len; j++) {
  7675. reg ^= buf[j];
  7676. for (k = 0; k < 8; k++) {
  7677. tmp = reg & 0x01;
  7678. reg >>= 1;
  7679. if (tmp)
  7680. reg ^= 0xedb88320;
  7681. }
  7682. }
  7683. return ~reg;
  7684. }
  7685. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7686. {
  7687. /* accept or reject all multicast frames */
  7688. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7689. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7690. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7691. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7692. }
  7693. static void __tg3_set_rx_mode(struct net_device *dev)
  7694. {
  7695. struct tg3 *tp = netdev_priv(dev);
  7696. u32 rx_mode;
  7697. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7698. RX_MODE_KEEP_VLAN_TAG);
  7699. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7700. * flag clear.
  7701. */
  7702. #if TG3_VLAN_TAG_USED
  7703. if (!tp->vlgrp &&
  7704. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7705. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7706. #else
  7707. /* By definition, VLAN is disabled always in this
  7708. * case.
  7709. */
  7710. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7711. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7712. #endif
  7713. if (dev->flags & IFF_PROMISC) {
  7714. /* Promiscuous mode. */
  7715. rx_mode |= RX_MODE_PROMISC;
  7716. } else if (dev->flags & IFF_ALLMULTI) {
  7717. /* Accept all multicast. */
  7718. tg3_set_multi(tp, 1);
  7719. } else if (netdev_mc_empty(dev)) {
  7720. /* Reject all multicast. */
  7721. tg3_set_multi(tp, 0);
  7722. } else {
  7723. /* Accept one or more multicast(s). */
  7724. struct netdev_hw_addr *ha;
  7725. u32 mc_filter[4] = { 0, };
  7726. u32 regidx;
  7727. u32 bit;
  7728. u32 crc;
  7729. netdev_for_each_mc_addr(ha, dev) {
  7730. crc = calc_crc(ha->addr, ETH_ALEN);
  7731. bit = ~crc & 0x7f;
  7732. regidx = (bit & 0x60) >> 5;
  7733. bit &= 0x1f;
  7734. mc_filter[regidx] |= (1 << bit);
  7735. }
  7736. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7737. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7738. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7739. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7740. }
  7741. if (rx_mode != tp->rx_mode) {
  7742. tp->rx_mode = rx_mode;
  7743. tw32_f(MAC_RX_MODE, rx_mode);
  7744. udelay(10);
  7745. }
  7746. }
  7747. static void tg3_set_rx_mode(struct net_device *dev)
  7748. {
  7749. struct tg3 *tp = netdev_priv(dev);
  7750. if (!netif_running(dev))
  7751. return;
  7752. tg3_full_lock(tp, 0);
  7753. __tg3_set_rx_mode(dev);
  7754. tg3_full_unlock(tp);
  7755. }
  7756. #define TG3_REGDUMP_LEN (32 * 1024)
  7757. static int tg3_get_regs_len(struct net_device *dev)
  7758. {
  7759. return TG3_REGDUMP_LEN;
  7760. }
  7761. static void tg3_get_regs(struct net_device *dev,
  7762. struct ethtool_regs *regs, void *_p)
  7763. {
  7764. u32 *p = _p;
  7765. struct tg3 *tp = netdev_priv(dev);
  7766. u8 *orig_p = _p;
  7767. int i;
  7768. regs->version = 0;
  7769. memset(p, 0, TG3_REGDUMP_LEN);
  7770. if (tp->link_config.phy_is_low_power)
  7771. return;
  7772. tg3_full_lock(tp, 0);
  7773. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7774. #define GET_REG32_LOOP(base, len) \
  7775. do { p = (u32 *)(orig_p + (base)); \
  7776. for (i = 0; i < len; i += 4) \
  7777. __GET_REG32((base) + i); \
  7778. } while (0)
  7779. #define GET_REG32_1(reg) \
  7780. do { p = (u32 *)(orig_p + (reg)); \
  7781. __GET_REG32((reg)); \
  7782. } while (0)
  7783. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7784. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7785. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7786. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7787. GET_REG32_1(SNDDATAC_MODE);
  7788. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7789. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7790. GET_REG32_1(SNDBDC_MODE);
  7791. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7792. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7793. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7794. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7795. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7796. GET_REG32_1(RCVDCC_MODE);
  7797. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7798. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7799. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7800. GET_REG32_1(MBFREE_MODE);
  7801. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7802. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7803. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7804. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7805. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7806. GET_REG32_1(RX_CPU_MODE);
  7807. GET_REG32_1(RX_CPU_STATE);
  7808. GET_REG32_1(RX_CPU_PGMCTR);
  7809. GET_REG32_1(RX_CPU_HWBKPT);
  7810. GET_REG32_1(TX_CPU_MODE);
  7811. GET_REG32_1(TX_CPU_STATE);
  7812. GET_REG32_1(TX_CPU_PGMCTR);
  7813. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7814. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7815. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7816. GET_REG32_1(DMAC_MODE);
  7817. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7818. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7819. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7820. #undef __GET_REG32
  7821. #undef GET_REG32_LOOP
  7822. #undef GET_REG32_1
  7823. tg3_full_unlock(tp);
  7824. }
  7825. static int tg3_get_eeprom_len(struct net_device *dev)
  7826. {
  7827. struct tg3 *tp = netdev_priv(dev);
  7828. return tp->nvram_size;
  7829. }
  7830. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7831. {
  7832. struct tg3 *tp = netdev_priv(dev);
  7833. int ret;
  7834. u8 *pd;
  7835. u32 i, offset, len, b_offset, b_count;
  7836. __be32 val;
  7837. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7838. return -EINVAL;
  7839. if (tp->link_config.phy_is_low_power)
  7840. return -EAGAIN;
  7841. offset = eeprom->offset;
  7842. len = eeprom->len;
  7843. eeprom->len = 0;
  7844. eeprom->magic = TG3_EEPROM_MAGIC;
  7845. if (offset & 3) {
  7846. /* adjustments to start on required 4 byte boundary */
  7847. b_offset = offset & 3;
  7848. b_count = 4 - b_offset;
  7849. if (b_count > len) {
  7850. /* i.e. offset=1 len=2 */
  7851. b_count = len;
  7852. }
  7853. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7854. if (ret)
  7855. return ret;
  7856. memcpy(data, ((char *)&val) + b_offset, b_count);
  7857. len -= b_count;
  7858. offset += b_count;
  7859. eeprom->len += b_count;
  7860. }
  7861. /* read bytes upto the last 4 byte boundary */
  7862. pd = &data[eeprom->len];
  7863. for (i = 0; i < (len - (len & 3)); i += 4) {
  7864. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7865. if (ret) {
  7866. eeprom->len += i;
  7867. return ret;
  7868. }
  7869. memcpy(pd + i, &val, 4);
  7870. }
  7871. eeprom->len += i;
  7872. if (len & 3) {
  7873. /* read last bytes not ending on 4 byte boundary */
  7874. pd = &data[eeprom->len];
  7875. b_count = len & 3;
  7876. b_offset = offset + len - b_count;
  7877. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7878. if (ret)
  7879. return ret;
  7880. memcpy(pd, &val, b_count);
  7881. eeprom->len += b_count;
  7882. }
  7883. return 0;
  7884. }
  7885. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7886. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7887. {
  7888. struct tg3 *tp = netdev_priv(dev);
  7889. int ret;
  7890. u32 offset, len, b_offset, odd_len;
  7891. u8 *buf;
  7892. __be32 start, end;
  7893. if (tp->link_config.phy_is_low_power)
  7894. return -EAGAIN;
  7895. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7896. eeprom->magic != TG3_EEPROM_MAGIC)
  7897. return -EINVAL;
  7898. offset = eeprom->offset;
  7899. len = eeprom->len;
  7900. if ((b_offset = (offset & 3))) {
  7901. /* adjustments to start on required 4 byte boundary */
  7902. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7903. if (ret)
  7904. return ret;
  7905. len += b_offset;
  7906. offset &= ~3;
  7907. if (len < 4)
  7908. len = 4;
  7909. }
  7910. odd_len = 0;
  7911. if (len & 3) {
  7912. /* adjustments to end on required 4 byte boundary */
  7913. odd_len = 1;
  7914. len = (len + 3) & ~3;
  7915. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7916. if (ret)
  7917. return ret;
  7918. }
  7919. buf = data;
  7920. if (b_offset || odd_len) {
  7921. buf = kmalloc(len, GFP_KERNEL);
  7922. if (!buf)
  7923. return -ENOMEM;
  7924. if (b_offset)
  7925. memcpy(buf, &start, 4);
  7926. if (odd_len)
  7927. memcpy(buf+len-4, &end, 4);
  7928. memcpy(buf + b_offset, data, eeprom->len);
  7929. }
  7930. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7931. if (buf != data)
  7932. kfree(buf);
  7933. return ret;
  7934. }
  7935. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7936. {
  7937. struct tg3 *tp = netdev_priv(dev);
  7938. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7939. struct phy_device *phydev;
  7940. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7941. return -EAGAIN;
  7942. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7943. return phy_ethtool_gset(phydev, cmd);
  7944. }
  7945. cmd->supported = (SUPPORTED_Autoneg);
  7946. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7947. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7948. SUPPORTED_1000baseT_Full);
  7949. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7950. cmd->supported |= (SUPPORTED_100baseT_Half |
  7951. SUPPORTED_100baseT_Full |
  7952. SUPPORTED_10baseT_Half |
  7953. SUPPORTED_10baseT_Full |
  7954. SUPPORTED_TP);
  7955. cmd->port = PORT_TP;
  7956. } else {
  7957. cmd->supported |= SUPPORTED_FIBRE;
  7958. cmd->port = PORT_FIBRE;
  7959. }
  7960. cmd->advertising = tp->link_config.advertising;
  7961. if (netif_running(dev)) {
  7962. cmd->speed = tp->link_config.active_speed;
  7963. cmd->duplex = tp->link_config.active_duplex;
  7964. }
  7965. cmd->phy_address = tp->phy_addr;
  7966. cmd->transceiver = XCVR_INTERNAL;
  7967. cmd->autoneg = tp->link_config.autoneg;
  7968. cmd->maxtxpkt = 0;
  7969. cmd->maxrxpkt = 0;
  7970. return 0;
  7971. }
  7972. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7973. {
  7974. struct tg3 *tp = netdev_priv(dev);
  7975. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7976. struct phy_device *phydev;
  7977. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7978. return -EAGAIN;
  7979. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7980. return phy_ethtool_sset(phydev, cmd);
  7981. }
  7982. if (cmd->autoneg != AUTONEG_ENABLE &&
  7983. cmd->autoneg != AUTONEG_DISABLE)
  7984. return -EINVAL;
  7985. if (cmd->autoneg == AUTONEG_DISABLE &&
  7986. cmd->duplex != DUPLEX_FULL &&
  7987. cmd->duplex != DUPLEX_HALF)
  7988. return -EINVAL;
  7989. if (cmd->autoneg == AUTONEG_ENABLE) {
  7990. u32 mask = ADVERTISED_Autoneg |
  7991. ADVERTISED_Pause |
  7992. ADVERTISED_Asym_Pause;
  7993. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7994. mask |= ADVERTISED_1000baseT_Half |
  7995. ADVERTISED_1000baseT_Full;
  7996. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7997. mask |= ADVERTISED_100baseT_Half |
  7998. ADVERTISED_100baseT_Full |
  7999. ADVERTISED_10baseT_Half |
  8000. ADVERTISED_10baseT_Full |
  8001. ADVERTISED_TP;
  8002. else
  8003. mask |= ADVERTISED_FIBRE;
  8004. if (cmd->advertising & ~mask)
  8005. return -EINVAL;
  8006. mask &= (ADVERTISED_1000baseT_Half |
  8007. ADVERTISED_1000baseT_Full |
  8008. ADVERTISED_100baseT_Half |
  8009. ADVERTISED_100baseT_Full |
  8010. ADVERTISED_10baseT_Half |
  8011. ADVERTISED_10baseT_Full);
  8012. cmd->advertising &= mask;
  8013. } else {
  8014. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8015. if (cmd->speed != SPEED_1000)
  8016. return -EINVAL;
  8017. if (cmd->duplex != DUPLEX_FULL)
  8018. return -EINVAL;
  8019. } else {
  8020. if (cmd->speed != SPEED_100 &&
  8021. cmd->speed != SPEED_10)
  8022. return -EINVAL;
  8023. }
  8024. }
  8025. tg3_full_lock(tp, 0);
  8026. tp->link_config.autoneg = cmd->autoneg;
  8027. if (cmd->autoneg == AUTONEG_ENABLE) {
  8028. tp->link_config.advertising = (cmd->advertising |
  8029. ADVERTISED_Autoneg);
  8030. tp->link_config.speed = SPEED_INVALID;
  8031. tp->link_config.duplex = DUPLEX_INVALID;
  8032. } else {
  8033. tp->link_config.advertising = 0;
  8034. tp->link_config.speed = cmd->speed;
  8035. tp->link_config.duplex = cmd->duplex;
  8036. }
  8037. tp->link_config.orig_speed = tp->link_config.speed;
  8038. tp->link_config.orig_duplex = tp->link_config.duplex;
  8039. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8040. if (netif_running(dev))
  8041. tg3_setup_phy(tp, 1);
  8042. tg3_full_unlock(tp);
  8043. return 0;
  8044. }
  8045. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8046. {
  8047. struct tg3 *tp = netdev_priv(dev);
  8048. strcpy(info->driver, DRV_MODULE_NAME);
  8049. strcpy(info->version, DRV_MODULE_VERSION);
  8050. strcpy(info->fw_version, tp->fw_ver);
  8051. strcpy(info->bus_info, pci_name(tp->pdev));
  8052. }
  8053. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8054. {
  8055. struct tg3 *tp = netdev_priv(dev);
  8056. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8057. device_can_wakeup(&tp->pdev->dev))
  8058. wol->supported = WAKE_MAGIC;
  8059. else
  8060. wol->supported = 0;
  8061. wol->wolopts = 0;
  8062. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8063. device_can_wakeup(&tp->pdev->dev))
  8064. wol->wolopts = WAKE_MAGIC;
  8065. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8066. }
  8067. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8068. {
  8069. struct tg3 *tp = netdev_priv(dev);
  8070. struct device *dp = &tp->pdev->dev;
  8071. if (wol->wolopts & ~WAKE_MAGIC)
  8072. return -EINVAL;
  8073. if ((wol->wolopts & WAKE_MAGIC) &&
  8074. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8075. return -EINVAL;
  8076. spin_lock_bh(&tp->lock);
  8077. if (wol->wolopts & WAKE_MAGIC) {
  8078. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8079. device_set_wakeup_enable(dp, true);
  8080. } else {
  8081. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8082. device_set_wakeup_enable(dp, false);
  8083. }
  8084. spin_unlock_bh(&tp->lock);
  8085. return 0;
  8086. }
  8087. static u32 tg3_get_msglevel(struct net_device *dev)
  8088. {
  8089. struct tg3 *tp = netdev_priv(dev);
  8090. return tp->msg_enable;
  8091. }
  8092. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8093. {
  8094. struct tg3 *tp = netdev_priv(dev);
  8095. tp->msg_enable = value;
  8096. }
  8097. static int tg3_set_tso(struct net_device *dev, u32 value)
  8098. {
  8099. struct tg3 *tp = netdev_priv(dev);
  8100. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8101. if (value)
  8102. return -EINVAL;
  8103. return 0;
  8104. }
  8105. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8106. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8107. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8108. if (value) {
  8109. dev->features |= NETIF_F_TSO6;
  8110. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8112. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8113. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8116. dev->features |= NETIF_F_TSO_ECN;
  8117. } else
  8118. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8119. }
  8120. return ethtool_op_set_tso(dev, value);
  8121. }
  8122. static int tg3_nway_reset(struct net_device *dev)
  8123. {
  8124. struct tg3 *tp = netdev_priv(dev);
  8125. int r;
  8126. if (!netif_running(dev))
  8127. return -EAGAIN;
  8128. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8129. return -EINVAL;
  8130. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8131. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8132. return -EAGAIN;
  8133. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8134. } else {
  8135. u32 bmcr;
  8136. spin_lock_bh(&tp->lock);
  8137. r = -EINVAL;
  8138. tg3_readphy(tp, MII_BMCR, &bmcr);
  8139. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8140. ((bmcr & BMCR_ANENABLE) ||
  8141. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8142. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8143. BMCR_ANENABLE);
  8144. r = 0;
  8145. }
  8146. spin_unlock_bh(&tp->lock);
  8147. }
  8148. return r;
  8149. }
  8150. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8151. {
  8152. struct tg3 *tp = netdev_priv(dev);
  8153. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8154. ering->rx_mini_max_pending = 0;
  8155. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8156. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8157. else
  8158. ering->rx_jumbo_max_pending = 0;
  8159. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8160. ering->rx_pending = tp->rx_pending;
  8161. ering->rx_mini_pending = 0;
  8162. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8163. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8164. else
  8165. ering->rx_jumbo_pending = 0;
  8166. ering->tx_pending = tp->napi[0].tx_pending;
  8167. }
  8168. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8169. {
  8170. struct tg3 *tp = netdev_priv(dev);
  8171. int i, irq_sync = 0, err = 0;
  8172. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8173. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8174. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8175. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8176. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8177. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8178. return -EINVAL;
  8179. if (netif_running(dev)) {
  8180. tg3_phy_stop(tp);
  8181. tg3_netif_stop(tp);
  8182. irq_sync = 1;
  8183. }
  8184. tg3_full_lock(tp, irq_sync);
  8185. tp->rx_pending = ering->rx_pending;
  8186. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8187. tp->rx_pending > 63)
  8188. tp->rx_pending = 63;
  8189. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8190. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8191. tp->napi[i].tx_pending = ering->tx_pending;
  8192. if (netif_running(dev)) {
  8193. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8194. err = tg3_restart_hw(tp, 1);
  8195. if (!err)
  8196. tg3_netif_start(tp);
  8197. }
  8198. tg3_full_unlock(tp);
  8199. if (irq_sync && !err)
  8200. tg3_phy_start(tp);
  8201. return err;
  8202. }
  8203. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8204. {
  8205. struct tg3 *tp = netdev_priv(dev);
  8206. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8207. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8208. epause->rx_pause = 1;
  8209. else
  8210. epause->rx_pause = 0;
  8211. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8212. epause->tx_pause = 1;
  8213. else
  8214. epause->tx_pause = 0;
  8215. }
  8216. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8217. {
  8218. struct tg3 *tp = netdev_priv(dev);
  8219. int err = 0;
  8220. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8221. u32 newadv;
  8222. struct phy_device *phydev;
  8223. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8224. if (!(phydev->supported & SUPPORTED_Pause) ||
  8225. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8226. ((epause->rx_pause && !epause->tx_pause) ||
  8227. (!epause->rx_pause && epause->tx_pause))))
  8228. return -EINVAL;
  8229. tp->link_config.flowctrl = 0;
  8230. if (epause->rx_pause) {
  8231. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8232. if (epause->tx_pause) {
  8233. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8234. newadv = ADVERTISED_Pause;
  8235. } else
  8236. newadv = ADVERTISED_Pause |
  8237. ADVERTISED_Asym_Pause;
  8238. } else if (epause->tx_pause) {
  8239. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8240. newadv = ADVERTISED_Asym_Pause;
  8241. } else
  8242. newadv = 0;
  8243. if (epause->autoneg)
  8244. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8245. else
  8246. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8247. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8248. u32 oldadv = phydev->advertising &
  8249. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8250. if (oldadv != newadv) {
  8251. phydev->advertising &=
  8252. ~(ADVERTISED_Pause |
  8253. ADVERTISED_Asym_Pause);
  8254. phydev->advertising |= newadv;
  8255. if (phydev->autoneg) {
  8256. /*
  8257. * Always renegotiate the link to
  8258. * inform our link partner of our
  8259. * flow control settings, even if the
  8260. * flow control is forced. Let
  8261. * tg3_adjust_link() do the final
  8262. * flow control setup.
  8263. */
  8264. return phy_start_aneg(phydev);
  8265. }
  8266. }
  8267. if (!epause->autoneg)
  8268. tg3_setup_flow_control(tp, 0, 0);
  8269. } else {
  8270. tp->link_config.orig_advertising &=
  8271. ~(ADVERTISED_Pause |
  8272. ADVERTISED_Asym_Pause);
  8273. tp->link_config.orig_advertising |= newadv;
  8274. }
  8275. } else {
  8276. int irq_sync = 0;
  8277. if (netif_running(dev)) {
  8278. tg3_netif_stop(tp);
  8279. irq_sync = 1;
  8280. }
  8281. tg3_full_lock(tp, irq_sync);
  8282. if (epause->autoneg)
  8283. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8284. else
  8285. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8286. if (epause->rx_pause)
  8287. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8288. else
  8289. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8290. if (epause->tx_pause)
  8291. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8292. else
  8293. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8294. if (netif_running(dev)) {
  8295. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8296. err = tg3_restart_hw(tp, 1);
  8297. if (!err)
  8298. tg3_netif_start(tp);
  8299. }
  8300. tg3_full_unlock(tp);
  8301. }
  8302. return err;
  8303. }
  8304. static u32 tg3_get_rx_csum(struct net_device *dev)
  8305. {
  8306. struct tg3 *tp = netdev_priv(dev);
  8307. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8308. }
  8309. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8310. {
  8311. struct tg3 *tp = netdev_priv(dev);
  8312. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8313. if (data != 0)
  8314. return -EINVAL;
  8315. return 0;
  8316. }
  8317. spin_lock_bh(&tp->lock);
  8318. if (data)
  8319. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8320. else
  8321. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8322. spin_unlock_bh(&tp->lock);
  8323. return 0;
  8324. }
  8325. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8326. {
  8327. struct tg3 *tp = netdev_priv(dev);
  8328. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8329. if (data != 0)
  8330. return -EINVAL;
  8331. return 0;
  8332. }
  8333. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8334. ethtool_op_set_tx_ipv6_csum(dev, data);
  8335. else
  8336. ethtool_op_set_tx_csum(dev, data);
  8337. return 0;
  8338. }
  8339. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8340. {
  8341. switch (sset) {
  8342. case ETH_SS_TEST:
  8343. return TG3_NUM_TEST;
  8344. case ETH_SS_STATS:
  8345. return TG3_NUM_STATS;
  8346. default:
  8347. return -EOPNOTSUPP;
  8348. }
  8349. }
  8350. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8351. {
  8352. switch (stringset) {
  8353. case ETH_SS_STATS:
  8354. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8355. break;
  8356. case ETH_SS_TEST:
  8357. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8358. break;
  8359. default:
  8360. WARN_ON(1); /* we need a WARN() */
  8361. break;
  8362. }
  8363. }
  8364. static int tg3_phys_id(struct net_device *dev, u32 data)
  8365. {
  8366. struct tg3 *tp = netdev_priv(dev);
  8367. int i;
  8368. if (!netif_running(tp->dev))
  8369. return -EAGAIN;
  8370. if (data == 0)
  8371. data = UINT_MAX / 2;
  8372. for (i = 0; i < (data * 2); i++) {
  8373. if ((i % 2) == 0)
  8374. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8375. LED_CTRL_1000MBPS_ON |
  8376. LED_CTRL_100MBPS_ON |
  8377. LED_CTRL_10MBPS_ON |
  8378. LED_CTRL_TRAFFIC_OVERRIDE |
  8379. LED_CTRL_TRAFFIC_BLINK |
  8380. LED_CTRL_TRAFFIC_LED);
  8381. else
  8382. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8383. LED_CTRL_TRAFFIC_OVERRIDE);
  8384. if (msleep_interruptible(500))
  8385. break;
  8386. }
  8387. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8388. return 0;
  8389. }
  8390. static void tg3_get_ethtool_stats(struct net_device *dev,
  8391. struct ethtool_stats *estats, u64 *tmp_stats)
  8392. {
  8393. struct tg3 *tp = netdev_priv(dev);
  8394. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8395. }
  8396. #define NVRAM_TEST_SIZE 0x100
  8397. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8398. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8399. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8400. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8401. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8402. static int tg3_test_nvram(struct tg3 *tp)
  8403. {
  8404. u32 csum, magic;
  8405. __be32 *buf;
  8406. int i, j, k, err = 0, size;
  8407. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8408. return 0;
  8409. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8410. return -EIO;
  8411. if (magic == TG3_EEPROM_MAGIC)
  8412. size = NVRAM_TEST_SIZE;
  8413. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8414. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8415. TG3_EEPROM_SB_FORMAT_1) {
  8416. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8417. case TG3_EEPROM_SB_REVISION_0:
  8418. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8419. break;
  8420. case TG3_EEPROM_SB_REVISION_2:
  8421. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8422. break;
  8423. case TG3_EEPROM_SB_REVISION_3:
  8424. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8425. break;
  8426. default:
  8427. return 0;
  8428. }
  8429. } else
  8430. return 0;
  8431. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8432. size = NVRAM_SELFBOOT_HW_SIZE;
  8433. else
  8434. return -EIO;
  8435. buf = kmalloc(size, GFP_KERNEL);
  8436. if (buf == NULL)
  8437. return -ENOMEM;
  8438. err = -EIO;
  8439. for (i = 0, j = 0; i < size; i += 4, j++) {
  8440. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8441. if (err)
  8442. break;
  8443. }
  8444. if (i < size)
  8445. goto out;
  8446. /* Selfboot format */
  8447. magic = be32_to_cpu(buf[0]);
  8448. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8449. TG3_EEPROM_MAGIC_FW) {
  8450. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8451. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8452. TG3_EEPROM_SB_REVISION_2) {
  8453. /* For rev 2, the csum doesn't include the MBA. */
  8454. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8455. csum8 += buf8[i];
  8456. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8457. csum8 += buf8[i];
  8458. } else {
  8459. for (i = 0; i < size; i++)
  8460. csum8 += buf8[i];
  8461. }
  8462. if (csum8 == 0) {
  8463. err = 0;
  8464. goto out;
  8465. }
  8466. err = -EIO;
  8467. goto out;
  8468. }
  8469. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8470. TG3_EEPROM_MAGIC_HW) {
  8471. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8472. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8473. u8 *buf8 = (u8 *) buf;
  8474. /* Separate the parity bits and the data bytes. */
  8475. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8476. if ((i == 0) || (i == 8)) {
  8477. int l;
  8478. u8 msk;
  8479. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8480. parity[k++] = buf8[i] & msk;
  8481. i++;
  8482. } else if (i == 16) {
  8483. int l;
  8484. u8 msk;
  8485. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8486. parity[k++] = buf8[i] & msk;
  8487. i++;
  8488. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8489. parity[k++] = buf8[i] & msk;
  8490. i++;
  8491. }
  8492. data[j++] = buf8[i];
  8493. }
  8494. err = -EIO;
  8495. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8496. u8 hw8 = hweight8(data[i]);
  8497. if ((hw8 & 0x1) && parity[i])
  8498. goto out;
  8499. else if (!(hw8 & 0x1) && !parity[i])
  8500. goto out;
  8501. }
  8502. err = 0;
  8503. goto out;
  8504. }
  8505. /* Bootstrap checksum at offset 0x10 */
  8506. csum = calc_crc((unsigned char *) buf, 0x10);
  8507. if (csum != be32_to_cpu(buf[0x10/4]))
  8508. goto out;
  8509. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8510. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8511. if (csum != be32_to_cpu(buf[0xfc/4]))
  8512. goto out;
  8513. err = 0;
  8514. out:
  8515. kfree(buf);
  8516. return err;
  8517. }
  8518. #define TG3_SERDES_TIMEOUT_SEC 2
  8519. #define TG3_COPPER_TIMEOUT_SEC 6
  8520. static int tg3_test_link(struct tg3 *tp)
  8521. {
  8522. int i, max;
  8523. if (!netif_running(tp->dev))
  8524. return -ENODEV;
  8525. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8526. max = TG3_SERDES_TIMEOUT_SEC;
  8527. else
  8528. max = TG3_COPPER_TIMEOUT_SEC;
  8529. for (i = 0; i < max; i++) {
  8530. if (netif_carrier_ok(tp->dev))
  8531. return 0;
  8532. if (msleep_interruptible(1000))
  8533. break;
  8534. }
  8535. return -EIO;
  8536. }
  8537. /* Only test the commonly used registers */
  8538. static int tg3_test_registers(struct tg3 *tp)
  8539. {
  8540. int i, is_5705, is_5750;
  8541. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8542. static struct {
  8543. u16 offset;
  8544. u16 flags;
  8545. #define TG3_FL_5705 0x1
  8546. #define TG3_FL_NOT_5705 0x2
  8547. #define TG3_FL_NOT_5788 0x4
  8548. #define TG3_FL_NOT_5750 0x8
  8549. u32 read_mask;
  8550. u32 write_mask;
  8551. } reg_tbl[] = {
  8552. /* MAC Control Registers */
  8553. { MAC_MODE, TG3_FL_NOT_5705,
  8554. 0x00000000, 0x00ef6f8c },
  8555. { MAC_MODE, TG3_FL_5705,
  8556. 0x00000000, 0x01ef6b8c },
  8557. { MAC_STATUS, TG3_FL_NOT_5705,
  8558. 0x03800107, 0x00000000 },
  8559. { MAC_STATUS, TG3_FL_5705,
  8560. 0x03800100, 0x00000000 },
  8561. { MAC_ADDR_0_HIGH, 0x0000,
  8562. 0x00000000, 0x0000ffff },
  8563. { MAC_ADDR_0_LOW, 0x0000,
  8564. 0x00000000, 0xffffffff },
  8565. { MAC_RX_MTU_SIZE, 0x0000,
  8566. 0x00000000, 0x0000ffff },
  8567. { MAC_TX_MODE, 0x0000,
  8568. 0x00000000, 0x00000070 },
  8569. { MAC_TX_LENGTHS, 0x0000,
  8570. 0x00000000, 0x00003fff },
  8571. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8572. 0x00000000, 0x000007fc },
  8573. { MAC_RX_MODE, TG3_FL_5705,
  8574. 0x00000000, 0x000007dc },
  8575. { MAC_HASH_REG_0, 0x0000,
  8576. 0x00000000, 0xffffffff },
  8577. { MAC_HASH_REG_1, 0x0000,
  8578. 0x00000000, 0xffffffff },
  8579. { MAC_HASH_REG_2, 0x0000,
  8580. 0x00000000, 0xffffffff },
  8581. { MAC_HASH_REG_3, 0x0000,
  8582. 0x00000000, 0xffffffff },
  8583. /* Receive Data and Receive BD Initiator Control Registers. */
  8584. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8585. 0x00000000, 0xffffffff },
  8586. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8587. 0x00000000, 0xffffffff },
  8588. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8589. 0x00000000, 0x00000003 },
  8590. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8591. 0x00000000, 0xffffffff },
  8592. { RCVDBDI_STD_BD+0, 0x0000,
  8593. 0x00000000, 0xffffffff },
  8594. { RCVDBDI_STD_BD+4, 0x0000,
  8595. 0x00000000, 0xffffffff },
  8596. { RCVDBDI_STD_BD+8, 0x0000,
  8597. 0x00000000, 0xffff0002 },
  8598. { RCVDBDI_STD_BD+0xc, 0x0000,
  8599. 0x00000000, 0xffffffff },
  8600. /* Receive BD Initiator Control Registers. */
  8601. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8602. 0x00000000, 0xffffffff },
  8603. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8604. 0x00000000, 0x000003ff },
  8605. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8606. 0x00000000, 0xffffffff },
  8607. /* Host Coalescing Control Registers. */
  8608. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8609. 0x00000000, 0x00000004 },
  8610. { HOSTCC_MODE, TG3_FL_5705,
  8611. 0x00000000, 0x000000f6 },
  8612. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8613. 0x00000000, 0xffffffff },
  8614. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8615. 0x00000000, 0x000003ff },
  8616. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8617. 0x00000000, 0xffffffff },
  8618. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8619. 0x00000000, 0x000003ff },
  8620. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8621. 0x00000000, 0xffffffff },
  8622. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8623. 0x00000000, 0x000000ff },
  8624. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8625. 0x00000000, 0xffffffff },
  8626. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8627. 0x00000000, 0x000000ff },
  8628. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8629. 0x00000000, 0xffffffff },
  8630. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8631. 0x00000000, 0xffffffff },
  8632. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8633. 0x00000000, 0xffffffff },
  8634. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8635. 0x00000000, 0x000000ff },
  8636. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8637. 0x00000000, 0xffffffff },
  8638. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8639. 0x00000000, 0x000000ff },
  8640. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8641. 0x00000000, 0xffffffff },
  8642. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8643. 0x00000000, 0xffffffff },
  8644. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8645. 0x00000000, 0xffffffff },
  8646. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8647. 0x00000000, 0xffffffff },
  8648. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8649. 0x00000000, 0xffffffff },
  8650. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8651. 0xffffffff, 0x00000000 },
  8652. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8653. 0xffffffff, 0x00000000 },
  8654. /* Buffer Manager Control Registers. */
  8655. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8656. 0x00000000, 0x007fff80 },
  8657. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8658. 0x00000000, 0x007fffff },
  8659. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8660. 0x00000000, 0x0000003f },
  8661. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8662. 0x00000000, 0x000001ff },
  8663. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8664. 0x00000000, 0x000001ff },
  8665. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8666. 0xffffffff, 0x00000000 },
  8667. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8668. 0xffffffff, 0x00000000 },
  8669. /* Mailbox Registers */
  8670. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8671. 0x00000000, 0x000001ff },
  8672. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8673. 0x00000000, 0x000001ff },
  8674. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8675. 0x00000000, 0x000007ff },
  8676. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8677. 0x00000000, 0x000001ff },
  8678. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8679. };
  8680. is_5705 = is_5750 = 0;
  8681. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8682. is_5705 = 1;
  8683. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8684. is_5750 = 1;
  8685. }
  8686. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8687. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8688. continue;
  8689. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8690. continue;
  8691. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8692. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8693. continue;
  8694. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8695. continue;
  8696. offset = (u32) reg_tbl[i].offset;
  8697. read_mask = reg_tbl[i].read_mask;
  8698. write_mask = reg_tbl[i].write_mask;
  8699. /* Save the original register content */
  8700. save_val = tr32(offset);
  8701. /* Determine the read-only value. */
  8702. read_val = save_val & read_mask;
  8703. /* Write zero to the register, then make sure the read-only bits
  8704. * are not changed and the read/write bits are all zeros.
  8705. */
  8706. tw32(offset, 0);
  8707. val = tr32(offset);
  8708. /* Test the read-only and read/write bits. */
  8709. if (((val & read_mask) != read_val) || (val & write_mask))
  8710. goto out;
  8711. /* Write ones to all the bits defined by RdMask and WrMask, then
  8712. * make sure the read-only bits are not changed and the
  8713. * read/write bits are all ones.
  8714. */
  8715. tw32(offset, read_mask | write_mask);
  8716. val = tr32(offset);
  8717. /* Test the read-only bits. */
  8718. if ((val & read_mask) != read_val)
  8719. goto out;
  8720. /* Test the read/write bits. */
  8721. if ((val & write_mask) != write_mask)
  8722. goto out;
  8723. tw32(offset, save_val);
  8724. }
  8725. return 0;
  8726. out:
  8727. if (netif_msg_hw(tp))
  8728. netdev_err(tp->dev,
  8729. "Register test failed at offset %x\n", offset);
  8730. tw32(offset, save_val);
  8731. return -EIO;
  8732. }
  8733. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8734. {
  8735. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8736. int i;
  8737. u32 j;
  8738. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8739. for (j = 0; j < len; j += 4) {
  8740. u32 val;
  8741. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8742. tg3_read_mem(tp, offset + j, &val);
  8743. if (val != test_pattern[i])
  8744. return -EIO;
  8745. }
  8746. }
  8747. return 0;
  8748. }
  8749. static int tg3_test_memory(struct tg3 *tp)
  8750. {
  8751. static struct mem_entry {
  8752. u32 offset;
  8753. u32 len;
  8754. } mem_tbl_570x[] = {
  8755. { 0x00000000, 0x00b50},
  8756. { 0x00002000, 0x1c000},
  8757. { 0xffffffff, 0x00000}
  8758. }, mem_tbl_5705[] = {
  8759. { 0x00000100, 0x0000c},
  8760. { 0x00000200, 0x00008},
  8761. { 0x00004000, 0x00800},
  8762. { 0x00006000, 0x01000},
  8763. { 0x00008000, 0x02000},
  8764. { 0x00010000, 0x0e000},
  8765. { 0xffffffff, 0x00000}
  8766. }, mem_tbl_5755[] = {
  8767. { 0x00000200, 0x00008},
  8768. { 0x00004000, 0x00800},
  8769. { 0x00006000, 0x00800},
  8770. { 0x00008000, 0x02000},
  8771. { 0x00010000, 0x0c000},
  8772. { 0xffffffff, 0x00000}
  8773. }, mem_tbl_5906[] = {
  8774. { 0x00000200, 0x00008},
  8775. { 0x00004000, 0x00400},
  8776. { 0x00006000, 0x00400},
  8777. { 0x00008000, 0x01000},
  8778. { 0x00010000, 0x01000},
  8779. { 0xffffffff, 0x00000}
  8780. }, mem_tbl_5717[] = {
  8781. { 0x00000200, 0x00008},
  8782. { 0x00010000, 0x0a000},
  8783. { 0x00020000, 0x13c00},
  8784. { 0xffffffff, 0x00000}
  8785. }, mem_tbl_57765[] = {
  8786. { 0x00000200, 0x00008},
  8787. { 0x00004000, 0x00800},
  8788. { 0x00006000, 0x09800},
  8789. { 0x00010000, 0x0a000},
  8790. { 0xffffffff, 0x00000}
  8791. };
  8792. struct mem_entry *mem_tbl;
  8793. int err = 0;
  8794. int i;
  8795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8797. mem_tbl = mem_tbl_5717;
  8798. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8799. mem_tbl = mem_tbl_57765;
  8800. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8801. mem_tbl = mem_tbl_5755;
  8802. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8803. mem_tbl = mem_tbl_5906;
  8804. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8805. mem_tbl = mem_tbl_5705;
  8806. else
  8807. mem_tbl = mem_tbl_570x;
  8808. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8809. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8810. if (err)
  8811. break;
  8812. }
  8813. return err;
  8814. }
  8815. #define TG3_MAC_LOOPBACK 0
  8816. #define TG3_PHY_LOOPBACK 1
  8817. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8818. {
  8819. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8820. u32 desc_idx, coal_now;
  8821. struct sk_buff *skb, *rx_skb;
  8822. u8 *tx_data;
  8823. dma_addr_t map;
  8824. int num_pkts, tx_len, rx_len, i, err;
  8825. struct tg3_rx_buffer_desc *desc;
  8826. struct tg3_napi *tnapi, *rnapi;
  8827. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8828. tnapi = &tp->napi[0];
  8829. rnapi = &tp->napi[0];
  8830. if (tp->irq_cnt > 1) {
  8831. rnapi = &tp->napi[1];
  8832. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8833. tnapi = &tp->napi[1];
  8834. }
  8835. coal_now = tnapi->coal_now | rnapi->coal_now;
  8836. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8837. /* HW errata - mac loopback fails in some cases on 5780.
  8838. * Normal traffic and PHY loopback are not affected by
  8839. * errata.
  8840. */
  8841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8842. return 0;
  8843. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8844. MAC_MODE_PORT_INT_LPBACK;
  8845. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8846. mac_mode |= MAC_MODE_LINK_POLARITY;
  8847. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8848. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8849. else
  8850. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8851. tw32(MAC_MODE, mac_mode);
  8852. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8853. u32 val;
  8854. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8855. tg3_phy_fet_toggle_apd(tp, false);
  8856. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8857. } else
  8858. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8859. tg3_phy_toggle_automdix(tp, 0);
  8860. tg3_writephy(tp, MII_BMCR, val);
  8861. udelay(40);
  8862. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8863. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8864. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8865. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8866. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8867. /* The write needs to be flushed for the AC131 */
  8868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8869. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8870. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8871. } else
  8872. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8873. /* reset to prevent losing 1st rx packet intermittently */
  8874. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8875. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8876. udelay(10);
  8877. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8878. }
  8879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8880. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8881. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8882. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8883. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8884. mac_mode |= MAC_MODE_LINK_POLARITY;
  8885. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8886. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8887. }
  8888. tw32(MAC_MODE, mac_mode);
  8889. } else {
  8890. return -EINVAL;
  8891. }
  8892. err = -EIO;
  8893. tx_len = 1514;
  8894. skb = netdev_alloc_skb(tp->dev, tx_len);
  8895. if (!skb)
  8896. return -ENOMEM;
  8897. tx_data = skb_put(skb, tx_len);
  8898. memcpy(tx_data, tp->dev->dev_addr, 6);
  8899. memset(tx_data + 6, 0x0, 8);
  8900. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8901. for (i = 14; i < tx_len; i++)
  8902. tx_data[i] = (u8) (i & 0xff);
  8903. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8904. if (pci_dma_mapping_error(tp->pdev, map)) {
  8905. dev_kfree_skb(skb);
  8906. return -EIO;
  8907. }
  8908. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8909. rnapi->coal_now);
  8910. udelay(10);
  8911. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8912. num_pkts = 0;
  8913. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8914. tnapi->tx_prod++;
  8915. num_pkts++;
  8916. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8917. tr32_mailbox(tnapi->prodmbox);
  8918. udelay(10);
  8919. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8920. for (i = 0; i < 35; i++) {
  8921. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8922. coal_now);
  8923. udelay(10);
  8924. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8925. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8926. if ((tx_idx == tnapi->tx_prod) &&
  8927. (rx_idx == (rx_start_idx + num_pkts)))
  8928. break;
  8929. }
  8930. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8931. dev_kfree_skb(skb);
  8932. if (tx_idx != tnapi->tx_prod)
  8933. goto out;
  8934. if (rx_idx != rx_start_idx + num_pkts)
  8935. goto out;
  8936. desc = &rnapi->rx_rcb[rx_start_idx];
  8937. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8938. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8939. if (opaque_key != RXD_OPAQUE_RING_STD)
  8940. goto out;
  8941. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8942. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8943. goto out;
  8944. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8945. if (rx_len != tx_len)
  8946. goto out;
  8947. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8948. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8949. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8950. for (i = 14; i < tx_len; i++) {
  8951. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8952. goto out;
  8953. }
  8954. err = 0;
  8955. /* tg3_free_rings will unmap and free the rx_skb */
  8956. out:
  8957. return err;
  8958. }
  8959. #define TG3_MAC_LOOPBACK_FAILED 1
  8960. #define TG3_PHY_LOOPBACK_FAILED 2
  8961. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8962. TG3_PHY_LOOPBACK_FAILED)
  8963. static int tg3_test_loopback(struct tg3 *tp)
  8964. {
  8965. int err = 0;
  8966. u32 cpmuctrl = 0;
  8967. if (!netif_running(tp->dev))
  8968. return TG3_LOOPBACK_FAILED;
  8969. err = tg3_reset_hw(tp, 1);
  8970. if (err)
  8971. return TG3_LOOPBACK_FAILED;
  8972. /* Turn off gphy autopowerdown. */
  8973. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8974. tg3_phy_toggle_apd(tp, false);
  8975. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8976. int i;
  8977. u32 status;
  8978. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8979. /* Wait for up to 40 microseconds to acquire lock. */
  8980. for (i = 0; i < 4; i++) {
  8981. status = tr32(TG3_CPMU_MUTEX_GNT);
  8982. if (status == CPMU_MUTEX_GNT_DRIVER)
  8983. break;
  8984. udelay(10);
  8985. }
  8986. if (status != CPMU_MUTEX_GNT_DRIVER)
  8987. return TG3_LOOPBACK_FAILED;
  8988. /* Turn off link-based power management. */
  8989. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8990. tw32(TG3_CPMU_CTRL,
  8991. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8992. CPMU_CTRL_LINK_AWARE_MODE));
  8993. }
  8994. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8995. err |= TG3_MAC_LOOPBACK_FAILED;
  8996. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8997. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8998. /* Release the mutex */
  8999. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9000. }
  9001. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9002. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9003. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9004. err |= TG3_PHY_LOOPBACK_FAILED;
  9005. }
  9006. /* Re-enable gphy autopowerdown. */
  9007. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9008. tg3_phy_toggle_apd(tp, true);
  9009. return err;
  9010. }
  9011. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9012. u64 *data)
  9013. {
  9014. struct tg3 *tp = netdev_priv(dev);
  9015. if (tp->link_config.phy_is_low_power)
  9016. tg3_set_power_state(tp, PCI_D0);
  9017. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9018. if (tg3_test_nvram(tp) != 0) {
  9019. etest->flags |= ETH_TEST_FL_FAILED;
  9020. data[0] = 1;
  9021. }
  9022. if (tg3_test_link(tp) != 0) {
  9023. etest->flags |= ETH_TEST_FL_FAILED;
  9024. data[1] = 1;
  9025. }
  9026. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9027. int err, err2 = 0, irq_sync = 0;
  9028. if (netif_running(dev)) {
  9029. tg3_phy_stop(tp);
  9030. tg3_netif_stop(tp);
  9031. irq_sync = 1;
  9032. }
  9033. tg3_full_lock(tp, irq_sync);
  9034. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9035. err = tg3_nvram_lock(tp);
  9036. tg3_halt_cpu(tp, RX_CPU_BASE);
  9037. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9038. tg3_halt_cpu(tp, TX_CPU_BASE);
  9039. if (!err)
  9040. tg3_nvram_unlock(tp);
  9041. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9042. tg3_phy_reset(tp);
  9043. if (tg3_test_registers(tp) != 0) {
  9044. etest->flags |= ETH_TEST_FL_FAILED;
  9045. data[2] = 1;
  9046. }
  9047. if (tg3_test_memory(tp) != 0) {
  9048. etest->flags |= ETH_TEST_FL_FAILED;
  9049. data[3] = 1;
  9050. }
  9051. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9052. etest->flags |= ETH_TEST_FL_FAILED;
  9053. tg3_full_unlock(tp);
  9054. if (tg3_test_interrupt(tp) != 0) {
  9055. etest->flags |= ETH_TEST_FL_FAILED;
  9056. data[5] = 1;
  9057. }
  9058. tg3_full_lock(tp, 0);
  9059. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9060. if (netif_running(dev)) {
  9061. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9062. err2 = tg3_restart_hw(tp, 1);
  9063. if (!err2)
  9064. tg3_netif_start(tp);
  9065. }
  9066. tg3_full_unlock(tp);
  9067. if (irq_sync && !err2)
  9068. tg3_phy_start(tp);
  9069. }
  9070. if (tp->link_config.phy_is_low_power)
  9071. tg3_set_power_state(tp, PCI_D3hot);
  9072. }
  9073. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9074. {
  9075. struct mii_ioctl_data *data = if_mii(ifr);
  9076. struct tg3 *tp = netdev_priv(dev);
  9077. int err;
  9078. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9079. struct phy_device *phydev;
  9080. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9081. return -EAGAIN;
  9082. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9083. return phy_mii_ioctl(phydev, ifr, cmd);
  9084. }
  9085. switch (cmd) {
  9086. case SIOCGMIIPHY:
  9087. data->phy_id = tp->phy_addr;
  9088. /* fallthru */
  9089. case SIOCGMIIREG: {
  9090. u32 mii_regval;
  9091. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9092. break; /* We have no PHY */
  9093. if (tp->link_config.phy_is_low_power)
  9094. return -EAGAIN;
  9095. spin_lock_bh(&tp->lock);
  9096. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9097. spin_unlock_bh(&tp->lock);
  9098. data->val_out = mii_regval;
  9099. return err;
  9100. }
  9101. case SIOCSMIIREG:
  9102. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9103. break; /* We have no PHY */
  9104. if (tp->link_config.phy_is_low_power)
  9105. return -EAGAIN;
  9106. spin_lock_bh(&tp->lock);
  9107. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9108. spin_unlock_bh(&tp->lock);
  9109. return err;
  9110. default:
  9111. /* do nothing */
  9112. break;
  9113. }
  9114. return -EOPNOTSUPP;
  9115. }
  9116. #if TG3_VLAN_TAG_USED
  9117. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9118. {
  9119. struct tg3 *tp = netdev_priv(dev);
  9120. if (!netif_running(dev)) {
  9121. tp->vlgrp = grp;
  9122. return;
  9123. }
  9124. tg3_netif_stop(tp);
  9125. tg3_full_lock(tp, 0);
  9126. tp->vlgrp = grp;
  9127. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9128. __tg3_set_rx_mode(dev);
  9129. tg3_netif_start(tp);
  9130. tg3_full_unlock(tp);
  9131. }
  9132. #endif
  9133. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9134. {
  9135. struct tg3 *tp = netdev_priv(dev);
  9136. memcpy(ec, &tp->coal, sizeof(*ec));
  9137. return 0;
  9138. }
  9139. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9140. {
  9141. struct tg3 *tp = netdev_priv(dev);
  9142. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9143. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9144. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9145. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9146. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9147. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9148. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9149. }
  9150. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9151. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9152. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9153. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9154. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9155. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9156. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9157. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9158. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9159. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9160. return -EINVAL;
  9161. /* No rx interrupts will be generated if both are zero */
  9162. if ((ec->rx_coalesce_usecs == 0) &&
  9163. (ec->rx_max_coalesced_frames == 0))
  9164. return -EINVAL;
  9165. /* No tx interrupts will be generated if both are zero */
  9166. if ((ec->tx_coalesce_usecs == 0) &&
  9167. (ec->tx_max_coalesced_frames == 0))
  9168. return -EINVAL;
  9169. /* Only copy relevant parameters, ignore all others. */
  9170. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9171. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9172. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9173. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9174. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9175. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9176. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9177. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9178. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9179. if (netif_running(dev)) {
  9180. tg3_full_lock(tp, 0);
  9181. __tg3_set_coalesce(tp, &tp->coal);
  9182. tg3_full_unlock(tp);
  9183. }
  9184. return 0;
  9185. }
  9186. static const struct ethtool_ops tg3_ethtool_ops = {
  9187. .get_settings = tg3_get_settings,
  9188. .set_settings = tg3_set_settings,
  9189. .get_drvinfo = tg3_get_drvinfo,
  9190. .get_regs_len = tg3_get_regs_len,
  9191. .get_regs = tg3_get_regs,
  9192. .get_wol = tg3_get_wol,
  9193. .set_wol = tg3_set_wol,
  9194. .get_msglevel = tg3_get_msglevel,
  9195. .set_msglevel = tg3_set_msglevel,
  9196. .nway_reset = tg3_nway_reset,
  9197. .get_link = ethtool_op_get_link,
  9198. .get_eeprom_len = tg3_get_eeprom_len,
  9199. .get_eeprom = tg3_get_eeprom,
  9200. .set_eeprom = tg3_set_eeprom,
  9201. .get_ringparam = tg3_get_ringparam,
  9202. .set_ringparam = tg3_set_ringparam,
  9203. .get_pauseparam = tg3_get_pauseparam,
  9204. .set_pauseparam = tg3_set_pauseparam,
  9205. .get_rx_csum = tg3_get_rx_csum,
  9206. .set_rx_csum = tg3_set_rx_csum,
  9207. .set_tx_csum = tg3_set_tx_csum,
  9208. .set_sg = ethtool_op_set_sg,
  9209. .set_tso = tg3_set_tso,
  9210. .self_test = tg3_self_test,
  9211. .get_strings = tg3_get_strings,
  9212. .phys_id = tg3_phys_id,
  9213. .get_ethtool_stats = tg3_get_ethtool_stats,
  9214. .get_coalesce = tg3_get_coalesce,
  9215. .set_coalesce = tg3_set_coalesce,
  9216. .get_sset_count = tg3_get_sset_count,
  9217. };
  9218. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9219. {
  9220. u32 cursize, val, magic;
  9221. tp->nvram_size = EEPROM_CHIP_SIZE;
  9222. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9223. return;
  9224. if ((magic != TG3_EEPROM_MAGIC) &&
  9225. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9226. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9227. return;
  9228. /*
  9229. * Size the chip by reading offsets at increasing powers of two.
  9230. * When we encounter our validation signature, we know the addressing
  9231. * has wrapped around, and thus have our chip size.
  9232. */
  9233. cursize = 0x10;
  9234. while (cursize < tp->nvram_size) {
  9235. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9236. return;
  9237. if (val == magic)
  9238. break;
  9239. cursize <<= 1;
  9240. }
  9241. tp->nvram_size = cursize;
  9242. }
  9243. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9244. {
  9245. u32 val;
  9246. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9247. tg3_nvram_read(tp, 0, &val) != 0)
  9248. return;
  9249. /* Selfboot format */
  9250. if (val != TG3_EEPROM_MAGIC) {
  9251. tg3_get_eeprom_size(tp);
  9252. return;
  9253. }
  9254. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9255. if (val != 0) {
  9256. /* This is confusing. We want to operate on the
  9257. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9258. * call will read from NVRAM and byteswap the data
  9259. * according to the byteswapping settings for all
  9260. * other register accesses. This ensures the data we
  9261. * want will always reside in the lower 16-bits.
  9262. * However, the data in NVRAM is in LE format, which
  9263. * means the data from the NVRAM read will always be
  9264. * opposite the endianness of the CPU. The 16-bit
  9265. * byteswap then brings the data to CPU endianness.
  9266. */
  9267. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9268. return;
  9269. }
  9270. }
  9271. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9272. }
  9273. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9274. {
  9275. u32 nvcfg1;
  9276. nvcfg1 = tr32(NVRAM_CFG1);
  9277. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9278. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9279. } else {
  9280. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9281. tw32(NVRAM_CFG1, nvcfg1);
  9282. }
  9283. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9284. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9285. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9286. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9287. tp->nvram_jedecnum = JEDEC_ATMEL;
  9288. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9289. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9290. break;
  9291. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9292. tp->nvram_jedecnum = JEDEC_ATMEL;
  9293. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9294. break;
  9295. case FLASH_VENDOR_ATMEL_EEPROM:
  9296. tp->nvram_jedecnum = JEDEC_ATMEL;
  9297. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9298. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9299. break;
  9300. case FLASH_VENDOR_ST:
  9301. tp->nvram_jedecnum = JEDEC_ST;
  9302. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9303. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9304. break;
  9305. case FLASH_VENDOR_SAIFUN:
  9306. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9307. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9308. break;
  9309. case FLASH_VENDOR_SST_SMALL:
  9310. case FLASH_VENDOR_SST_LARGE:
  9311. tp->nvram_jedecnum = JEDEC_SST;
  9312. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9313. break;
  9314. }
  9315. } else {
  9316. tp->nvram_jedecnum = JEDEC_ATMEL;
  9317. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9318. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9319. }
  9320. }
  9321. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9322. {
  9323. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9324. case FLASH_5752PAGE_SIZE_256:
  9325. tp->nvram_pagesize = 256;
  9326. break;
  9327. case FLASH_5752PAGE_SIZE_512:
  9328. tp->nvram_pagesize = 512;
  9329. break;
  9330. case FLASH_5752PAGE_SIZE_1K:
  9331. tp->nvram_pagesize = 1024;
  9332. break;
  9333. case FLASH_5752PAGE_SIZE_2K:
  9334. tp->nvram_pagesize = 2048;
  9335. break;
  9336. case FLASH_5752PAGE_SIZE_4K:
  9337. tp->nvram_pagesize = 4096;
  9338. break;
  9339. case FLASH_5752PAGE_SIZE_264:
  9340. tp->nvram_pagesize = 264;
  9341. break;
  9342. case FLASH_5752PAGE_SIZE_528:
  9343. tp->nvram_pagesize = 528;
  9344. break;
  9345. }
  9346. }
  9347. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9348. {
  9349. u32 nvcfg1;
  9350. nvcfg1 = tr32(NVRAM_CFG1);
  9351. /* NVRAM protection for TPM */
  9352. if (nvcfg1 & (1 << 27))
  9353. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9354. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9355. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9356. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9357. tp->nvram_jedecnum = JEDEC_ATMEL;
  9358. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9359. break;
  9360. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9361. tp->nvram_jedecnum = JEDEC_ATMEL;
  9362. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9363. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9364. break;
  9365. case FLASH_5752VENDOR_ST_M45PE10:
  9366. case FLASH_5752VENDOR_ST_M45PE20:
  9367. case FLASH_5752VENDOR_ST_M45PE40:
  9368. tp->nvram_jedecnum = JEDEC_ST;
  9369. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9370. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9371. break;
  9372. }
  9373. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9374. tg3_nvram_get_pagesize(tp, nvcfg1);
  9375. } else {
  9376. /* For eeprom, set pagesize to maximum eeprom size */
  9377. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9378. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9379. tw32(NVRAM_CFG1, nvcfg1);
  9380. }
  9381. }
  9382. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9383. {
  9384. u32 nvcfg1, protect = 0;
  9385. nvcfg1 = tr32(NVRAM_CFG1);
  9386. /* NVRAM protection for TPM */
  9387. if (nvcfg1 & (1 << 27)) {
  9388. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9389. protect = 1;
  9390. }
  9391. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9392. switch (nvcfg1) {
  9393. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9394. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9395. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9396. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9397. tp->nvram_jedecnum = JEDEC_ATMEL;
  9398. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9399. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9400. tp->nvram_pagesize = 264;
  9401. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9402. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9403. tp->nvram_size = (protect ? 0x3e200 :
  9404. TG3_NVRAM_SIZE_512KB);
  9405. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9406. tp->nvram_size = (protect ? 0x1f200 :
  9407. TG3_NVRAM_SIZE_256KB);
  9408. else
  9409. tp->nvram_size = (protect ? 0x1f200 :
  9410. TG3_NVRAM_SIZE_128KB);
  9411. break;
  9412. case FLASH_5752VENDOR_ST_M45PE10:
  9413. case FLASH_5752VENDOR_ST_M45PE20:
  9414. case FLASH_5752VENDOR_ST_M45PE40:
  9415. tp->nvram_jedecnum = JEDEC_ST;
  9416. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9417. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9418. tp->nvram_pagesize = 256;
  9419. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9420. tp->nvram_size = (protect ?
  9421. TG3_NVRAM_SIZE_64KB :
  9422. TG3_NVRAM_SIZE_128KB);
  9423. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9424. tp->nvram_size = (protect ?
  9425. TG3_NVRAM_SIZE_64KB :
  9426. TG3_NVRAM_SIZE_256KB);
  9427. else
  9428. tp->nvram_size = (protect ?
  9429. TG3_NVRAM_SIZE_128KB :
  9430. TG3_NVRAM_SIZE_512KB);
  9431. break;
  9432. }
  9433. }
  9434. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9435. {
  9436. u32 nvcfg1;
  9437. nvcfg1 = tr32(NVRAM_CFG1);
  9438. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9439. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9440. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9441. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9442. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9443. tp->nvram_jedecnum = JEDEC_ATMEL;
  9444. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9445. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9446. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9447. tw32(NVRAM_CFG1, nvcfg1);
  9448. break;
  9449. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9450. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9451. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9452. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9453. tp->nvram_jedecnum = JEDEC_ATMEL;
  9454. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9455. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9456. tp->nvram_pagesize = 264;
  9457. break;
  9458. case FLASH_5752VENDOR_ST_M45PE10:
  9459. case FLASH_5752VENDOR_ST_M45PE20:
  9460. case FLASH_5752VENDOR_ST_M45PE40:
  9461. tp->nvram_jedecnum = JEDEC_ST;
  9462. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9463. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9464. tp->nvram_pagesize = 256;
  9465. break;
  9466. }
  9467. }
  9468. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9469. {
  9470. u32 nvcfg1, protect = 0;
  9471. nvcfg1 = tr32(NVRAM_CFG1);
  9472. /* NVRAM protection for TPM */
  9473. if (nvcfg1 & (1 << 27)) {
  9474. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9475. protect = 1;
  9476. }
  9477. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9478. switch (nvcfg1) {
  9479. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9480. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9481. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9482. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9483. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9484. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9485. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9486. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9487. tp->nvram_jedecnum = JEDEC_ATMEL;
  9488. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9489. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9490. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9491. tp->nvram_pagesize = 256;
  9492. break;
  9493. case FLASH_5761VENDOR_ST_A_M45PE20:
  9494. case FLASH_5761VENDOR_ST_A_M45PE40:
  9495. case FLASH_5761VENDOR_ST_A_M45PE80:
  9496. case FLASH_5761VENDOR_ST_A_M45PE16:
  9497. case FLASH_5761VENDOR_ST_M_M45PE20:
  9498. case FLASH_5761VENDOR_ST_M_M45PE40:
  9499. case FLASH_5761VENDOR_ST_M_M45PE80:
  9500. case FLASH_5761VENDOR_ST_M_M45PE16:
  9501. tp->nvram_jedecnum = JEDEC_ST;
  9502. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9503. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9504. tp->nvram_pagesize = 256;
  9505. break;
  9506. }
  9507. if (protect) {
  9508. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9509. } else {
  9510. switch (nvcfg1) {
  9511. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9512. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9513. case FLASH_5761VENDOR_ST_A_M45PE16:
  9514. case FLASH_5761VENDOR_ST_M_M45PE16:
  9515. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9516. break;
  9517. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9518. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9519. case FLASH_5761VENDOR_ST_A_M45PE80:
  9520. case FLASH_5761VENDOR_ST_M_M45PE80:
  9521. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9522. break;
  9523. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9524. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9525. case FLASH_5761VENDOR_ST_A_M45PE40:
  9526. case FLASH_5761VENDOR_ST_M_M45PE40:
  9527. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9528. break;
  9529. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9530. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9531. case FLASH_5761VENDOR_ST_A_M45PE20:
  9532. case FLASH_5761VENDOR_ST_M_M45PE20:
  9533. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9534. break;
  9535. }
  9536. }
  9537. }
  9538. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9539. {
  9540. tp->nvram_jedecnum = JEDEC_ATMEL;
  9541. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9542. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9543. }
  9544. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9545. {
  9546. u32 nvcfg1;
  9547. nvcfg1 = tr32(NVRAM_CFG1);
  9548. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9549. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9550. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9551. tp->nvram_jedecnum = JEDEC_ATMEL;
  9552. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9553. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9554. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9555. tw32(NVRAM_CFG1, nvcfg1);
  9556. return;
  9557. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9558. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9559. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9560. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9561. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9562. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9563. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9564. tp->nvram_jedecnum = JEDEC_ATMEL;
  9565. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9566. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9567. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9568. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9569. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9570. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9571. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9572. break;
  9573. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9574. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9575. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9576. break;
  9577. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9578. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9579. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9580. break;
  9581. }
  9582. break;
  9583. case FLASH_5752VENDOR_ST_M45PE10:
  9584. case FLASH_5752VENDOR_ST_M45PE20:
  9585. case FLASH_5752VENDOR_ST_M45PE40:
  9586. tp->nvram_jedecnum = JEDEC_ST;
  9587. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9588. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9589. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9590. case FLASH_5752VENDOR_ST_M45PE10:
  9591. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9592. break;
  9593. case FLASH_5752VENDOR_ST_M45PE20:
  9594. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9595. break;
  9596. case FLASH_5752VENDOR_ST_M45PE40:
  9597. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9598. break;
  9599. }
  9600. break;
  9601. default:
  9602. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9603. return;
  9604. }
  9605. tg3_nvram_get_pagesize(tp, nvcfg1);
  9606. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9607. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9608. }
  9609. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9610. {
  9611. u32 nvcfg1;
  9612. nvcfg1 = tr32(NVRAM_CFG1);
  9613. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9614. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9615. case FLASH_5717VENDOR_MICRO_EEPROM:
  9616. tp->nvram_jedecnum = JEDEC_ATMEL;
  9617. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9618. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9619. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9620. tw32(NVRAM_CFG1, nvcfg1);
  9621. return;
  9622. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9623. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9624. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9625. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9626. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9627. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9628. case FLASH_5717VENDOR_ATMEL_45USPT:
  9629. tp->nvram_jedecnum = JEDEC_ATMEL;
  9630. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9631. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9632. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9633. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9634. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9635. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9636. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9637. break;
  9638. default:
  9639. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9640. break;
  9641. }
  9642. break;
  9643. case FLASH_5717VENDOR_ST_M_M25PE10:
  9644. case FLASH_5717VENDOR_ST_A_M25PE10:
  9645. case FLASH_5717VENDOR_ST_M_M45PE10:
  9646. case FLASH_5717VENDOR_ST_A_M45PE10:
  9647. case FLASH_5717VENDOR_ST_M_M25PE20:
  9648. case FLASH_5717VENDOR_ST_A_M25PE20:
  9649. case FLASH_5717VENDOR_ST_M_M45PE20:
  9650. case FLASH_5717VENDOR_ST_A_M45PE20:
  9651. case FLASH_5717VENDOR_ST_25USPT:
  9652. case FLASH_5717VENDOR_ST_45USPT:
  9653. tp->nvram_jedecnum = JEDEC_ST;
  9654. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9655. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9656. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9657. case FLASH_5717VENDOR_ST_M_M25PE20:
  9658. case FLASH_5717VENDOR_ST_A_M25PE20:
  9659. case FLASH_5717VENDOR_ST_M_M45PE20:
  9660. case FLASH_5717VENDOR_ST_A_M45PE20:
  9661. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9662. break;
  9663. default:
  9664. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9665. break;
  9666. }
  9667. break;
  9668. default:
  9669. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9670. return;
  9671. }
  9672. tg3_nvram_get_pagesize(tp, nvcfg1);
  9673. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9674. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9675. }
  9676. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9677. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9678. {
  9679. tw32_f(GRC_EEPROM_ADDR,
  9680. (EEPROM_ADDR_FSM_RESET |
  9681. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9682. EEPROM_ADDR_CLKPERD_SHIFT)));
  9683. msleep(1);
  9684. /* Enable seeprom accesses. */
  9685. tw32_f(GRC_LOCAL_CTRL,
  9686. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9687. udelay(100);
  9688. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9689. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9690. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9691. if (tg3_nvram_lock(tp)) {
  9692. netdev_warn(tp->dev,
  9693. "Cannot get nvram lock, %s failed\n",
  9694. __func__);
  9695. return;
  9696. }
  9697. tg3_enable_nvram_access(tp);
  9698. tp->nvram_size = 0;
  9699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9700. tg3_get_5752_nvram_info(tp);
  9701. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9702. tg3_get_5755_nvram_info(tp);
  9703. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9705. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9706. tg3_get_5787_nvram_info(tp);
  9707. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9708. tg3_get_5761_nvram_info(tp);
  9709. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9710. tg3_get_5906_nvram_info(tp);
  9711. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9712. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9713. tg3_get_57780_nvram_info(tp);
  9714. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9716. tg3_get_5717_nvram_info(tp);
  9717. else
  9718. tg3_get_nvram_info(tp);
  9719. if (tp->nvram_size == 0)
  9720. tg3_get_nvram_size(tp);
  9721. tg3_disable_nvram_access(tp);
  9722. tg3_nvram_unlock(tp);
  9723. } else {
  9724. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9725. tg3_get_eeprom_size(tp);
  9726. }
  9727. }
  9728. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9729. u32 offset, u32 len, u8 *buf)
  9730. {
  9731. int i, j, rc = 0;
  9732. u32 val;
  9733. for (i = 0; i < len; i += 4) {
  9734. u32 addr;
  9735. __be32 data;
  9736. addr = offset + i;
  9737. memcpy(&data, buf + i, 4);
  9738. /*
  9739. * The SEEPROM interface expects the data to always be opposite
  9740. * the native endian format. We accomplish this by reversing
  9741. * all the operations that would have been performed on the
  9742. * data from a call to tg3_nvram_read_be32().
  9743. */
  9744. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9745. val = tr32(GRC_EEPROM_ADDR);
  9746. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9747. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9748. EEPROM_ADDR_READ);
  9749. tw32(GRC_EEPROM_ADDR, val |
  9750. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9751. (addr & EEPROM_ADDR_ADDR_MASK) |
  9752. EEPROM_ADDR_START |
  9753. EEPROM_ADDR_WRITE);
  9754. for (j = 0; j < 1000; j++) {
  9755. val = tr32(GRC_EEPROM_ADDR);
  9756. if (val & EEPROM_ADDR_COMPLETE)
  9757. break;
  9758. msleep(1);
  9759. }
  9760. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9761. rc = -EBUSY;
  9762. break;
  9763. }
  9764. }
  9765. return rc;
  9766. }
  9767. /* offset and length are dword aligned */
  9768. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9769. u8 *buf)
  9770. {
  9771. int ret = 0;
  9772. u32 pagesize = tp->nvram_pagesize;
  9773. u32 pagemask = pagesize - 1;
  9774. u32 nvram_cmd;
  9775. u8 *tmp;
  9776. tmp = kmalloc(pagesize, GFP_KERNEL);
  9777. if (tmp == NULL)
  9778. return -ENOMEM;
  9779. while (len) {
  9780. int j;
  9781. u32 phy_addr, page_off, size;
  9782. phy_addr = offset & ~pagemask;
  9783. for (j = 0; j < pagesize; j += 4) {
  9784. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9785. (__be32 *) (tmp + j));
  9786. if (ret)
  9787. break;
  9788. }
  9789. if (ret)
  9790. break;
  9791. page_off = offset & pagemask;
  9792. size = pagesize;
  9793. if (len < size)
  9794. size = len;
  9795. len -= size;
  9796. memcpy(tmp + page_off, buf, size);
  9797. offset = offset + (pagesize - page_off);
  9798. tg3_enable_nvram_access(tp);
  9799. /*
  9800. * Before we can erase the flash page, we need
  9801. * to issue a special "write enable" command.
  9802. */
  9803. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9804. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9805. break;
  9806. /* Erase the target page */
  9807. tw32(NVRAM_ADDR, phy_addr);
  9808. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9809. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9810. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9811. break;
  9812. /* Issue another write enable to start the write. */
  9813. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9814. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9815. break;
  9816. for (j = 0; j < pagesize; j += 4) {
  9817. __be32 data;
  9818. data = *((__be32 *) (tmp + j));
  9819. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9820. tw32(NVRAM_ADDR, phy_addr + j);
  9821. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9822. NVRAM_CMD_WR;
  9823. if (j == 0)
  9824. nvram_cmd |= NVRAM_CMD_FIRST;
  9825. else if (j == (pagesize - 4))
  9826. nvram_cmd |= NVRAM_CMD_LAST;
  9827. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9828. break;
  9829. }
  9830. if (ret)
  9831. break;
  9832. }
  9833. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9834. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9835. kfree(tmp);
  9836. return ret;
  9837. }
  9838. /* offset and length are dword aligned */
  9839. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9840. u8 *buf)
  9841. {
  9842. int i, ret = 0;
  9843. for (i = 0; i < len; i += 4, offset += 4) {
  9844. u32 page_off, phy_addr, nvram_cmd;
  9845. __be32 data;
  9846. memcpy(&data, buf + i, 4);
  9847. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9848. page_off = offset % tp->nvram_pagesize;
  9849. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9850. tw32(NVRAM_ADDR, phy_addr);
  9851. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9852. if (page_off == 0 || i == 0)
  9853. nvram_cmd |= NVRAM_CMD_FIRST;
  9854. if (page_off == (tp->nvram_pagesize - 4))
  9855. nvram_cmd |= NVRAM_CMD_LAST;
  9856. if (i == (len - 4))
  9857. nvram_cmd |= NVRAM_CMD_LAST;
  9858. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9859. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9860. (tp->nvram_jedecnum == JEDEC_ST) &&
  9861. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9862. if ((ret = tg3_nvram_exec_cmd(tp,
  9863. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9864. NVRAM_CMD_DONE)))
  9865. break;
  9866. }
  9867. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9868. /* We always do complete word writes to eeprom. */
  9869. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9870. }
  9871. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9872. break;
  9873. }
  9874. return ret;
  9875. }
  9876. /* offset and length are dword aligned */
  9877. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9878. {
  9879. int ret;
  9880. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9881. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9882. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9883. udelay(40);
  9884. }
  9885. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9886. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9887. } else {
  9888. u32 grc_mode;
  9889. ret = tg3_nvram_lock(tp);
  9890. if (ret)
  9891. return ret;
  9892. tg3_enable_nvram_access(tp);
  9893. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9894. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9895. tw32(NVRAM_WRITE1, 0x406);
  9896. grc_mode = tr32(GRC_MODE);
  9897. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9898. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9899. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9900. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9901. buf);
  9902. } else {
  9903. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9904. buf);
  9905. }
  9906. grc_mode = tr32(GRC_MODE);
  9907. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9908. tg3_disable_nvram_access(tp);
  9909. tg3_nvram_unlock(tp);
  9910. }
  9911. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9912. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9913. udelay(40);
  9914. }
  9915. return ret;
  9916. }
  9917. struct subsys_tbl_ent {
  9918. u16 subsys_vendor, subsys_devid;
  9919. u32 phy_id;
  9920. };
  9921. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9922. /* Broadcom boards. */
  9923. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9924. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9925. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9926. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9927. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9928. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9929. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9930. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9931. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9932. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9933. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9934. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9935. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9936. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9937. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9938. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9939. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9940. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9941. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9942. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9943. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9944. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9945. /* 3com boards. */
  9946. { TG3PCI_SUBVENDOR_ID_3COM,
  9947. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9948. { TG3PCI_SUBVENDOR_ID_3COM,
  9949. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9950. { TG3PCI_SUBVENDOR_ID_3COM,
  9951. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9952. { TG3PCI_SUBVENDOR_ID_3COM,
  9953. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9954. { TG3PCI_SUBVENDOR_ID_3COM,
  9955. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9956. /* DELL boards. */
  9957. { TG3PCI_SUBVENDOR_ID_DELL,
  9958. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9959. { TG3PCI_SUBVENDOR_ID_DELL,
  9960. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9961. { TG3PCI_SUBVENDOR_ID_DELL,
  9962. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9963. { TG3PCI_SUBVENDOR_ID_DELL,
  9964. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9965. /* Compaq boards. */
  9966. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9967. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9968. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9969. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9970. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9971. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9972. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9973. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9974. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9975. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9976. /* IBM boards. */
  9977. { TG3PCI_SUBVENDOR_ID_IBM,
  9978. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9979. };
  9980. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9981. {
  9982. int i;
  9983. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9984. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9985. tp->pdev->subsystem_vendor) &&
  9986. (subsys_id_to_phy_id[i].subsys_devid ==
  9987. tp->pdev->subsystem_device))
  9988. return &subsys_id_to_phy_id[i];
  9989. }
  9990. return NULL;
  9991. }
  9992. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9993. {
  9994. u32 val;
  9995. u16 pmcsr;
  9996. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9997. * so need make sure we're in D0.
  9998. */
  9999. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10000. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10001. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10002. msleep(1);
  10003. /* Make sure register accesses (indirect or otherwise)
  10004. * will function correctly.
  10005. */
  10006. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10007. tp->misc_host_ctrl);
  10008. /* The memory arbiter has to be enabled in order for SRAM accesses
  10009. * to succeed. Normally on powerup the tg3 chip firmware will make
  10010. * sure it is enabled, but other entities such as system netboot
  10011. * code might disable it.
  10012. */
  10013. val = tr32(MEMARB_MODE);
  10014. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10015. tp->phy_id = TG3_PHY_ID_INVALID;
  10016. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10017. /* Assume an onboard device and WOL capable by default. */
  10018. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10020. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10021. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10022. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10023. }
  10024. val = tr32(VCPU_CFGSHDW);
  10025. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10026. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10027. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10028. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10029. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10030. goto done;
  10031. }
  10032. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10033. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10034. u32 nic_cfg, led_cfg;
  10035. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10036. int eeprom_phy_serdes = 0;
  10037. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10038. tp->nic_sram_data_cfg = nic_cfg;
  10039. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10040. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10041. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10042. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10043. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10044. (ver > 0) && (ver < 0x100))
  10045. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10047. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10048. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10049. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10050. eeprom_phy_serdes = 1;
  10051. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10052. if (nic_phy_id != 0) {
  10053. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10054. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10055. eeprom_phy_id = (id1 >> 16) << 10;
  10056. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10057. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10058. } else
  10059. eeprom_phy_id = 0;
  10060. tp->phy_id = eeprom_phy_id;
  10061. if (eeprom_phy_serdes) {
  10062. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10063. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10064. else
  10065. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10066. }
  10067. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10068. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10069. SHASTA_EXT_LED_MODE_MASK);
  10070. else
  10071. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10072. switch (led_cfg) {
  10073. default:
  10074. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10075. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10076. break;
  10077. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10078. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10079. break;
  10080. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10081. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10082. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10083. * read on some older 5700/5701 bootcode.
  10084. */
  10085. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10086. ASIC_REV_5700 ||
  10087. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10088. ASIC_REV_5701)
  10089. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10090. break;
  10091. case SHASTA_EXT_LED_SHARED:
  10092. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10093. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10094. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10095. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10096. LED_CTRL_MODE_PHY_2);
  10097. break;
  10098. case SHASTA_EXT_LED_MAC:
  10099. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10100. break;
  10101. case SHASTA_EXT_LED_COMBO:
  10102. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10103. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10104. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10105. LED_CTRL_MODE_PHY_2);
  10106. break;
  10107. }
  10108. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10110. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10111. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10112. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10113. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10114. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10115. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10116. if ((tp->pdev->subsystem_vendor ==
  10117. PCI_VENDOR_ID_ARIMA) &&
  10118. (tp->pdev->subsystem_device == 0x205a ||
  10119. tp->pdev->subsystem_device == 0x2063))
  10120. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10121. } else {
  10122. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10123. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10124. }
  10125. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10126. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10127. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10128. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10129. }
  10130. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10131. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10132. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10133. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10134. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10135. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10136. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10137. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10138. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10139. if (cfg2 & (1 << 17))
  10140. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10141. /* serdes signal pre-emphasis in register 0x590 set by */
  10142. /* bootcode if bit 18 is set */
  10143. if (cfg2 & (1 << 18))
  10144. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10145. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10146. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10147. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10148. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10149. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10150. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10151. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10152. u32 cfg3;
  10153. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10154. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10155. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10156. }
  10157. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10158. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10159. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10160. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10161. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10162. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10163. }
  10164. done:
  10165. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10166. device_set_wakeup_enable(&tp->pdev->dev,
  10167. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10168. }
  10169. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10170. {
  10171. int i;
  10172. u32 val;
  10173. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10174. tw32(OTP_CTRL, cmd);
  10175. /* Wait for up to 1 ms for command to execute. */
  10176. for (i = 0; i < 100; i++) {
  10177. val = tr32(OTP_STATUS);
  10178. if (val & OTP_STATUS_CMD_DONE)
  10179. break;
  10180. udelay(10);
  10181. }
  10182. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10183. }
  10184. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10185. * configuration is a 32-bit value that straddles the alignment boundary.
  10186. * We do two 32-bit reads and then shift and merge the results.
  10187. */
  10188. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10189. {
  10190. u32 bhalf_otp, thalf_otp;
  10191. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10192. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10193. return 0;
  10194. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10195. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10196. return 0;
  10197. thalf_otp = tr32(OTP_READ_DATA);
  10198. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10199. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10200. return 0;
  10201. bhalf_otp = tr32(OTP_READ_DATA);
  10202. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10203. }
  10204. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10205. {
  10206. u32 hw_phy_id_1, hw_phy_id_2;
  10207. u32 hw_phy_id, hw_phy_id_masked;
  10208. int err;
  10209. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10210. return tg3_phy_init(tp);
  10211. /* Reading the PHY ID register can conflict with ASF
  10212. * firmware access to the PHY hardware.
  10213. */
  10214. err = 0;
  10215. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10216. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10217. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10218. } else {
  10219. /* Now read the physical PHY_ID from the chip and verify
  10220. * that it is sane. If it doesn't look good, we fall back
  10221. * to either the hard-coded table based PHY_ID and failing
  10222. * that the value found in the eeprom area.
  10223. */
  10224. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10225. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10226. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10227. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10228. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10229. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10230. }
  10231. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10232. tp->phy_id = hw_phy_id;
  10233. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10234. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10235. else
  10236. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10237. } else {
  10238. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10239. /* Do nothing, phy ID already set up in
  10240. * tg3_get_eeprom_hw_cfg().
  10241. */
  10242. } else {
  10243. struct subsys_tbl_ent *p;
  10244. /* No eeprom signature? Try the hardcoded
  10245. * subsys device table.
  10246. */
  10247. p = tg3_lookup_by_subsys(tp);
  10248. if (!p)
  10249. return -ENODEV;
  10250. tp->phy_id = p->phy_id;
  10251. if (!tp->phy_id ||
  10252. tp->phy_id == TG3_PHY_ID_BCM8002)
  10253. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10254. }
  10255. }
  10256. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10257. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10258. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10259. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10260. tg3_readphy(tp, MII_BMSR, &bmsr);
  10261. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10262. (bmsr & BMSR_LSTATUS))
  10263. goto skip_phy_reset;
  10264. err = tg3_phy_reset(tp);
  10265. if (err)
  10266. return err;
  10267. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10268. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10269. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10270. tg3_ctrl = 0;
  10271. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10272. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10273. MII_TG3_CTRL_ADV_1000_FULL);
  10274. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10275. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10276. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10277. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10278. }
  10279. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10280. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10281. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10282. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10283. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10284. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10285. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10286. tg3_writephy(tp, MII_BMCR,
  10287. BMCR_ANENABLE | BMCR_ANRESTART);
  10288. }
  10289. tg3_phy_set_wirespeed(tp);
  10290. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10291. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10292. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10293. }
  10294. skip_phy_reset:
  10295. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10296. err = tg3_init_5401phy_dsp(tp);
  10297. if (err)
  10298. return err;
  10299. err = tg3_init_5401phy_dsp(tp);
  10300. }
  10301. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10302. tp->link_config.advertising =
  10303. (ADVERTISED_1000baseT_Half |
  10304. ADVERTISED_1000baseT_Full |
  10305. ADVERTISED_Autoneg |
  10306. ADVERTISED_FIBRE);
  10307. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10308. tp->link_config.advertising &=
  10309. ~(ADVERTISED_1000baseT_Half |
  10310. ADVERTISED_1000baseT_Full);
  10311. return err;
  10312. }
  10313. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10314. {
  10315. u8 vpd_data[TG3_NVM_VPD_LEN];
  10316. unsigned int block_end, rosize, len;
  10317. int j, i = 0;
  10318. u32 magic;
  10319. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10320. tg3_nvram_read(tp, 0x0, &magic))
  10321. goto out_not_found;
  10322. if (magic == TG3_EEPROM_MAGIC) {
  10323. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10324. u32 tmp;
  10325. /* The data is in little-endian format in NVRAM.
  10326. * Use the big-endian read routines to preserve
  10327. * the byte order as it exists in NVRAM.
  10328. */
  10329. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10330. goto out_not_found;
  10331. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10332. }
  10333. } else {
  10334. ssize_t cnt;
  10335. unsigned int pos = 0;
  10336. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10337. cnt = pci_read_vpd(tp->pdev, pos,
  10338. TG3_NVM_VPD_LEN - pos,
  10339. &vpd_data[pos]);
  10340. if (cnt == -ETIMEDOUT || -EINTR)
  10341. cnt = 0;
  10342. else if (cnt < 0)
  10343. goto out_not_found;
  10344. }
  10345. if (pos != TG3_NVM_VPD_LEN)
  10346. goto out_not_found;
  10347. }
  10348. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10349. PCI_VPD_LRDT_RO_DATA);
  10350. if (i < 0)
  10351. goto out_not_found;
  10352. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10353. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10354. i += PCI_VPD_LRDT_TAG_SIZE;
  10355. if (block_end > TG3_NVM_VPD_LEN)
  10356. goto out_not_found;
  10357. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10358. PCI_VPD_RO_KEYWORD_MFR_ID);
  10359. if (j > 0) {
  10360. len = pci_vpd_info_field_size(&vpd_data[j]);
  10361. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10362. if (j + len > block_end || len != 4 ||
  10363. memcmp(&vpd_data[j], "1028", 4))
  10364. goto partno;
  10365. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10366. PCI_VPD_RO_KEYWORD_VENDOR0);
  10367. if (j < 0)
  10368. goto partno;
  10369. len = pci_vpd_info_field_size(&vpd_data[j]);
  10370. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10371. if (j + len > block_end)
  10372. goto partno;
  10373. memcpy(tp->fw_ver, &vpd_data[j], len);
  10374. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10375. }
  10376. partno:
  10377. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10378. PCI_VPD_RO_KEYWORD_PARTNO);
  10379. if (i < 0)
  10380. goto out_not_found;
  10381. len = pci_vpd_info_field_size(&vpd_data[i]);
  10382. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10383. if (len > TG3_BPN_SIZE ||
  10384. (len + i) > TG3_NVM_VPD_LEN)
  10385. goto out_not_found;
  10386. memcpy(tp->board_part_number, &vpd_data[i], len);
  10387. return;
  10388. out_not_found:
  10389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10390. strcpy(tp->board_part_number, "BCM95906");
  10391. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10392. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10393. strcpy(tp->board_part_number, "BCM57780");
  10394. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10395. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10396. strcpy(tp->board_part_number, "BCM57760");
  10397. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10398. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10399. strcpy(tp->board_part_number, "BCM57790");
  10400. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10401. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10402. strcpy(tp->board_part_number, "BCM57788");
  10403. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10404. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10405. strcpy(tp->board_part_number, "BCM57761");
  10406. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10407. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10408. strcpy(tp->board_part_number, "BCM57765");
  10409. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10410. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10411. strcpy(tp->board_part_number, "BCM57781");
  10412. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10413. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10414. strcpy(tp->board_part_number, "BCM57785");
  10415. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10416. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10417. strcpy(tp->board_part_number, "BCM57791");
  10418. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10419. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10420. strcpy(tp->board_part_number, "BCM57795");
  10421. else
  10422. strcpy(tp->board_part_number, "none");
  10423. }
  10424. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10425. {
  10426. u32 val;
  10427. if (tg3_nvram_read(tp, offset, &val) ||
  10428. (val & 0xfc000000) != 0x0c000000 ||
  10429. tg3_nvram_read(tp, offset + 4, &val) ||
  10430. val != 0)
  10431. return 0;
  10432. return 1;
  10433. }
  10434. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10435. {
  10436. u32 val, offset, start, ver_offset;
  10437. int i, dst_off;
  10438. bool newver = false;
  10439. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10440. tg3_nvram_read(tp, 0x4, &start))
  10441. return;
  10442. offset = tg3_nvram_logical_addr(tp, offset);
  10443. if (tg3_nvram_read(tp, offset, &val))
  10444. return;
  10445. if ((val & 0xfc000000) == 0x0c000000) {
  10446. if (tg3_nvram_read(tp, offset + 4, &val))
  10447. return;
  10448. if (val == 0)
  10449. newver = true;
  10450. }
  10451. dst_off = strlen(tp->fw_ver);
  10452. if (newver) {
  10453. if (TG3_VER_SIZE - dst_off < 16 ||
  10454. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10455. return;
  10456. offset = offset + ver_offset - start;
  10457. for (i = 0; i < 16; i += 4) {
  10458. __be32 v;
  10459. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10460. return;
  10461. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10462. }
  10463. } else {
  10464. u32 major, minor;
  10465. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10466. return;
  10467. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10468. TG3_NVM_BCVER_MAJSFT;
  10469. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10470. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10471. "v%d.%02d", major, minor);
  10472. }
  10473. }
  10474. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10475. {
  10476. u32 val, major, minor;
  10477. /* Use native endian representation */
  10478. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10479. return;
  10480. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10481. TG3_NVM_HWSB_CFG1_MAJSFT;
  10482. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10483. TG3_NVM_HWSB_CFG1_MINSFT;
  10484. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10485. }
  10486. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10487. {
  10488. u32 offset, major, minor, build;
  10489. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10490. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10491. return;
  10492. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10493. case TG3_EEPROM_SB_REVISION_0:
  10494. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10495. break;
  10496. case TG3_EEPROM_SB_REVISION_2:
  10497. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10498. break;
  10499. case TG3_EEPROM_SB_REVISION_3:
  10500. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10501. break;
  10502. case TG3_EEPROM_SB_REVISION_4:
  10503. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10504. break;
  10505. case TG3_EEPROM_SB_REVISION_5:
  10506. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10507. break;
  10508. default:
  10509. return;
  10510. }
  10511. if (tg3_nvram_read(tp, offset, &val))
  10512. return;
  10513. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10514. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10515. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10516. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10517. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10518. if (minor > 99 || build > 26)
  10519. return;
  10520. offset = strlen(tp->fw_ver);
  10521. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10522. " v%d.%02d", major, minor);
  10523. if (build > 0) {
  10524. offset = strlen(tp->fw_ver);
  10525. if (offset < TG3_VER_SIZE - 1)
  10526. tp->fw_ver[offset] = 'a' + build - 1;
  10527. }
  10528. }
  10529. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10530. {
  10531. u32 val, offset, start;
  10532. int i, vlen;
  10533. for (offset = TG3_NVM_DIR_START;
  10534. offset < TG3_NVM_DIR_END;
  10535. offset += TG3_NVM_DIRENT_SIZE) {
  10536. if (tg3_nvram_read(tp, offset, &val))
  10537. return;
  10538. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10539. break;
  10540. }
  10541. if (offset == TG3_NVM_DIR_END)
  10542. return;
  10543. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10544. start = 0x08000000;
  10545. else if (tg3_nvram_read(tp, offset - 4, &start))
  10546. return;
  10547. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10548. !tg3_fw_img_is_valid(tp, offset) ||
  10549. tg3_nvram_read(tp, offset + 8, &val))
  10550. return;
  10551. offset += val - start;
  10552. vlen = strlen(tp->fw_ver);
  10553. tp->fw_ver[vlen++] = ',';
  10554. tp->fw_ver[vlen++] = ' ';
  10555. for (i = 0; i < 4; i++) {
  10556. __be32 v;
  10557. if (tg3_nvram_read_be32(tp, offset, &v))
  10558. return;
  10559. offset += sizeof(v);
  10560. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10561. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10562. break;
  10563. }
  10564. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10565. vlen += sizeof(v);
  10566. }
  10567. }
  10568. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10569. {
  10570. int vlen;
  10571. u32 apedata;
  10572. char *fwtype;
  10573. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10574. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10575. return;
  10576. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10577. if (apedata != APE_SEG_SIG_MAGIC)
  10578. return;
  10579. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10580. if (!(apedata & APE_FW_STATUS_READY))
  10581. return;
  10582. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10583. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  10584. fwtype = "NCSI";
  10585. else
  10586. fwtype = "DASH";
  10587. vlen = strlen(tp->fw_ver);
  10588. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10589. fwtype,
  10590. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10591. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10592. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10593. (apedata & APE_FW_VERSION_BLDMSK));
  10594. }
  10595. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10596. {
  10597. u32 val;
  10598. bool vpd_vers = false;
  10599. if (tp->fw_ver[0] != 0)
  10600. vpd_vers = true;
  10601. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10602. strcat(tp->fw_ver, "sb");
  10603. return;
  10604. }
  10605. if (tg3_nvram_read(tp, 0, &val))
  10606. return;
  10607. if (val == TG3_EEPROM_MAGIC)
  10608. tg3_read_bc_ver(tp);
  10609. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10610. tg3_read_sb_ver(tp, val);
  10611. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10612. tg3_read_hwsb_ver(tp);
  10613. else
  10614. return;
  10615. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10616. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10617. goto done;
  10618. tg3_read_mgmtfw_ver(tp);
  10619. done:
  10620. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10621. }
  10622. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10623. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10624. {
  10625. #if TG3_VLAN_TAG_USED
  10626. dev->vlan_features |= flags;
  10627. #endif
  10628. }
  10629. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10630. {
  10631. static struct pci_device_id write_reorder_chipsets[] = {
  10632. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10633. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10634. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10635. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10636. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10637. PCI_DEVICE_ID_VIA_8385_0) },
  10638. { },
  10639. };
  10640. u32 misc_ctrl_reg;
  10641. u32 pci_state_reg, grc_misc_cfg;
  10642. u32 val;
  10643. u16 pci_cmd;
  10644. int err;
  10645. /* Force memory write invalidate off. If we leave it on,
  10646. * then on 5700_BX chips we have to enable a workaround.
  10647. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10648. * to match the cacheline size. The Broadcom driver have this
  10649. * workaround but turns MWI off all the times so never uses
  10650. * it. This seems to suggest that the workaround is insufficient.
  10651. */
  10652. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10653. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10654. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10655. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10656. * has the register indirect write enable bit set before
  10657. * we try to access any of the MMIO registers. It is also
  10658. * critical that the PCI-X hw workaround situation is decided
  10659. * before that as well.
  10660. */
  10661. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10662. &misc_ctrl_reg);
  10663. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10664. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10666. u32 prod_id_asic_rev;
  10667. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10668. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10669. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
  10670. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10671. pci_read_config_dword(tp->pdev,
  10672. TG3PCI_GEN2_PRODID_ASICREV,
  10673. &prod_id_asic_rev);
  10674. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10675. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10676. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10677. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10678. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10679. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10680. pci_read_config_dword(tp->pdev,
  10681. TG3PCI_GEN15_PRODID_ASICREV,
  10682. &prod_id_asic_rev);
  10683. else
  10684. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10685. &prod_id_asic_rev);
  10686. tp->pci_chip_rev_id = prod_id_asic_rev;
  10687. }
  10688. /* Wrong chip ID in 5752 A0. This code can be removed later
  10689. * as A0 is not in production.
  10690. */
  10691. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10692. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10693. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10694. * we need to disable memory and use config. cycles
  10695. * only to access all registers. The 5702/03 chips
  10696. * can mistakenly decode the special cycles from the
  10697. * ICH chipsets as memory write cycles, causing corruption
  10698. * of register and memory space. Only certain ICH bridges
  10699. * will drive special cycles with non-zero data during the
  10700. * address phase which can fall within the 5703's address
  10701. * range. This is not an ICH bug as the PCI spec allows
  10702. * non-zero address during special cycles. However, only
  10703. * these ICH bridges are known to drive non-zero addresses
  10704. * during special cycles.
  10705. *
  10706. * Since special cycles do not cross PCI bridges, we only
  10707. * enable this workaround if the 5703 is on the secondary
  10708. * bus of these ICH bridges.
  10709. */
  10710. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10711. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10712. static struct tg3_dev_id {
  10713. u32 vendor;
  10714. u32 device;
  10715. u32 rev;
  10716. } ich_chipsets[] = {
  10717. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10718. PCI_ANY_ID },
  10719. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10720. PCI_ANY_ID },
  10721. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10722. 0xa },
  10723. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10724. PCI_ANY_ID },
  10725. { },
  10726. };
  10727. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10728. struct pci_dev *bridge = NULL;
  10729. while (pci_id->vendor != 0) {
  10730. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10731. bridge);
  10732. if (!bridge) {
  10733. pci_id++;
  10734. continue;
  10735. }
  10736. if (pci_id->rev != PCI_ANY_ID) {
  10737. if (bridge->revision > pci_id->rev)
  10738. continue;
  10739. }
  10740. if (bridge->subordinate &&
  10741. (bridge->subordinate->number ==
  10742. tp->pdev->bus->number)) {
  10743. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10744. pci_dev_put(bridge);
  10745. break;
  10746. }
  10747. }
  10748. }
  10749. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10750. static struct tg3_dev_id {
  10751. u32 vendor;
  10752. u32 device;
  10753. } bridge_chipsets[] = {
  10754. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10755. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10756. { },
  10757. };
  10758. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10759. struct pci_dev *bridge = NULL;
  10760. while (pci_id->vendor != 0) {
  10761. bridge = pci_get_device(pci_id->vendor,
  10762. pci_id->device,
  10763. bridge);
  10764. if (!bridge) {
  10765. pci_id++;
  10766. continue;
  10767. }
  10768. if (bridge->subordinate &&
  10769. (bridge->subordinate->number <=
  10770. tp->pdev->bus->number) &&
  10771. (bridge->subordinate->subordinate >=
  10772. tp->pdev->bus->number)) {
  10773. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10774. pci_dev_put(bridge);
  10775. break;
  10776. }
  10777. }
  10778. }
  10779. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10780. * DMA addresses > 40-bit. This bridge may have other additional
  10781. * 57xx devices behind it in some 4-port NIC designs for example.
  10782. * Any tg3 device found behind the bridge will also need the 40-bit
  10783. * DMA workaround.
  10784. */
  10785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10787. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10788. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10789. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10790. } else {
  10791. struct pci_dev *bridge = NULL;
  10792. do {
  10793. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10794. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10795. bridge);
  10796. if (bridge && bridge->subordinate &&
  10797. (bridge->subordinate->number <=
  10798. tp->pdev->bus->number) &&
  10799. (bridge->subordinate->subordinate >=
  10800. tp->pdev->bus->number)) {
  10801. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10802. pci_dev_put(bridge);
  10803. break;
  10804. }
  10805. } while (bridge);
  10806. }
  10807. /* Initialize misc host control in PCI block. */
  10808. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10809. MISC_HOST_CTRL_CHIPREV);
  10810. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10811. tp->misc_host_ctrl);
  10812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10815. tp->pdev_peer = tg3_find_peer(tp);
  10816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10819. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  10820. /* Intentionally exclude ASIC_REV_5906 */
  10821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10822. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10827. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  10828. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10832. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10833. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10834. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10835. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10836. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10837. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10838. /* 5700 B0 chips do not support checksumming correctly due
  10839. * to hardware bugs.
  10840. */
  10841. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10842. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10843. else {
  10844. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  10845. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10846. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10847. features |= NETIF_F_IPV6_CSUM;
  10848. tp->dev->features |= features;
  10849. vlan_features_add(tp->dev, features);
  10850. }
  10851. /* Determine TSO capabilities */
  10852. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10853. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10854. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10856. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10857. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10858. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10860. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10861. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10862. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10863. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10864. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10865. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10867. tp->fw_needed = FIRMWARE_TG3TSO5;
  10868. else
  10869. tp->fw_needed = FIRMWARE_TG3TSO;
  10870. }
  10871. tp->irq_max = 1;
  10872. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10873. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10874. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10875. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10876. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10877. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10878. tp->pdev_peer == tp->pdev))
  10879. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10880. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10882. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10883. }
  10884. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  10885. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10886. tp->irq_max = TG3_IRQ_MAX_VECS;
  10887. }
  10888. }
  10889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10892. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10893. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10894. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10895. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10896. }
  10897. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10898. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10899. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10900. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10901. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10902. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10903. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10904. &pci_state_reg);
  10905. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10906. if (tp->pcie_cap != 0) {
  10907. u16 lnkctl;
  10908. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10909. pcie_set_readrq(tp->pdev, 4096);
  10910. pci_read_config_word(tp->pdev,
  10911. tp->pcie_cap + PCI_EXP_LNKCTL,
  10912. &lnkctl);
  10913. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10915. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10918. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10919. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10920. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10921. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10922. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10923. }
  10924. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10925. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10926. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10927. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10928. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10929. if (!tp->pcix_cap) {
  10930. dev_err(&tp->pdev->dev,
  10931. "Cannot find PCI-X capability, aborting\n");
  10932. return -EIO;
  10933. }
  10934. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10935. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10936. }
  10937. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10938. * reordering to the mailbox registers done by the host
  10939. * controller can cause major troubles. We read back from
  10940. * every mailbox register write to force the writes to be
  10941. * posted to the chip in order.
  10942. */
  10943. if (pci_dev_present(write_reorder_chipsets) &&
  10944. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10945. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10946. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10947. &tp->pci_cacheline_sz);
  10948. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10949. &tp->pci_lat_timer);
  10950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10951. tp->pci_lat_timer < 64) {
  10952. tp->pci_lat_timer = 64;
  10953. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10954. tp->pci_lat_timer);
  10955. }
  10956. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10957. /* 5700 BX chips need to have their TX producer index
  10958. * mailboxes written twice to workaround a bug.
  10959. */
  10960. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10961. /* If we are in PCI-X mode, enable register write workaround.
  10962. *
  10963. * The workaround is to use indirect register accesses
  10964. * for all chip writes not to mailbox registers.
  10965. */
  10966. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10967. u32 pm_reg;
  10968. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10969. /* The chip can have it's power management PCI config
  10970. * space registers clobbered due to this bug.
  10971. * So explicitly force the chip into D0 here.
  10972. */
  10973. pci_read_config_dword(tp->pdev,
  10974. tp->pm_cap + PCI_PM_CTRL,
  10975. &pm_reg);
  10976. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10977. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10978. pci_write_config_dword(tp->pdev,
  10979. tp->pm_cap + PCI_PM_CTRL,
  10980. pm_reg);
  10981. /* Also, force SERR#/PERR# in PCI command. */
  10982. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10983. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10984. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10985. }
  10986. }
  10987. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10988. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10989. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10990. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10991. /* Chip-specific fixup from Broadcom driver */
  10992. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10993. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10994. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10995. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10996. }
  10997. /* Default fast path register access methods */
  10998. tp->read32 = tg3_read32;
  10999. tp->write32 = tg3_write32;
  11000. tp->read32_mbox = tg3_read32;
  11001. tp->write32_mbox = tg3_write32;
  11002. tp->write32_tx_mbox = tg3_write32;
  11003. tp->write32_rx_mbox = tg3_write32;
  11004. /* Various workaround register access methods */
  11005. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11006. tp->write32 = tg3_write_indirect_reg32;
  11007. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11008. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11009. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11010. /*
  11011. * Back to back register writes can cause problems on these
  11012. * chips, the workaround is to read back all reg writes
  11013. * except those to mailbox regs.
  11014. *
  11015. * See tg3_write_indirect_reg32().
  11016. */
  11017. tp->write32 = tg3_write_flush_reg32;
  11018. }
  11019. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11020. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11021. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11022. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11023. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11024. }
  11025. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11026. tp->read32 = tg3_read_indirect_reg32;
  11027. tp->write32 = tg3_write_indirect_reg32;
  11028. tp->read32_mbox = tg3_read_indirect_mbox;
  11029. tp->write32_mbox = tg3_write_indirect_mbox;
  11030. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11031. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11032. iounmap(tp->regs);
  11033. tp->regs = NULL;
  11034. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11035. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11036. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11037. }
  11038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11039. tp->read32_mbox = tg3_read32_mbox_5906;
  11040. tp->write32_mbox = tg3_write32_mbox_5906;
  11041. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11042. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11043. }
  11044. if (tp->write32 == tg3_write_indirect_reg32 ||
  11045. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11046. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11048. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11049. /* Get eeprom hw config before calling tg3_set_power_state().
  11050. * In particular, the TG3_FLG2_IS_NIC flag must be
  11051. * determined before calling tg3_set_power_state() so that
  11052. * we know whether or not to switch out of Vaux power.
  11053. * When the flag is set, it means that GPIO1 is used for eeprom
  11054. * write protect and also implies that it is a LOM where GPIOs
  11055. * are not used to switch power.
  11056. */
  11057. tg3_get_eeprom_hw_cfg(tp);
  11058. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11059. /* Allow reads and writes to the
  11060. * APE register and memory space.
  11061. */
  11062. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11063. PCISTATE_ALLOW_APE_SHMEM_WR |
  11064. PCISTATE_ALLOW_APE_PSPACE_WR;
  11065. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11066. pci_state_reg);
  11067. }
  11068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11072. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11073. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11074. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11075. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11076. * It is also used as eeprom write protect on LOMs.
  11077. */
  11078. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11079. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11080. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11081. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11082. GRC_LCLCTRL_GPIO_OUTPUT1);
  11083. /* Unused GPIO3 must be driven as output on 5752 because there
  11084. * are no pull-up resistors on unused GPIO pins.
  11085. */
  11086. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11087. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11089. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11091. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11092. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11093. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11094. /* Turn off the debug UART. */
  11095. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11096. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11097. /* Keep VMain power. */
  11098. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11099. GRC_LCLCTRL_GPIO_OUTPUT0;
  11100. }
  11101. /* Force the chip into D0. */
  11102. err = tg3_set_power_state(tp, PCI_D0);
  11103. if (err) {
  11104. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11105. return err;
  11106. }
  11107. /* Derive initial jumbo mode from MTU assigned in
  11108. * ether_setup() via the alloc_etherdev() call
  11109. */
  11110. if (tp->dev->mtu > ETH_DATA_LEN &&
  11111. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11112. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11113. /* Determine WakeOnLan speed to use. */
  11114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11115. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11116. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11117. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11118. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11119. } else {
  11120. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11121. }
  11122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11123. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11124. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11125. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11126. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11127. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11128. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11129. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11130. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11131. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11132. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11133. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11134. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11135. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11136. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11137. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11138. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11139. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11140. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11141. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11146. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11147. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11148. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11149. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11150. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11151. } else
  11152. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11153. }
  11154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11155. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11156. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11157. if (tp->phy_otp == 0)
  11158. tp->phy_otp = TG3_OTP_DEFAULT;
  11159. }
  11160. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11161. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11162. else
  11163. tp->mi_mode = MAC_MI_MODE_BASE;
  11164. tp->coalesce_mode = 0;
  11165. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11166. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11167. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11170. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11171. err = tg3_mdio_init(tp);
  11172. if (err)
  11173. return err;
  11174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11175. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11176. return -ENOTSUPP;
  11177. /* Initialize data/descriptor byte/word swapping. */
  11178. val = tr32(GRC_MODE);
  11179. val &= GRC_MODE_HOST_STACKUP;
  11180. tw32(GRC_MODE, val | tp->grc_mode);
  11181. tg3_switch_clocks(tp);
  11182. /* Clear this out for sanity. */
  11183. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11184. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11185. &pci_state_reg);
  11186. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11187. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11188. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11189. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11190. chiprevid == CHIPREV_ID_5701_B0 ||
  11191. chiprevid == CHIPREV_ID_5701_B2 ||
  11192. chiprevid == CHIPREV_ID_5701_B5) {
  11193. void __iomem *sram_base;
  11194. /* Write some dummy words into the SRAM status block
  11195. * area, see if it reads back correctly. If the return
  11196. * value is bad, force enable the PCIX workaround.
  11197. */
  11198. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11199. writel(0x00000000, sram_base);
  11200. writel(0x00000000, sram_base + 4);
  11201. writel(0xffffffff, sram_base + 4);
  11202. if (readl(sram_base) != 0x00000000)
  11203. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11204. }
  11205. }
  11206. udelay(50);
  11207. tg3_nvram_init(tp);
  11208. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11209. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11211. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11212. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11213. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11214. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11215. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11216. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11217. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11218. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11219. HOSTCC_MODE_CLRTICK_TXBD);
  11220. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11221. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11222. tp->misc_host_ctrl);
  11223. }
  11224. /* Preserve the APE MAC_MODE bits */
  11225. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11226. tp->mac_mode = tr32(MAC_MODE) |
  11227. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11228. else
  11229. tp->mac_mode = TG3_DEF_MAC_MODE;
  11230. /* these are limited to 10/100 only */
  11231. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11232. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11233. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11234. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11235. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11236. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11237. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11238. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11239. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11240. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11241. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11242. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11243. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11244. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11245. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11246. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11247. err = tg3_phy_probe(tp);
  11248. if (err) {
  11249. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11250. /* ... but do not return immediately ... */
  11251. tg3_mdio_fini(tp);
  11252. }
  11253. tg3_read_vpd(tp);
  11254. tg3_read_fw_ver(tp);
  11255. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11256. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11257. } else {
  11258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11259. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11260. else
  11261. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11262. }
  11263. /* 5700 {AX,BX} chips have a broken status block link
  11264. * change bit implementation, so we must use the
  11265. * status register in those cases.
  11266. */
  11267. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11268. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11269. else
  11270. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11271. /* The led_ctrl is set during tg3_phy_probe, here we might
  11272. * have to force the link status polling mechanism based
  11273. * upon subsystem IDs.
  11274. */
  11275. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11277. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11278. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11279. TG3_FLAG_USE_LINKCHG_REG);
  11280. }
  11281. /* For all SERDES we poll the MAC status register. */
  11282. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11283. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11284. else
  11285. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11286. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11287. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11289. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11290. tp->rx_offset -= NET_IP_ALIGN;
  11291. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11292. tp->rx_copy_thresh = ~(u16)0;
  11293. #endif
  11294. }
  11295. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11296. /* Increment the rx prod index on the rx std ring by at most
  11297. * 8 for these chips to workaround hw errata.
  11298. */
  11299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11302. tp->rx_std_max_post = 8;
  11303. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11304. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11305. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11306. return err;
  11307. }
  11308. #ifdef CONFIG_SPARC
  11309. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11310. {
  11311. struct net_device *dev = tp->dev;
  11312. struct pci_dev *pdev = tp->pdev;
  11313. struct device_node *dp = pci_device_to_OF_node(pdev);
  11314. const unsigned char *addr;
  11315. int len;
  11316. addr = of_get_property(dp, "local-mac-address", &len);
  11317. if (addr && len == 6) {
  11318. memcpy(dev->dev_addr, addr, 6);
  11319. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11320. return 0;
  11321. }
  11322. return -ENODEV;
  11323. }
  11324. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11325. {
  11326. struct net_device *dev = tp->dev;
  11327. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11328. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11329. return 0;
  11330. }
  11331. #endif
  11332. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11333. {
  11334. struct net_device *dev = tp->dev;
  11335. u32 hi, lo, mac_offset;
  11336. int addr_ok = 0;
  11337. #ifdef CONFIG_SPARC
  11338. if (!tg3_get_macaddr_sparc(tp))
  11339. return 0;
  11340. #endif
  11341. mac_offset = 0x7c;
  11342. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11343. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11344. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11345. mac_offset = 0xcc;
  11346. if (tg3_nvram_lock(tp))
  11347. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11348. else
  11349. tg3_nvram_unlock(tp);
  11350. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11352. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11353. mac_offset = 0xcc;
  11354. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11355. mac_offset += 0x18c;
  11356. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11357. mac_offset = 0x10;
  11358. /* First try to get it from MAC address mailbox. */
  11359. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11360. if ((hi >> 16) == 0x484b) {
  11361. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11362. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11363. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11364. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11365. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11366. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11367. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11368. /* Some old bootcode may report a 0 MAC address in SRAM */
  11369. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11370. }
  11371. if (!addr_ok) {
  11372. /* Next, try NVRAM. */
  11373. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11374. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11375. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11376. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11377. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11378. }
  11379. /* Finally just fetch it out of the MAC control regs. */
  11380. else {
  11381. hi = tr32(MAC_ADDR_0_HIGH);
  11382. lo = tr32(MAC_ADDR_0_LOW);
  11383. dev->dev_addr[5] = lo & 0xff;
  11384. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11385. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11386. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11387. dev->dev_addr[1] = hi & 0xff;
  11388. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11389. }
  11390. }
  11391. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11392. #ifdef CONFIG_SPARC
  11393. if (!tg3_get_default_macaddr_sparc(tp))
  11394. return 0;
  11395. #endif
  11396. return -EINVAL;
  11397. }
  11398. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11399. return 0;
  11400. }
  11401. #define BOUNDARY_SINGLE_CACHELINE 1
  11402. #define BOUNDARY_MULTI_CACHELINE 2
  11403. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11404. {
  11405. int cacheline_size;
  11406. u8 byte;
  11407. int goal;
  11408. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11409. if (byte == 0)
  11410. cacheline_size = 1024;
  11411. else
  11412. cacheline_size = (int) byte * 4;
  11413. /* On 5703 and later chips, the boundary bits have no
  11414. * effect.
  11415. */
  11416. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11417. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11418. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11419. goto out;
  11420. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11421. goal = BOUNDARY_MULTI_CACHELINE;
  11422. #else
  11423. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11424. goal = BOUNDARY_SINGLE_CACHELINE;
  11425. #else
  11426. goal = 0;
  11427. #endif
  11428. #endif
  11429. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11430. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11431. goto out;
  11432. }
  11433. if (!goal)
  11434. goto out;
  11435. /* PCI controllers on most RISC systems tend to disconnect
  11436. * when a device tries to burst across a cache-line boundary.
  11437. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11438. *
  11439. * Unfortunately, for PCI-E there are only limited
  11440. * write-side controls for this, and thus for reads
  11441. * we will still get the disconnects. We'll also waste
  11442. * these PCI cycles for both read and write for chips
  11443. * other than 5700 and 5701 which do not implement the
  11444. * boundary bits.
  11445. */
  11446. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11447. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11448. switch (cacheline_size) {
  11449. case 16:
  11450. case 32:
  11451. case 64:
  11452. case 128:
  11453. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11454. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11455. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11456. } else {
  11457. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11458. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11459. }
  11460. break;
  11461. case 256:
  11462. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11463. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11464. break;
  11465. default:
  11466. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11467. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11468. break;
  11469. }
  11470. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11471. switch (cacheline_size) {
  11472. case 16:
  11473. case 32:
  11474. case 64:
  11475. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11476. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11477. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11478. break;
  11479. }
  11480. /* fallthrough */
  11481. case 128:
  11482. default:
  11483. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11484. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11485. break;
  11486. }
  11487. } else {
  11488. switch (cacheline_size) {
  11489. case 16:
  11490. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11491. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11492. DMA_RWCTRL_WRITE_BNDRY_16);
  11493. break;
  11494. }
  11495. /* fallthrough */
  11496. case 32:
  11497. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11498. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11499. DMA_RWCTRL_WRITE_BNDRY_32);
  11500. break;
  11501. }
  11502. /* fallthrough */
  11503. case 64:
  11504. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11505. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11506. DMA_RWCTRL_WRITE_BNDRY_64);
  11507. break;
  11508. }
  11509. /* fallthrough */
  11510. case 128:
  11511. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11512. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11513. DMA_RWCTRL_WRITE_BNDRY_128);
  11514. break;
  11515. }
  11516. /* fallthrough */
  11517. case 256:
  11518. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11519. DMA_RWCTRL_WRITE_BNDRY_256);
  11520. break;
  11521. case 512:
  11522. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11523. DMA_RWCTRL_WRITE_BNDRY_512);
  11524. break;
  11525. case 1024:
  11526. default:
  11527. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11528. DMA_RWCTRL_WRITE_BNDRY_1024);
  11529. break;
  11530. }
  11531. }
  11532. out:
  11533. return val;
  11534. }
  11535. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11536. {
  11537. struct tg3_internal_buffer_desc test_desc;
  11538. u32 sram_dma_descs;
  11539. int i, ret;
  11540. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11541. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11542. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11543. tw32(RDMAC_STATUS, 0);
  11544. tw32(WDMAC_STATUS, 0);
  11545. tw32(BUFMGR_MODE, 0);
  11546. tw32(FTQ_RESET, 0);
  11547. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11548. test_desc.addr_lo = buf_dma & 0xffffffff;
  11549. test_desc.nic_mbuf = 0x00002100;
  11550. test_desc.len = size;
  11551. /*
  11552. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11553. * the *second* time the tg3 driver was getting loaded after an
  11554. * initial scan.
  11555. *
  11556. * Broadcom tells me:
  11557. * ...the DMA engine is connected to the GRC block and a DMA
  11558. * reset may affect the GRC block in some unpredictable way...
  11559. * The behavior of resets to individual blocks has not been tested.
  11560. *
  11561. * Broadcom noted the GRC reset will also reset all sub-components.
  11562. */
  11563. if (to_device) {
  11564. test_desc.cqid_sqid = (13 << 8) | 2;
  11565. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11566. udelay(40);
  11567. } else {
  11568. test_desc.cqid_sqid = (16 << 8) | 7;
  11569. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11570. udelay(40);
  11571. }
  11572. test_desc.flags = 0x00000005;
  11573. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11574. u32 val;
  11575. val = *(((u32 *)&test_desc) + i);
  11576. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11577. sram_dma_descs + (i * sizeof(u32)));
  11578. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11579. }
  11580. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11581. if (to_device)
  11582. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11583. else
  11584. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11585. ret = -ENODEV;
  11586. for (i = 0; i < 40; i++) {
  11587. u32 val;
  11588. if (to_device)
  11589. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11590. else
  11591. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11592. if ((val & 0xffff) == sram_dma_descs) {
  11593. ret = 0;
  11594. break;
  11595. }
  11596. udelay(100);
  11597. }
  11598. return ret;
  11599. }
  11600. #define TEST_BUFFER_SIZE 0x2000
  11601. static int __devinit tg3_test_dma(struct tg3 *tp)
  11602. {
  11603. dma_addr_t buf_dma;
  11604. u32 *buf, saved_dma_rwctrl;
  11605. int ret = 0;
  11606. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11607. if (!buf) {
  11608. ret = -ENOMEM;
  11609. goto out_nofree;
  11610. }
  11611. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11612. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11613. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11614. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11615. goto out;
  11616. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11617. /* DMA read watermark not used on PCIE */
  11618. tp->dma_rwctrl |= 0x00180000;
  11619. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11622. tp->dma_rwctrl |= 0x003f0000;
  11623. else
  11624. tp->dma_rwctrl |= 0x003f000f;
  11625. } else {
  11626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11628. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11629. u32 read_water = 0x7;
  11630. /* If the 5704 is behind the EPB bridge, we can
  11631. * do the less restrictive ONE_DMA workaround for
  11632. * better performance.
  11633. */
  11634. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11636. tp->dma_rwctrl |= 0x8000;
  11637. else if (ccval == 0x6 || ccval == 0x7)
  11638. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11640. read_water = 4;
  11641. /* Set bit 23 to enable PCIX hw bug fix */
  11642. tp->dma_rwctrl |=
  11643. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11644. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11645. (1 << 23);
  11646. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11647. /* 5780 always in PCIX mode */
  11648. tp->dma_rwctrl |= 0x00144000;
  11649. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11650. /* 5714 always in PCIX mode */
  11651. tp->dma_rwctrl |= 0x00148000;
  11652. } else {
  11653. tp->dma_rwctrl |= 0x001b000f;
  11654. }
  11655. }
  11656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11658. tp->dma_rwctrl &= 0xfffffff0;
  11659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11661. /* Remove this if it causes problems for some boards. */
  11662. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11663. /* On 5700/5701 chips, we need to set this bit.
  11664. * Otherwise the chip will issue cacheline transactions
  11665. * to streamable DMA memory with not all the byte
  11666. * enables turned on. This is an error on several
  11667. * RISC PCI controllers, in particular sparc64.
  11668. *
  11669. * On 5703/5704 chips, this bit has been reassigned
  11670. * a different meaning. In particular, it is used
  11671. * on those chips to enable a PCI-X workaround.
  11672. */
  11673. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11674. }
  11675. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11676. #if 0
  11677. /* Unneeded, already done by tg3_get_invariants. */
  11678. tg3_switch_clocks(tp);
  11679. #endif
  11680. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11681. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11682. goto out;
  11683. /* It is best to perform DMA test with maximum write burst size
  11684. * to expose the 5700/5701 write DMA bug.
  11685. */
  11686. saved_dma_rwctrl = tp->dma_rwctrl;
  11687. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11688. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11689. while (1) {
  11690. u32 *p = buf, i;
  11691. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11692. p[i] = i;
  11693. /* Send the buffer to the chip. */
  11694. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11695. if (ret) {
  11696. dev_err(&tp->pdev->dev,
  11697. "%s: Buffer write failed. err = %d\n",
  11698. __func__, ret);
  11699. break;
  11700. }
  11701. #if 0
  11702. /* validate data reached card RAM correctly. */
  11703. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11704. u32 val;
  11705. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11706. if (le32_to_cpu(val) != p[i]) {
  11707. dev_err(&tp->pdev->dev,
  11708. "%s: Buffer corrupted on device! "
  11709. "(%d != %d)\n", __func__, val, i);
  11710. /* ret = -ENODEV here? */
  11711. }
  11712. p[i] = 0;
  11713. }
  11714. #endif
  11715. /* Now read it back. */
  11716. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11717. if (ret) {
  11718. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11719. "err = %d\n", __func__, ret);
  11720. break;
  11721. }
  11722. /* Verify it. */
  11723. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11724. if (p[i] == i)
  11725. continue;
  11726. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11727. DMA_RWCTRL_WRITE_BNDRY_16) {
  11728. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11729. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11730. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11731. break;
  11732. } else {
  11733. dev_err(&tp->pdev->dev,
  11734. "%s: Buffer corrupted on read back! "
  11735. "(%d != %d)\n", __func__, p[i], i);
  11736. ret = -ENODEV;
  11737. goto out;
  11738. }
  11739. }
  11740. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11741. /* Success. */
  11742. ret = 0;
  11743. break;
  11744. }
  11745. }
  11746. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11747. DMA_RWCTRL_WRITE_BNDRY_16) {
  11748. static struct pci_device_id dma_wait_state_chipsets[] = {
  11749. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11750. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11751. { },
  11752. };
  11753. /* DMA test passed without adjusting DMA boundary,
  11754. * now look for chipsets that are known to expose the
  11755. * DMA bug without failing the test.
  11756. */
  11757. if (pci_dev_present(dma_wait_state_chipsets)) {
  11758. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11759. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11760. } else {
  11761. /* Safe to use the calculated DMA boundary. */
  11762. tp->dma_rwctrl = saved_dma_rwctrl;
  11763. }
  11764. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11765. }
  11766. out:
  11767. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11768. out_nofree:
  11769. return ret;
  11770. }
  11771. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11772. {
  11773. tp->link_config.advertising =
  11774. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11775. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11776. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11777. ADVERTISED_Autoneg | ADVERTISED_MII);
  11778. tp->link_config.speed = SPEED_INVALID;
  11779. tp->link_config.duplex = DUPLEX_INVALID;
  11780. tp->link_config.autoneg = AUTONEG_ENABLE;
  11781. tp->link_config.active_speed = SPEED_INVALID;
  11782. tp->link_config.active_duplex = DUPLEX_INVALID;
  11783. tp->link_config.phy_is_low_power = 0;
  11784. tp->link_config.orig_speed = SPEED_INVALID;
  11785. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11786. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11787. }
  11788. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11789. {
  11790. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11791. tp->bufmgr_config.mbuf_read_dma_low_water =
  11792. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11793. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11794. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11795. tp->bufmgr_config.mbuf_high_water =
  11796. DEFAULT_MB_HIGH_WATER_57765;
  11797. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11798. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11799. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11800. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11801. tp->bufmgr_config.mbuf_high_water_jumbo =
  11802. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11803. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11804. tp->bufmgr_config.mbuf_read_dma_low_water =
  11805. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11806. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11807. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11808. tp->bufmgr_config.mbuf_high_water =
  11809. DEFAULT_MB_HIGH_WATER_5705;
  11810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11811. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11812. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11813. tp->bufmgr_config.mbuf_high_water =
  11814. DEFAULT_MB_HIGH_WATER_5906;
  11815. }
  11816. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11817. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11818. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11819. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11820. tp->bufmgr_config.mbuf_high_water_jumbo =
  11821. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11822. } else {
  11823. tp->bufmgr_config.mbuf_read_dma_low_water =
  11824. DEFAULT_MB_RDMA_LOW_WATER;
  11825. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11826. DEFAULT_MB_MACRX_LOW_WATER;
  11827. tp->bufmgr_config.mbuf_high_water =
  11828. DEFAULT_MB_HIGH_WATER;
  11829. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11830. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11831. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11832. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11833. tp->bufmgr_config.mbuf_high_water_jumbo =
  11834. DEFAULT_MB_HIGH_WATER_JUMBO;
  11835. }
  11836. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11837. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11838. }
  11839. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11840. {
  11841. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11842. case TG3_PHY_ID_BCM5400: return "5400";
  11843. case TG3_PHY_ID_BCM5401: return "5401";
  11844. case TG3_PHY_ID_BCM5411: return "5411";
  11845. case TG3_PHY_ID_BCM5701: return "5701";
  11846. case TG3_PHY_ID_BCM5703: return "5703";
  11847. case TG3_PHY_ID_BCM5704: return "5704";
  11848. case TG3_PHY_ID_BCM5705: return "5705";
  11849. case TG3_PHY_ID_BCM5750: return "5750";
  11850. case TG3_PHY_ID_BCM5752: return "5752";
  11851. case TG3_PHY_ID_BCM5714: return "5714";
  11852. case TG3_PHY_ID_BCM5780: return "5780";
  11853. case TG3_PHY_ID_BCM5755: return "5755";
  11854. case TG3_PHY_ID_BCM5787: return "5787";
  11855. case TG3_PHY_ID_BCM5784: return "5784";
  11856. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11857. case TG3_PHY_ID_BCM5906: return "5906";
  11858. case TG3_PHY_ID_BCM5761: return "5761";
  11859. case TG3_PHY_ID_BCM5718C: return "5718C";
  11860. case TG3_PHY_ID_BCM5718S: return "5718S";
  11861. case TG3_PHY_ID_BCM57765: return "57765";
  11862. case TG3_PHY_ID_BCM5719C: return "5719C";
  11863. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11864. case 0: return "serdes";
  11865. default: return "unknown";
  11866. }
  11867. }
  11868. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11869. {
  11870. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11871. strcpy(str, "PCI Express");
  11872. return str;
  11873. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11874. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11875. strcpy(str, "PCIX:");
  11876. if ((clock_ctrl == 7) ||
  11877. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11878. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11879. strcat(str, "133MHz");
  11880. else if (clock_ctrl == 0)
  11881. strcat(str, "33MHz");
  11882. else if (clock_ctrl == 2)
  11883. strcat(str, "50MHz");
  11884. else if (clock_ctrl == 4)
  11885. strcat(str, "66MHz");
  11886. else if (clock_ctrl == 6)
  11887. strcat(str, "100MHz");
  11888. } else {
  11889. strcpy(str, "PCI:");
  11890. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11891. strcat(str, "66MHz");
  11892. else
  11893. strcat(str, "33MHz");
  11894. }
  11895. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11896. strcat(str, ":32-bit");
  11897. else
  11898. strcat(str, ":64-bit");
  11899. return str;
  11900. }
  11901. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11902. {
  11903. struct pci_dev *peer;
  11904. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11905. for (func = 0; func < 8; func++) {
  11906. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11907. if (peer && peer != tp->pdev)
  11908. break;
  11909. pci_dev_put(peer);
  11910. }
  11911. /* 5704 can be configured in single-port mode, set peer to
  11912. * tp->pdev in that case.
  11913. */
  11914. if (!peer) {
  11915. peer = tp->pdev;
  11916. return peer;
  11917. }
  11918. /*
  11919. * We don't need to keep the refcount elevated; there's no way
  11920. * to remove one half of this device without removing the other
  11921. */
  11922. pci_dev_put(peer);
  11923. return peer;
  11924. }
  11925. static void __devinit tg3_init_coal(struct tg3 *tp)
  11926. {
  11927. struct ethtool_coalesce *ec = &tp->coal;
  11928. memset(ec, 0, sizeof(*ec));
  11929. ec->cmd = ETHTOOL_GCOALESCE;
  11930. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11931. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11932. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11933. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11934. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11935. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11936. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11937. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11938. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11939. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11940. HOSTCC_MODE_CLRTICK_TXBD)) {
  11941. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11942. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11943. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11944. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11945. }
  11946. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11947. ec->rx_coalesce_usecs_irq = 0;
  11948. ec->tx_coalesce_usecs_irq = 0;
  11949. ec->stats_block_coalesce_usecs = 0;
  11950. }
  11951. }
  11952. static const struct net_device_ops tg3_netdev_ops = {
  11953. .ndo_open = tg3_open,
  11954. .ndo_stop = tg3_close,
  11955. .ndo_start_xmit = tg3_start_xmit,
  11956. .ndo_get_stats64 = tg3_get_stats64,
  11957. .ndo_validate_addr = eth_validate_addr,
  11958. .ndo_set_multicast_list = tg3_set_rx_mode,
  11959. .ndo_set_mac_address = tg3_set_mac_addr,
  11960. .ndo_do_ioctl = tg3_ioctl,
  11961. .ndo_tx_timeout = tg3_tx_timeout,
  11962. .ndo_change_mtu = tg3_change_mtu,
  11963. #if TG3_VLAN_TAG_USED
  11964. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11965. #endif
  11966. #ifdef CONFIG_NET_POLL_CONTROLLER
  11967. .ndo_poll_controller = tg3_poll_controller,
  11968. #endif
  11969. };
  11970. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11971. .ndo_open = tg3_open,
  11972. .ndo_stop = tg3_close,
  11973. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11974. .ndo_get_stats64 = tg3_get_stats64,
  11975. .ndo_validate_addr = eth_validate_addr,
  11976. .ndo_set_multicast_list = tg3_set_rx_mode,
  11977. .ndo_set_mac_address = tg3_set_mac_addr,
  11978. .ndo_do_ioctl = tg3_ioctl,
  11979. .ndo_tx_timeout = tg3_tx_timeout,
  11980. .ndo_change_mtu = tg3_change_mtu,
  11981. #if TG3_VLAN_TAG_USED
  11982. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11983. #endif
  11984. #ifdef CONFIG_NET_POLL_CONTROLLER
  11985. .ndo_poll_controller = tg3_poll_controller,
  11986. #endif
  11987. };
  11988. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11989. const struct pci_device_id *ent)
  11990. {
  11991. struct net_device *dev;
  11992. struct tg3 *tp;
  11993. int i, err, pm_cap;
  11994. u32 sndmbx, rcvmbx, intmbx;
  11995. char str[40];
  11996. u64 dma_mask, persist_dma_mask;
  11997. printk_once(KERN_INFO "%s\n", version);
  11998. err = pci_enable_device(pdev);
  11999. if (err) {
  12000. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12001. return err;
  12002. }
  12003. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12004. if (err) {
  12005. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12006. goto err_out_disable_pdev;
  12007. }
  12008. pci_set_master(pdev);
  12009. /* Find power-management capability. */
  12010. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12011. if (pm_cap == 0) {
  12012. dev_err(&pdev->dev,
  12013. "Cannot find Power Management capability, aborting\n");
  12014. err = -EIO;
  12015. goto err_out_free_res;
  12016. }
  12017. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12018. if (!dev) {
  12019. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12020. err = -ENOMEM;
  12021. goto err_out_free_res;
  12022. }
  12023. SET_NETDEV_DEV(dev, &pdev->dev);
  12024. #if TG3_VLAN_TAG_USED
  12025. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12026. #endif
  12027. tp = netdev_priv(dev);
  12028. tp->pdev = pdev;
  12029. tp->dev = dev;
  12030. tp->pm_cap = pm_cap;
  12031. tp->rx_mode = TG3_DEF_RX_MODE;
  12032. tp->tx_mode = TG3_DEF_TX_MODE;
  12033. if (tg3_debug > 0)
  12034. tp->msg_enable = tg3_debug;
  12035. else
  12036. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12037. /* The word/byte swap controls here control register access byte
  12038. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12039. * setting below.
  12040. */
  12041. tp->misc_host_ctrl =
  12042. MISC_HOST_CTRL_MASK_PCI_INT |
  12043. MISC_HOST_CTRL_WORD_SWAP |
  12044. MISC_HOST_CTRL_INDIR_ACCESS |
  12045. MISC_HOST_CTRL_PCISTATE_RW;
  12046. /* The NONFRM (non-frame) byte/word swap controls take effect
  12047. * on descriptor entries, anything which isn't packet data.
  12048. *
  12049. * The StrongARM chips on the board (one for tx, one for rx)
  12050. * are running in big-endian mode.
  12051. */
  12052. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12053. GRC_MODE_WSWAP_NONFRM_DATA);
  12054. #ifdef __BIG_ENDIAN
  12055. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12056. #endif
  12057. spin_lock_init(&tp->lock);
  12058. spin_lock_init(&tp->indirect_lock);
  12059. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12060. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12061. if (!tp->regs) {
  12062. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12063. err = -ENOMEM;
  12064. goto err_out_free_dev;
  12065. }
  12066. tg3_init_link_config(tp);
  12067. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12068. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12069. dev->ethtool_ops = &tg3_ethtool_ops;
  12070. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12071. dev->irq = pdev->irq;
  12072. err = tg3_get_invariants(tp);
  12073. if (err) {
  12074. dev_err(&pdev->dev,
  12075. "Problem fetching invariants of chip, aborting\n");
  12076. goto err_out_iounmap;
  12077. }
  12078. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12079. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
  12080. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12081. dev->netdev_ops = &tg3_netdev_ops;
  12082. else
  12083. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12084. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12085. * device behind the EPB cannot support DMA addresses > 40-bit.
  12086. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12087. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12088. * do DMA address check in tg3_start_xmit().
  12089. */
  12090. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12091. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12092. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12093. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12094. #ifdef CONFIG_HIGHMEM
  12095. dma_mask = DMA_BIT_MASK(64);
  12096. #endif
  12097. } else
  12098. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12099. /* Configure DMA attributes. */
  12100. if (dma_mask > DMA_BIT_MASK(32)) {
  12101. err = pci_set_dma_mask(pdev, dma_mask);
  12102. if (!err) {
  12103. dev->features |= NETIF_F_HIGHDMA;
  12104. err = pci_set_consistent_dma_mask(pdev,
  12105. persist_dma_mask);
  12106. if (err < 0) {
  12107. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12108. "DMA for consistent allocations\n");
  12109. goto err_out_iounmap;
  12110. }
  12111. }
  12112. }
  12113. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12114. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12115. if (err) {
  12116. dev_err(&pdev->dev,
  12117. "No usable DMA configuration, aborting\n");
  12118. goto err_out_iounmap;
  12119. }
  12120. }
  12121. tg3_init_bufmgr_config(tp);
  12122. /* Selectively allow TSO based on operating conditions */
  12123. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12124. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12125. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12126. else {
  12127. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12128. tp->fw_needed = NULL;
  12129. }
  12130. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12131. tp->fw_needed = FIRMWARE_TG3;
  12132. /* TSO is on by default on chips that support hardware TSO.
  12133. * Firmware TSO on older chips gives lower performance, so it
  12134. * is off by default, but can be enabled using ethtool.
  12135. */
  12136. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12137. (dev->features & NETIF_F_IP_CSUM)) {
  12138. dev->features |= NETIF_F_TSO;
  12139. vlan_features_add(dev, NETIF_F_TSO);
  12140. }
  12141. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12142. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12143. if (dev->features & NETIF_F_IPV6_CSUM) {
  12144. dev->features |= NETIF_F_TSO6;
  12145. vlan_features_add(dev, NETIF_F_TSO6);
  12146. }
  12147. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12149. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12150. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12153. dev->features |= NETIF_F_TSO_ECN;
  12154. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12155. }
  12156. }
  12157. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12158. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12159. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12160. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12161. tp->rx_pending = 63;
  12162. }
  12163. err = tg3_get_device_address(tp);
  12164. if (err) {
  12165. dev_err(&pdev->dev,
  12166. "Could not obtain valid ethernet address, aborting\n");
  12167. goto err_out_iounmap;
  12168. }
  12169. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12170. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12171. if (!tp->aperegs) {
  12172. dev_err(&pdev->dev,
  12173. "Cannot map APE registers, aborting\n");
  12174. err = -ENOMEM;
  12175. goto err_out_iounmap;
  12176. }
  12177. tg3_ape_lock_init(tp);
  12178. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12179. tg3_read_dash_ver(tp);
  12180. }
  12181. /*
  12182. * Reset chip in case UNDI or EFI driver did not shutdown
  12183. * DMA self test will enable WDMAC and we'll see (spurious)
  12184. * pending DMA on the PCI bus at that point.
  12185. */
  12186. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12187. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12188. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12189. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12190. }
  12191. err = tg3_test_dma(tp);
  12192. if (err) {
  12193. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12194. goto err_out_apeunmap;
  12195. }
  12196. /* flow control autonegotiation is default behavior */
  12197. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12198. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12199. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12200. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12201. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12202. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12203. struct tg3_napi *tnapi = &tp->napi[i];
  12204. tnapi->tp = tp;
  12205. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12206. tnapi->int_mbox = intmbx;
  12207. if (i < 4)
  12208. intmbx += 0x8;
  12209. else
  12210. intmbx += 0x4;
  12211. tnapi->consmbox = rcvmbx;
  12212. tnapi->prodmbox = sndmbx;
  12213. if (i) {
  12214. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12215. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12216. } else {
  12217. tnapi->coal_now = HOSTCC_MODE_NOW;
  12218. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12219. }
  12220. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12221. break;
  12222. /*
  12223. * If we support MSIX, we'll be using RSS. If we're using
  12224. * RSS, the first vector only handles link interrupts and the
  12225. * remaining vectors handle rx and tx interrupts. Reuse the
  12226. * mailbox values for the next iteration. The values we setup
  12227. * above are still useful for the single vectored mode.
  12228. */
  12229. if (!i)
  12230. continue;
  12231. rcvmbx += 0x8;
  12232. if (sndmbx & 0x4)
  12233. sndmbx -= 0x4;
  12234. else
  12235. sndmbx += 0xc;
  12236. }
  12237. tg3_init_coal(tp);
  12238. pci_set_drvdata(pdev, dev);
  12239. err = register_netdev(dev);
  12240. if (err) {
  12241. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12242. goto err_out_apeunmap;
  12243. }
  12244. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12245. tp->board_part_number,
  12246. tp->pci_chip_rev_id,
  12247. tg3_bus_string(tp, str),
  12248. dev->dev_addr);
  12249. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12250. struct phy_device *phydev;
  12251. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12252. netdev_info(dev,
  12253. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12254. phydev->drv->name, dev_name(&phydev->dev));
  12255. } else
  12256. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12257. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12258. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12259. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12260. "10/100/1000Base-T")),
  12261. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12262. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12263. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12264. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12265. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12266. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12267. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12268. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12269. tp->dma_rwctrl,
  12270. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12271. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12272. return 0;
  12273. err_out_apeunmap:
  12274. if (tp->aperegs) {
  12275. iounmap(tp->aperegs);
  12276. tp->aperegs = NULL;
  12277. }
  12278. err_out_iounmap:
  12279. if (tp->regs) {
  12280. iounmap(tp->regs);
  12281. tp->regs = NULL;
  12282. }
  12283. err_out_free_dev:
  12284. free_netdev(dev);
  12285. err_out_free_res:
  12286. pci_release_regions(pdev);
  12287. err_out_disable_pdev:
  12288. pci_disable_device(pdev);
  12289. pci_set_drvdata(pdev, NULL);
  12290. return err;
  12291. }
  12292. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12293. {
  12294. struct net_device *dev = pci_get_drvdata(pdev);
  12295. if (dev) {
  12296. struct tg3 *tp = netdev_priv(dev);
  12297. if (tp->fw)
  12298. release_firmware(tp->fw);
  12299. flush_scheduled_work();
  12300. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12301. tg3_phy_fini(tp);
  12302. tg3_mdio_fini(tp);
  12303. }
  12304. unregister_netdev(dev);
  12305. if (tp->aperegs) {
  12306. iounmap(tp->aperegs);
  12307. tp->aperegs = NULL;
  12308. }
  12309. if (tp->regs) {
  12310. iounmap(tp->regs);
  12311. tp->regs = NULL;
  12312. }
  12313. free_netdev(dev);
  12314. pci_release_regions(pdev);
  12315. pci_disable_device(pdev);
  12316. pci_set_drvdata(pdev, NULL);
  12317. }
  12318. }
  12319. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12320. {
  12321. struct net_device *dev = pci_get_drvdata(pdev);
  12322. struct tg3 *tp = netdev_priv(dev);
  12323. pci_power_t target_state;
  12324. int err;
  12325. /* PCI register 4 needs to be saved whether netif_running() or not.
  12326. * MSI address and data need to be saved if using MSI and
  12327. * netif_running().
  12328. */
  12329. pci_save_state(pdev);
  12330. if (!netif_running(dev))
  12331. return 0;
  12332. flush_scheduled_work();
  12333. tg3_phy_stop(tp);
  12334. tg3_netif_stop(tp);
  12335. del_timer_sync(&tp->timer);
  12336. tg3_full_lock(tp, 1);
  12337. tg3_disable_ints(tp);
  12338. tg3_full_unlock(tp);
  12339. netif_device_detach(dev);
  12340. tg3_full_lock(tp, 0);
  12341. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12342. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12343. tg3_full_unlock(tp);
  12344. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12345. err = tg3_set_power_state(tp, target_state);
  12346. if (err) {
  12347. int err2;
  12348. tg3_full_lock(tp, 0);
  12349. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12350. err2 = tg3_restart_hw(tp, 1);
  12351. if (err2)
  12352. goto out;
  12353. tp->timer.expires = jiffies + tp->timer_offset;
  12354. add_timer(&tp->timer);
  12355. netif_device_attach(dev);
  12356. tg3_netif_start(tp);
  12357. out:
  12358. tg3_full_unlock(tp);
  12359. if (!err2)
  12360. tg3_phy_start(tp);
  12361. }
  12362. return err;
  12363. }
  12364. static int tg3_resume(struct pci_dev *pdev)
  12365. {
  12366. struct net_device *dev = pci_get_drvdata(pdev);
  12367. struct tg3 *tp = netdev_priv(dev);
  12368. int err;
  12369. pci_restore_state(tp->pdev);
  12370. if (!netif_running(dev))
  12371. return 0;
  12372. err = tg3_set_power_state(tp, PCI_D0);
  12373. if (err)
  12374. return err;
  12375. netif_device_attach(dev);
  12376. tg3_full_lock(tp, 0);
  12377. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12378. err = tg3_restart_hw(tp, 1);
  12379. if (err)
  12380. goto out;
  12381. tp->timer.expires = jiffies + tp->timer_offset;
  12382. add_timer(&tp->timer);
  12383. tg3_netif_start(tp);
  12384. out:
  12385. tg3_full_unlock(tp);
  12386. if (!err)
  12387. tg3_phy_start(tp);
  12388. return err;
  12389. }
  12390. static struct pci_driver tg3_driver = {
  12391. .name = DRV_MODULE_NAME,
  12392. .id_table = tg3_pci_tbl,
  12393. .probe = tg3_init_one,
  12394. .remove = __devexit_p(tg3_remove_one),
  12395. .suspend = tg3_suspend,
  12396. .resume = tg3_resume
  12397. };
  12398. static int __init tg3_init(void)
  12399. {
  12400. return pci_register_driver(&tg3_driver);
  12401. }
  12402. static void __exit tg3_cleanup(void)
  12403. {
  12404. pci_unregister_driver(&tg3_driver);
  12405. }
  12406. module_init(tg3_init);
  12407. module_exit(tg3_cleanup);