fsl_rmu.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * Freescale MPC85xx/MPC86xx RapidIO RMU support
  3. *
  4. * Copyright 2009 Sysgo AG
  5. * Thomas Moll <thomas.moll@sysgo.com>
  6. * - fixed maintenance access routines, check for aligned access
  7. *
  8. * Copyright 2009 Integrated Device Technology, Inc.
  9. * Alex Bounine <alexandre.bounine@idt.com>
  10. * - Added Port-Write message handling
  11. * - Added Machine Check exception handling
  12. *
  13. * Copyright (C) 2007, 2008, 2010, 2011 Freescale Semiconductor, Inc.
  14. * Zhang Wei <wei.zhang@freescale.com>
  15. * Lian Minghuan-B31939 <Minghuan.Lian@freescale.com>
  16. * Liu Gang <Gang.Liu@freescale.com>
  17. *
  18. * Copyright 2005 MontaVista Software, Inc.
  19. * Matt Porter <mporter@kernel.crashing.org>
  20. *
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License as published by the
  23. * Free Software Foundation; either version 2 of the License, or (at your
  24. * option) any later version.
  25. */
  26. #include <linux/types.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/slab.h>
  31. #include "fsl_rio.h"
  32. #define GET_RMM_HANDLE(mport) \
  33. (((struct rio_priv *)(mport->priv))->rmm_handle)
  34. /* RapidIO definition irq, which read from OF-tree */
  35. #define IRQ_RIO_PW(m) (((struct rio_priv *)(m->priv))->pwirq)
  36. #define IRQ_RIO_BELL(m) (((struct fsl_rmu *)(GET_RMM_HANDLE(m)))->bellirq)
  37. #define IRQ_RIO_TX(m) (((struct fsl_rmu *)(GET_RMM_HANDLE(m)))->txirq)
  38. #define IRQ_RIO_RX(m) (((struct fsl_rmu *)(GET_RMM_HANDLE(m)))->rxirq)
  39. #define RIO_MIN_TX_RING_SIZE 2
  40. #define RIO_MAX_TX_RING_SIZE 2048
  41. #define RIO_MIN_RX_RING_SIZE 2
  42. #define RIO_MAX_RX_RING_SIZE 2048
  43. #define RIO_IPWMR_SEN 0x00100000
  44. #define RIO_IPWMR_QFIE 0x00000100
  45. #define RIO_IPWMR_EIE 0x00000020
  46. #define RIO_IPWMR_CQ 0x00000002
  47. #define RIO_IPWMR_PWE 0x00000001
  48. #define RIO_IPWSR_QF 0x00100000
  49. #define RIO_IPWSR_TE 0x00000080
  50. #define RIO_IPWSR_QFI 0x00000010
  51. #define RIO_IPWSR_PWD 0x00000008
  52. #define RIO_IPWSR_PWB 0x00000004
  53. #define RIO_EPWISR 0x10010
  54. /* EPWISR Error match value */
  55. #define RIO_EPWISR_PINT1 0x80000000
  56. #define RIO_EPWISR_PINT2 0x40000000
  57. #define RIO_EPWISR_MU 0x00000002
  58. #define RIO_EPWISR_PW 0x00000001
  59. #define IPWSR_CLEAR 0x98
  60. #define OMSR_CLEAR 0x1cb3
  61. #define IMSR_CLEAR 0x491
  62. #define IDSR_CLEAR 0x91
  63. #define ODSR_CLEAR 0x1c00
  64. #define LTLEECSR_ENABLE_ALL 0xFFC000FC
  65. #define RIO_LTLEECSR 0x060c
  66. #define RIO_IM0SR 0x13064
  67. #define RIO_IM1SR 0x13164
  68. #define RIO_OM0SR 0x13004
  69. #define RIO_OM1SR 0x13104
  70. #define RIO_P_MSG_REGS_OFFSET 0x11000
  71. #define RIO_S_MSG_REGS_OFFSET 0x13000
  72. #define RIO_DBELL_WIN_SIZE 0x1000
  73. #define RIO_MSG_OMR_MUI 0x00000002
  74. #define RIO_MSG_OSR_TE 0x00000080
  75. #define RIO_MSG_OSR_QOI 0x00000020
  76. #define RIO_MSG_OSR_QFI 0x00000010
  77. #define RIO_MSG_OSR_MUB 0x00000004
  78. #define RIO_MSG_OSR_EOMI 0x00000002
  79. #define RIO_MSG_OSR_QEI 0x00000001
  80. #define RIO_MSG_IMR_MI 0x00000002
  81. #define RIO_MSG_ISR_TE 0x00000080
  82. #define RIO_MSG_ISR_QFI 0x00000010
  83. #define RIO_MSG_ISR_DIQI 0x00000001
  84. #define RIO_MSG_DESC_SIZE 32
  85. #define RIO_MSG_BUFFER_SIZE 4096
  86. #define DOORBELL_DMR_DI 0x00000002
  87. #define DOORBELL_DSR_TE 0x00000080
  88. #define DOORBELL_DSR_QFI 0x00000010
  89. #define DOORBELL_DSR_DIQI 0x00000001
  90. #define DOORBELL_TID_OFFSET 0x02
  91. #define DOORBELL_SID_OFFSET 0x04
  92. #define DOORBELL_INFO_OFFSET 0x06
  93. #define DOORBELL_MESSAGE_SIZE 0x08
  94. #define DBELL_SID(x) (*(u16 *)(x + DOORBELL_SID_OFFSET))
  95. #define DBELL_TID(x) (*(u16 *)(x + DOORBELL_TID_OFFSET))
  96. #define DBELL_INF(x) (*(u16 *)(x + DOORBELL_INFO_OFFSET))
  97. struct rio_msg_regs {
  98. u32 omr; /* 0xD_3000 - Outbound message 0 mode register */
  99. u32 osr; /* 0xD_3004 - Outbound message 0 status register */
  100. u32 pad1;
  101. u32 odqdpar; /* 0xD_300C - Outbound message 0 descriptor queue
  102. dequeue pointer address register */
  103. u32 pad2;
  104. u32 osar; /* 0xD_3014 - Outbound message 0 source address
  105. register */
  106. u32 odpr; /* 0xD_3018 - Outbound message 0 destination port
  107. register */
  108. u32 odatr; /* 0xD_301C - Outbound message 0 destination attributes
  109. Register*/
  110. u32 odcr; /* 0xD_3020 - Outbound message 0 double-word count
  111. register */
  112. u32 pad3;
  113. u32 odqepar; /* 0xD_3028 - Outbound message 0 descriptor queue
  114. enqueue pointer address register */
  115. u32 pad4[13];
  116. u32 imr; /* 0xD_3060 - Inbound message 0 mode register */
  117. u32 isr; /* 0xD_3064 - Inbound message 0 status register */
  118. u32 pad5;
  119. u32 ifqdpar; /* 0xD_306C - Inbound message 0 frame queue dequeue
  120. pointer address register*/
  121. u32 pad6;
  122. u32 ifqepar; /* 0xD_3074 - Inbound message 0 frame queue enqueue
  123. pointer address register */
  124. u32 pad7[226];
  125. u32 odmr; /* 0xD_3400 - Outbound doorbell mode register */
  126. u32 odsr; /* 0xD_3404 - Outbound doorbell status register */
  127. u32 res0[4];
  128. u32 oddpr; /* 0xD_3418 - Outbound doorbell destination port
  129. register */
  130. u32 oddatr; /* 0xD_341c - Outbound doorbell destination attributes
  131. register */
  132. u32 res1[3];
  133. u32 odretcr; /* 0xD_342C - Outbound doorbell retry error threshold
  134. configuration register */
  135. u32 res2[12];
  136. u32 dmr; /* 0xD_3460 - Inbound doorbell mode register */
  137. u32 dsr; /* 0xD_3464 - Inbound doorbell status register */
  138. u32 pad8;
  139. u32 dqdpar; /* 0xD_346C - Inbound doorbell queue dequeue Pointer
  140. address register */
  141. u32 pad9;
  142. u32 dqepar; /* 0xD_3474 - Inbound doorbell Queue enqueue pointer
  143. address register */
  144. u32 pad10[26];
  145. u32 pwmr; /* 0xD_34E0 - Inbound port-write mode register */
  146. u32 pwsr; /* 0xD_34E4 - Inbound port-write status register */
  147. u32 epwqbar; /* 0xD_34E8 - Extended Port-Write Queue Base Address
  148. register */
  149. u32 pwqbar; /* 0xD_34EC - Inbound port-write queue base address
  150. register */
  151. };
  152. struct rio_tx_desc {
  153. u32 res1;
  154. u32 saddr;
  155. u32 dport;
  156. u32 dattr;
  157. u32 res2;
  158. u32 res3;
  159. u32 dwcnt;
  160. u32 res4;
  161. };
  162. struct rio_dbell_ring {
  163. void *virt;
  164. dma_addr_t phys;
  165. };
  166. struct rio_msg_tx_ring {
  167. void *virt;
  168. dma_addr_t phys;
  169. void *virt_buffer[RIO_MAX_TX_RING_SIZE];
  170. dma_addr_t phys_buffer[RIO_MAX_TX_RING_SIZE];
  171. int tx_slot;
  172. int size;
  173. void *dev_id;
  174. };
  175. struct rio_msg_rx_ring {
  176. void *virt;
  177. dma_addr_t phys;
  178. void *virt_buffer[RIO_MAX_RX_RING_SIZE];
  179. int rx_slot;
  180. int size;
  181. void *dev_id;
  182. };
  183. struct fsl_rmu {
  184. struct rio_atmu_regs __iomem *dbell_atmu_regs;
  185. void __iomem *dbell_win;
  186. struct rio_msg_regs __iomem *msg_regs;
  187. struct rio_dbell_ring dbell_ring;
  188. struct rio_msg_tx_ring msg_tx_ring;
  189. struct rio_msg_rx_ring msg_rx_ring;
  190. int bellirq;
  191. int txirq;
  192. int rxirq;
  193. };
  194. /**
  195. * fsl_rio_tx_handler - MPC85xx outbound message interrupt handler
  196. * @irq: Linux interrupt number
  197. * @dev_instance: Pointer to interrupt-specific data
  198. *
  199. * Handles outbound message interrupts. Executes a register outbound
  200. * mailbox event handler and acks the interrupt occurrence.
  201. */
  202. static irqreturn_t
  203. fsl_rio_tx_handler(int irq, void *dev_instance)
  204. {
  205. int osr;
  206. struct rio_mport *port = (struct rio_mport *)dev_instance;
  207. struct fsl_rmu *rmu = GET_RMM_HANDLE(port);
  208. osr = in_be32(&rmu->msg_regs->osr);
  209. if (osr & RIO_MSG_OSR_TE) {
  210. pr_info("RIO: outbound message transmission error\n");
  211. out_be32(&rmu->msg_regs->osr, RIO_MSG_OSR_TE);
  212. goto out;
  213. }
  214. if (osr & RIO_MSG_OSR_QOI) {
  215. pr_info("RIO: outbound message queue overflow\n");
  216. out_be32(&rmu->msg_regs->osr, RIO_MSG_OSR_QOI);
  217. goto out;
  218. }
  219. if (osr & RIO_MSG_OSR_EOMI) {
  220. u32 dqp = in_be32(&rmu->msg_regs->odqdpar);
  221. int slot = (dqp - rmu->msg_tx_ring.phys) >> 5;
  222. port->outb_msg[0].mcback(port, rmu->msg_tx_ring.dev_id, -1,
  223. slot);
  224. /* Ack the end-of-message interrupt */
  225. out_be32(&rmu->msg_regs->osr, RIO_MSG_OSR_EOMI);
  226. }
  227. out:
  228. return IRQ_HANDLED;
  229. }
  230. /**
  231. * fsl_rio_rx_handler - MPC85xx inbound message interrupt handler
  232. * @irq: Linux interrupt number
  233. * @dev_instance: Pointer to interrupt-specific data
  234. *
  235. * Handles inbound message interrupts. Executes a registered inbound
  236. * mailbox event handler and acks the interrupt occurrence.
  237. */
  238. static irqreturn_t
  239. fsl_rio_rx_handler(int irq, void *dev_instance)
  240. {
  241. int isr;
  242. struct rio_mport *port = (struct rio_mport *)dev_instance;
  243. struct fsl_rmu *rmu = GET_RMM_HANDLE(port);
  244. isr = in_be32(&rmu->msg_regs->isr);
  245. if (isr & RIO_MSG_ISR_TE) {
  246. pr_info("RIO: inbound message reception error\n");
  247. out_be32((void *)&rmu->msg_regs->isr, RIO_MSG_ISR_TE);
  248. goto out;
  249. }
  250. /* XXX Need to check/dispatch until queue empty */
  251. if (isr & RIO_MSG_ISR_DIQI) {
  252. /*
  253. * We implement *only* mailbox 0, but can receive messages
  254. * for any mailbox/letter to that mailbox destination. So,
  255. * make the callback with an unknown/invalid mailbox number
  256. * argument.
  257. */
  258. port->inb_msg[0].mcback(port, rmu->msg_rx_ring.dev_id, -1, -1);
  259. /* Ack the queueing interrupt */
  260. out_be32(&rmu->msg_regs->isr, RIO_MSG_ISR_DIQI);
  261. }
  262. out:
  263. return IRQ_HANDLED;
  264. }
  265. /**
  266. * fsl_rio_dbell_handler - MPC85xx doorbell interrupt handler
  267. * @irq: Linux interrupt number
  268. * @dev_instance: Pointer to interrupt-specific data
  269. *
  270. * Handles doorbell interrupts. Parses a list of registered
  271. * doorbell event handlers and executes a matching event handler.
  272. */
  273. static irqreturn_t
  274. fsl_rio_dbell_handler(int irq, void *dev_instance)
  275. {
  276. int dsr;
  277. struct rio_mport *port = (struct rio_mport *)dev_instance;
  278. struct fsl_rmu *rmu = GET_RMM_HANDLE(port);
  279. dsr = in_be32(&rmu->msg_regs->dsr);
  280. if (dsr & DOORBELL_DSR_TE) {
  281. pr_info("RIO: doorbell reception error\n");
  282. out_be32(&rmu->msg_regs->dsr, DOORBELL_DSR_TE);
  283. goto out;
  284. }
  285. if (dsr & DOORBELL_DSR_QFI) {
  286. pr_info("RIO: doorbell queue full\n");
  287. out_be32(&rmu->msg_regs->dsr, DOORBELL_DSR_QFI);
  288. }
  289. /* XXX Need to check/dispatch until queue empty */
  290. if (dsr & DOORBELL_DSR_DIQI) {
  291. u32 dmsg =
  292. (u32) rmu->dbell_ring.virt +
  293. (in_be32(&rmu->msg_regs->dqdpar) & 0xfff);
  294. struct rio_dbell *dbell;
  295. int found = 0;
  296. pr_debug
  297. ("RIO: processing doorbell,"
  298. " sid %2.2x tid %2.2x info %4.4x\n",
  299. DBELL_SID(dmsg), DBELL_TID(dmsg), DBELL_INF(dmsg));
  300. list_for_each_entry(dbell, &port->dbells, node) {
  301. if ((dbell->res->start <= DBELL_INF(dmsg)) &&
  302. (dbell->res->end >= DBELL_INF(dmsg))) {
  303. found = 1;
  304. break;
  305. }
  306. }
  307. if (found) {
  308. dbell->dinb(port, dbell->dev_id,
  309. DBELL_SID(dmsg),
  310. DBELL_TID(dmsg), DBELL_INF(dmsg));
  311. } else {
  312. pr_debug
  313. ("RIO: spurious doorbell,"
  314. " sid %2.2x tid %2.2x info %4.4x\n",
  315. DBELL_SID(dmsg), DBELL_TID(dmsg),
  316. DBELL_INF(dmsg));
  317. }
  318. setbits32(&rmu->msg_regs->dmr, DOORBELL_DMR_DI);
  319. out_be32(&rmu->msg_regs->dsr, DOORBELL_DSR_DIQI);
  320. }
  321. out:
  322. return IRQ_HANDLED;
  323. }
  324. void msg_unit_error_handler(struct rio_mport *port)
  325. {
  326. struct fsl_rmu *rmu = GET_RMM_HANDLE(port);
  327. /*XXX: Error recovery is not implemented, we just clear errors */
  328. out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), 0);
  329. out_be32((u32 *)(rio_regs_win + RIO_IM0SR), IMSR_CLEAR);
  330. out_be32((u32 *)(rio_regs_win + RIO_IM1SR), IMSR_CLEAR);
  331. out_be32((u32 *)(rio_regs_win + RIO_OM0SR), OMSR_CLEAR);
  332. out_be32((u32 *)(rio_regs_win + RIO_OM1SR), OMSR_CLEAR);
  333. out_be32(&rmu->msg_regs->odsr, ODSR_CLEAR);
  334. out_be32(&rmu->msg_regs->dsr, IDSR_CLEAR);
  335. out_be32(&rmu->msg_regs->pwsr, IPWSR_CLEAR);
  336. }
  337. /**
  338. * fsl_rio_port_write_handler - MPC85xx port write interrupt handler
  339. * @irq: Linux interrupt number
  340. * @dev_instance: Pointer to interrupt-specific data
  341. *
  342. * Handles port write interrupts. Parses a list of registered
  343. * port write event handlers and executes a matching event handler.
  344. */
  345. static irqreturn_t
  346. fsl_rio_port_write_handler(int irq, void *dev_instance)
  347. {
  348. u32 ipwmr, ipwsr;
  349. struct rio_mport *port = (struct rio_mport *)dev_instance;
  350. struct rio_priv *priv = port->priv;
  351. struct fsl_rmu *rmu;
  352. u32 epwisr, tmp;
  353. rmu = GET_RMM_HANDLE(port);
  354. epwisr = in_be32(priv->regs_win + RIO_EPWISR);
  355. if (!(epwisr & RIO_EPWISR_PW))
  356. goto pw_done;
  357. ipwmr = in_be32(&rmu->msg_regs->pwmr);
  358. ipwsr = in_be32(&rmu->msg_regs->pwsr);
  359. #ifdef DEBUG_PW
  360. pr_debug("PW Int->IPWMR: 0x%08x IPWSR: 0x%08x (", ipwmr, ipwsr);
  361. if (ipwsr & RIO_IPWSR_QF)
  362. pr_debug(" QF");
  363. if (ipwsr & RIO_IPWSR_TE)
  364. pr_debug(" TE");
  365. if (ipwsr & RIO_IPWSR_QFI)
  366. pr_debug(" QFI");
  367. if (ipwsr & RIO_IPWSR_PWD)
  368. pr_debug(" PWD");
  369. if (ipwsr & RIO_IPWSR_PWB)
  370. pr_debug(" PWB");
  371. pr_debug(" )\n");
  372. #endif
  373. /* Schedule deferred processing if PW was received */
  374. if (ipwsr & RIO_IPWSR_QFI) {
  375. /* Save PW message (if there is room in FIFO),
  376. * otherwise discard it.
  377. */
  378. if (kfifo_avail(&priv->pw_fifo) >= RIO_PW_MSG_SIZE) {
  379. priv->port_write_msg.msg_count++;
  380. kfifo_in(&priv->pw_fifo, priv->port_write_msg.virt,
  381. RIO_PW_MSG_SIZE);
  382. } else {
  383. priv->port_write_msg.discard_count++;
  384. pr_debug("RIO: ISR Discarded Port-Write Msg(s) (%d)\n",
  385. priv->port_write_msg.discard_count);
  386. }
  387. /* Clear interrupt and issue Clear Queue command. This allows
  388. * another port-write to be received.
  389. */
  390. out_be32(&rmu->msg_regs->pwsr, RIO_IPWSR_QFI);
  391. out_be32(&rmu->msg_regs->pwmr, ipwmr | RIO_IPWMR_CQ);
  392. schedule_work(&priv->pw_work);
  393. }
  394. if ((ipwmr & RIO_IPWMR_EIE) && (ipwsr & RIO_IPWSR_TE)) {
  395. priv->port_write_msg.err_count++;
  396. pr_debug("RIO: Port-Write Transaction Err (%d)\n",
  397. priv->port_write_msg.err_count);
  398. /* Clear Transaction Error: port-write controller should be
  399. * disabled when clearing this error
  400. */
  401. out_be32(&rmu->msg_regs->pwmr, ipwmr & ~RIO_IPWMR_PWE);
  402. out_be32(&rmu->msg_regs->pwsr, RIO_IPWSR_TE);
  403. out_be32(&rmu->msg_regs->pwmr, ipwmr);
  404. }
  405. if (ipwsr & RIO_IPWSR_PWD) {
  406. priv->port_write_msg.discard_count++;
  407. pr_debug("RIO: Port Discarded Port-Write Msg(s) (%d)\n",
  408. priv->port_write_msg.discard_count);
  409. out_be32(&rmu->msg_regs->pwsr, RIO_IPWSR_PWD);
  410. }
  411. pw_done:
  412. if (epwisr & RIO_EPWISR_PINT1) {
  413. tmp = in_be32(priv->regs_win + RIO_LTLEDCSR);
  414. pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp);
  415. fsl_rio_port_error_handler(port, 0);
  416. }
  417. if (epwisr & RIO_EPWISR_PINT2) {
  418. tmp = in_be32(priv->regs_win + RIO_LTLEDCSR);
  419. pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp);
  420. fsl_rio_port_error_handler(port, 1);
  421. }
  422. if (epwisr & RIO_EPWISR_MU) {
  423. tmp = in_be32(priv->regs_win + RIO_LTLEDCSR);
  424. pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp);
  425. msg_unit_error_handler(port);
  426. }
  427. return IRQ_HANDLED;
  428. }
  429. static void fsl_pw_dpc(struct work_struct *work)
  430. {
  431. struct rio_priv *priv = container_of(work, struct rio_priv, pw_work);
  432. unsigned long flags;
  433. u32 msg_buffer[RIO_PW_MSG_SIZE/sizeof(u32)];
  434. /*
  435. * Process port-write messages
  436. */
  437. spin_lock_irqsave(&priv->pw_fifo_lock, flags);
  438. while (kfifo_out(&priv->pw_fifo, (unsigned char *)msg_buffer,
  439. RIO_PW_MSG_SIZE)) {
  440. /* Process one message */
  441. spin_unlock_irqrestore(&priv->pw_fifo_lock, flags);
  442. #ifdef DEBUG_PW
  443. {
  444. u32 i;
  445. pr_debug("%s : Port-Write Message:", __func__);
  446. for (i = 0; i < RIO_PW_MSG_SIZE/sizeof(u32); i++) {
  447. if ((i%4) == 0)
  448. pr_debug("\n0x%02x: 0x%08x", i*4,
  449. msg_buffer[i]);
  450. else
  451. pr_debug(" 0x%08x", msg_buffer[i]);
  452. }
  453. pr_debug("\n");
  454. }
  455. #endif
  456. /* Pass the port-write message to RIO core for processing */
  457. rio_inb_pwrite_handler((union rio_pw_msg *)msg_buffer);
  458. spin_lock_irqsave(&priv->pw_fifo_lock, flags);
  459. }
  460. spin_unlock_irqrestore(&priv->pw_fifo_lock, flags);
  461. }
  462. /**
  463. * fsl_rio_pw_enable - enable/disable port-write interface init
  464. * @mport: Master port implementing the port write unit
  465. * @enable: 1=enable; 0=disable port-write message handling
  466. */
  467. int fsl_rio_pw_enable(struct rio_mport *mport, int enable)
  468. {
  469. struct fsl_rmu *rmu;
  470. u32 rval;
  471. rmu = GET_RMM_HANDLE(mport);
  472. rval = in_be32(&rmu->msg_regs->pwmr);
  473. if (enable)
  474. rval |= RIO_IPWMR_PWE;
  475. else
  476. rval &= ~RIO_IPWMR_PWE;
  477. out_be32(&rmu->msg_regs->pwmr, rval);
  478. return 0;
  479. }
  480. /**
  481. * fsl_rio_port_write_init - MPC85xx port write interface init
  482. * @mport: Master port implementing the port write unit
  483. *
  484. * Initializes port write unit hardware and DMA buffer
  485. * ring. Called from fsl_rio_setup(). Returns %0 on success
  486. * or %-ENOMEM on failure.
  487. */
  488. int fsl_rio_port_write_init(struct rio_mport *mport)
  489. {
  490. struct rio_priv *priv = mport->priv;
  491. struct fsl_rmu *rmu;
  492. int rc = 0;
  493. rmu = GET_RMM_HANDLE(mport);
  494. /* Following configurations require a disabled port write controller */
  495. out_be32(&rmu->msg_regs->pwmr,
  496. in_be32(&rmu->msg_regs->pwmr) & ~RIO_IPWMR_PWE);
  497. /* Initialize port write */
  498. priv->port_write_msg.virt = dma_alloc_coherent(priv->dev,
  499. RIO_PW_MSG_SIZE,
  500. &priv->port_write_msg.phys, GFP_KERNEL);
  501. if (!priv->port_write_msg.virt) {
  502. pr_err("RIO: unable allocate port write queue\n");
  503. return -ENOMEM;
  504. }
  505. priv->port_write_msg.err_count = 0;
  506. priv->port_write_msg.discard_count = 0;
  507. /* Point dequeue/enqueue pointers at first entry */
  508. out_be32(&rmu->msg_regs->epwqbar, 0);
  509. out_be32(&rmu->msg_regs->pwqbar, (u32) priv->port_write_msg.phys);
  510. pr_debug("EIPWQBAR: 0x%08x IPWQBAR: 0x%08x\n",
  511. in_be32(&rmu->msg_regs->epwqbar),
  512. in_be32(&rmu->msg_regs->pwqbar));
  513. /* Clear interrupt status IPWSR */
  514. out_be32(&rmu->msg_regs->pwsr,
  515. (RIO_IPWSR_TE | RIO_IPWSR_QFI | RIO_IPWSR_PWD));
  516. /* Configure port write contoller for snooping enable all reporting,
  517. clear queue full */
  518. out_be32(&rmu->msg_regs->pwmr,
  519. RIO_IPWMR_SEN | RIO_IPWMR_QFIE | RIO_IPWMR_EIE | RIO_IPWMR_CQ);
  520. /* Hook up port-write handler */
  521. rc = request_irq(IRQ_RIO_PW(mport), fsl_rio_port_write_handler,
  522. IRQF_SHARED, "port-write", (void *)mport);
  523. if (rc < 0) {
  524. pr_err("MPC85xx RIO: unable to request inbound doorbell irq");
  525. goto err_out;
  526. }
  527. /* Enable Error Interrupt */
  528. out_be32((u32 *)(rio_regs_win + RIO_LTLEECSR), LTLEECSR_ENABLE_ALL);
  529. INIT_WORK(&priv->pw_work, fsl_pw_dpc);
  530. spin_lock_init(&priv->pw_fifo_lock);
  531. if (kfifo_alloc(&priv->pw_fifo, RIO_PW_MSG_SIZE * 32, GFP_KERNEL)) {
  532. pr_err("FIFO allocation failed\n");
  533. rc = -ENOMEM;
  534. goto err_out_irq;
  535. }
  536. pr_debug("IPWMR: 0x%08x IPWSR: 0x%08x\n",
  537. in_be32(&rmu->msg_regs->pwmr),
  538. in_be32(&rmu->msg_regs->pwsr));
  539. return rc;
  540. err_out_irq:
  541. free_irq(IRQ_RIO_PW(mport), (void *)mport);
  542. err_out:
  543. dma_free_coherent(priv->dev, RIO_PW_MSG_SIZE,
  544. priv->port_write_msg.virt,
  545. priv->port_write_msg.phys);
  546. return rc;
  547. }
  548. /**
  549. * fsl_rio_doorbell_send - Send a MPC85xx doorbell message
  550. * @mport: RapidIO master port info
  551. * @index: ID of RapidIO interface
  552. * @destid: Destination ID of target device
  553. * @data: 16-bit info field of RapidIO doorbell message
  554. *
  555. * Sends a MPC85xx doorbell message. Returns %0 on success or
  556. * %-EINVAL on failure.
  557. */
  558. static int fsl_rio_doorbell_send(struct rio_mport *mport,
  559. int index, u16 destid, u16 data)
  560. {
  561. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  562. pr_debug("fsl_doorbell_send: index %d destid %4.4x data %4.4x\n",
  563. index, destid, data);
  564. switch (mport->phy_type) {
  565. case RIO_PHY_PARALLEL:
  566. out_be32(&rmu->dbell_atmu_regs->rowtar, destid << 22);
  567. out_be16(rmu->dbell_win, data);
  568. break;
  569. case RIO_PHY_SERIAL:
  570. /* In the serial version silicons, such as MPC8548, MPC8641,
  571. * below operations is must be.
  572. */
  573. out_be32(&rmu->msg_regs->odmr, 0x00000000);
  574. out_be32(&rmu->msg_regs->odretcr, 0x00000004);
  575. out_be32(&rmu->msg_regs->oddpr, destid << 16);
  576. out_be32(&rmu->msg_regs->oddatr, data);
  577. out_be32(&rmu->msg_regs->odmr, 0x00000001);
  578. break;
  579. }
  580. return 0;
  581. }
  582. /**
  583. * fsl_add_outb_message - Add message to the MPC85xx outbound message queue
  584. * @mport: Master port with outbound message queue
  585. * @rdev: Target of outbound message
  586. * @mbox: Outbound mailbox
  587. * @buffer: Message to add to outbound queue
  588. * @len: Length of message
  589. *
  590. * Adds the @buffer message to the MPC85xx outbound message queue. Returns
  591. * %0 on success or %-EINVAL on failure.
  592. */
  593. static int
  594. fsl_add_outb_message(struct rio_mport *mport, struct rio_dev *rdev, int mbox,
  595. void *buffer, size_t len)
  596. {
  597. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  598. u32 omr;
  599. struct rio_tx_desc *desc = (struct rio_tx_desc *)rmu->msg_tx_ring.virt
  600. + rmu->msg_tx_ring.tx_slot;
  601. int ret = 0;
  602. pr_debug("RIO: fsl_add_outb_message(): destid %4.4x mbox %d buffer " \
  603. "%8.8x len %8.8x\n", rdev->destid, mbox, (int)buffer, len);
  604. if ((len < 8) || (len > RIO_MAX_MSG_SIZE)) {
  605. ret = -EINVAL;
  606. goto out;
  607. }
  608. /* Copy and clear rest of buffer */
  609. memcpy(rmu->msg_tx_ring.virt_buffer[rmu->msg_tx_ring.tx_slot], buffer,
  610. len);
  611. if (len < (RIO_MAX_MSG_SIZE - 4))
  612. memset(rmu->msg_tx_ring.virt_buffer[rmu->msg_tx_ring.tx_slot]
  613. + len, 0, RIO_MAX_MSG_SIZE - len);
  614. switch (mport->phy_type) {
  615. case RIO_PHY_PARALLEL:
  616. /* Set mbox field for message */
  617. desc->dport = mbox & 0x3;
  618. /* Enable EOMI interrupt, set priority, and set destid */
  619. desc->dattr = 0x28000000 | (rdev->destid << 2);
  620. break;
  621. case RIO_PHY_SERIAL:
  622. /* Set mbox field for message, and set destid */
  623. desc->dport = (rdev->destid << 16) | (mbox & 0x3);
  624. /* Enable EOMI interrupt and priority */
  625. desc->dattr = 0x28000000;
  626. break;
  627. }
  628. /* Set transfer size aligned to next power of 2 (in double words) */
  629. desc->dwcnt = is_power_of_2(len) ? len : 1 << get_bitmask_order(len);
  630. /* Set snooping and source buffer address */
  631. desc->saddr = 0x00000004
  632. | rmu->msg_tx_ring.phys_buffer[rmu->msg_tx_ring.tx_slot];
  633. /* Increment enqueue pointer */
  634. omr = in_be32(&rmu->msg_regs->omr);
  635. out_be32(&rmu->msg_regs->omr, omr | RIO_MSG_OMR_MUI);
  636. /* Go to next descriptor */
  637. if (++rmu->msg_tx_ring.tx_slot == rmu->msg_tx_ring.size)
  638. rmu->msg_tx_ring.tx_slot = 0;
  639. out:
  640. return ret;
  641. }
  642. /**
  643. * fsl_open_outb_mbox - Initialize MPC85xx outbound mailbox
  644. * @mport: Master port implementing the outbound message unit
  645. * @dev_id: Device specific pointer to pass on event
  646. * @mbox: Mailbox to open
  647. * @entries: Number of entries in the outbound mailbox ring
  648. *
  649. * Initializes buffer ring, request the outbound message interrupt,
  650. * and enables the outbound message unit. Returns %0 on success and
  651. * %-EINVAL or %-ENOMEM on failure.
  652. */
  653. static int
  654. fsl_open_outb_mbox(struct rio_mport *mport, void *dev_id, int mbox, int entries)
  655. {
  656. int i, j, rc = 0;
  657. struct rio_priv *priv = mport->priv;
  658. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  659. if ((entries < RIO_MIN_TX_RING_SIZE) ||
  660. (entries > RIO_MAX_TX_RING_SIZE) || (!is_power_of_2(entries))) {
  661. rc = -EINVAL;
  662. goto out;
  663. }
  664. /* Initialize shadow copy ring */
  665. rmu->msg_tx_ring.dev_id = dev_id;
  666. rmu->msg_tx_ring.size = entries;
  667. for (i = 0; i < rmu->msg_tx_ring.size; i++) {
  668. rmu->msg_tx_ring.virt_buffer[i] =
  669. dma_alloc_coherent(priv->dev, RIO_MSG_BUFFER_SIZE,
  670. &rmu->msg_tx_ring.phys_buffer[i], GFP_KERNEL);
  671. if (!rmu->msg_tx_ring.virt_buffer[i]) {
  672. rc = -ENOMEM;
  673. for (j = 0; j < rmu->msg_tx_ring.size; j++)
  674. if (rmu->msg_tx_ring.virt_buffer[j])
  675. dma_free_coherent(priv->dev,
  676. RIO_MSG_BUFFER_SIZE,
  677. rmu->msg_tx_ring.
  678. virt_buffer[j],
  679. rmu->msg_tx_ring.
  680. phys_buffer[j]);
  681. goto out;
  682. }
  683. }
  684. /* Initialize outbound message descriptor ring */
  685. rmu->msg_tx_ring.virt = dma_alloc_coherent(priv->dev,
  686. rmu->msg_tx_ring.size * RIO_MSG_DESC_SIZE,
  687. &rmu->msg_tx_ring.phys, GFP_KERNEL);
  688. if (!rmu->msg_tx_ring.virt) {
  689. rc = -ENOMEM;
  690. goto out_dma;
  691. }
  692. memset(rmu->msg_tx_ring.virt, 0,
  693. rmu->msg_tx_ring.size * RIO_MSG_DESC_SIZE);
  694. rmu->msg_tx_ring.tx_slot = 0;
  695. /* Point dequeue/enqueue pointers at first entry in ring */
  696. out_be32(&rmu->msg_regs->odqdpar, rmu->msg_tx_ring.phys);
  697. out_be32(&rmu->msg_regs->odqepar, rmu->msg_tx_ring.phys);
  698. /* Configure for snooping */
  699. out_be32(&rmu->msg_regs->osar, 0x00000004);
  700. /* Clear interrupt status */
  701. out_be32(&rmu->msg_regs->osr, 0x000000b3);
  702. /* Hook up outbound message handler */
  703. rc = request_irq(IRQ_RIO_TX(mport), fsl_rio_tx_handler, 0,
  704. "msg_tx", (void *)mport);
  705. if (rc < 0)
  706. goto out_irq;
  707. /*
  708. * Configure outbound message unit
  709. * Snooping
  710. * Interrupts (all enabled, except QEIE)
  711. * Chaining mode
  712. * Disable
  713. */
  714. out_be32(&rmu->msg_regs->omr, 0x00100220);
  715. /* Set number of entries */
  716. out_be32(&rmu->msg_regs->omr,
  717. in_be32(&rmu->msg_regs->omr) |
  718. ((get_bitmask_order(entries) - 2) << 12));
  719. /* Now enable the unit */
  720. out_be32(&rmu->msg_regs->omr, in_be32(&rmu->msg_regs->omr) | 0x1);
  721. out:
  722. return rc;
  723. out_irq:
  724. dma_free_coherent(priv->dev,
  725. rmu->msg_tx_ring.size * RIO_MSG_DESC_SIZE,
  726. rmu->msg_tx_ring.virt, rmu->msg_tx_ring.phys);
  727. out_dma:
  728. for (i = 0; i < rmu->msg_tx_ring.size; i++)
  729. dma_free_coherent(priv->dev, RIO_MSG_BUFFER_SIZE,
  730. rmu->msg_tx_ring.virt_buffer[i],
  731. rmu->msg_tx_ring.phys_buffer[i]);
  732. return rc;
  733. }
  734. /**
  735. * fsl_close_outb_mbox - Shut down MPC85xx outbound mailbox
  736. * @mport: Master port implementing the outbound message unit
  737. * @mbox: Mailbox to close
  738. *
  739. * Disables the outbound message unit, free all buffers, and
  740. * frees the outbound message interrupt.
  741. */
  742. static void fsl_close_outb_mbox(struct rio_mport *mport, int mbox)
  743. {
  744. struct rio_priv *priv = mport->priv;
  745. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  746. /* Disable inbound message unit */
  747. out_be32(&rmu->msg_regs->omr, 0);
  748. /* Free ring */
  749. dma_free_coherent(priv->dev,
  750. rmu->msg_tx_ring.size * RIO_MSG_DESC_SIZE,
  751. rmu->msg_tx_ring.virt, rmu->msg_tx_ring.phys);
  752. /* Free interrupt */
  753. free_irq(IRQ_RIO_TX(mport), (void *)mport);
  754. }
  755. /**
  756. * fsl_open_inb_mbox - Initialize MPC85xx inbound mailbox
  757. * @mport: Master port implementing the inbound message unit
  758. * @dev_id: Device specific pointer to pass on event
  759. * @mbox: Mailbox to open
  760. * @entries: Number of entries in the inbound mailbox ring
  761. *
  762. * Initializes buffer ring, request the inbound message interrupt,
  763. * and enables the inbound message unit. Returns %0 on success
  764. * and %-EINVAL or %-ENOMEM on failure.
  765. */
  766. static int
  767. fsl_open_inb_mbox(struct rio_mport *mport, void *dev_id, int mbox, int entries)
  768. {
  769. int i, rc = 0;
  770. struct rio_priv *priv = mport->priv;
  771. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  772. if ((entries < RIO_MIN_RX_RING_SIZE) ||
  773. (entries > RIO_MAX_RX_RING_SIZE) || (!is_power_of_2(entries))) {
  774. rc = -EINVAL;
  775. goto out;
  776. }
  777. /* Initialize client buffer ring */
  778. rmu->msg_rx_ring.dev_id = dev_id;
  779. rmu->msg_rx_ring.size = entries;
  780. rmu->msg_rx_ring.rx_slot = 0;
  781. for (i = 0; i < rmu->msg_rx_ring.size; i++)
  782. rmu->msg_rx_ring.virt_buffer[i] = NULL;
  783. /* Initialize inbound message ring */
  784. rmu->msg_rx_ring.virt = dma_alloc_coherent(priv->dev,
  785. rmu->msg_rx_ring.size * RIO_MAX_MSG_SIZE,
  786. &rmu->msg_rx_ring.phys, GFP_KERNEL);
  787. if (!rmu->msg_rx_ring.virt) {
  788. rc = -ENOMEM;
  789. goto out;
  790. }
  791. /* Point dequeue/enqueue pointers at first entry in ring */
  792. out_be32(&rmu->msg_regs->ifqdpar, (u32) rmu->msg_rx_ring.phys);
  793. out_be32(&rmu->msg_regs->ifqepar, (u32) rmu->msg_rx_ring.phys);
  794. /* Clear interrupt status */
  795. out_be32(&rmu->msg_regs->isr, 0x00000091);
  796. /* Hook up inbound message handler */
  797. rc = request_irq(IRQ_RIO_RX(mport), fsl_rio_rx_handler, 0,
  798. "msg_rx", (void *)mport);
  799. if (rc < 0) {
  800. dma_free_coherent(priv->dev, RIO_MSG_BUFFER_SIZE,
  801. rmu->msg_tx_ring.virt_buffer[i],
  802. rmu->msg_tx_ring.phys_buffer[i]);
  803. goto out;
  804. }
  805. /*
  806. * Configure inbound message unit:
  807. * Snooping
  808. * 4KB max message size
  809. * Unmask all interrupt sources
  810. * Disable
  811. */
  812. out_be32(&rmu->msg_regs->imr, 0x001b0060);
  813. /* Set number of queue entries */
  814. setbits32(&rmu->msg_regs->imr, (get_bitmask_order(entries) - 2) << 12);
  815. /* Now enable the unit */
  816. setbits32(&rmu->msg_regs->imr, 0x1);
  817. out:
  818. return rc;
  819. }
  820. /**
  821. * fsl_close_inb_mbox - Shut down MPC85xx inbound mailbox
  822. * @mport: Master port implementing the inbound message unit
  823. * @mbox: Mailbox to close
  824. *
  825. * Disables the inbound message unit, free all buffers, and
  826. * frees the inbound message interrupt.
  827. */
  828. static void fsl_close_inb_mbox(struct rio_mport *mport, int mbox)
  829. {
  830. struct rio_priv *priv = mport->priv;
  831. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  832. /* Disable inbound message unit */
  833. out_be32(&rmu->msg_regs->imr, 0);
  834. /* Free ring */
  835. dma_free_coherent(priv->dev, rmu->msg_rx_ring.size * RIO_MAX_MSG_SIZE,
  836. rmu->msg_rx_ring.virt, rmu->msg_rx_ring.phys);
  837. /* Free interrupt */
  838. free_irq(IRQ_RIO_RX(mport), (void *)mport);
  839. }
  840. /**
  841. * fsl_add_inb_buffer - Add buffer to the MPC85xx inbound message queue
  842. * @mport: Master port implementing the inbound message unit
  843. * @mbox: Inbound mailbox number
  844. * @buf: Buffer to add to inbound queue
  845. *
  846. * Adds the @buf buffer to the MPC85xx inbound message queue. Returns
  847. * %0 on success or %-EINVAL on failure.
  848. */
  849. static int fsl_add_inb_buffer(struct rio_mport *mport, int mbox, void *buf)
  850. {
  851. int rc = 0;
  852. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  853. pr_debug("RIO: fsl_add_inb_buffer(), msg_rx_ring.rx_slot %d\n",
  854. rmu->msg_rx_ring.rx_slot);
  855. if (rmu->msg_rx_ring.virt_buffer[rmu->msg_rx_ring.rx_slot]) {
  856. printk(KERN_ERR
  857. "RIO: error adding inbound buffer %d, buffer exists\n",
  858. rmu->msg_rx_ring.rx_slot);
  859. rc = -EINVAL;
  860. goto out;
  861. }
  862. rmu->msg_rx_ring.virt_buffer[rmu->msg_rx_ring.rx_slot] = buf;
  863. if (++rmu->msg_rx_ring.rx_slot == rmu->msg_rx_ring.size)
  864. rmu->msg_rx_ring.rx_slot = 0;
  865. out:
  866. return rc;
  867. }
  868. /**
  869. * fsl_get_inb_message - Fetch inbound message from the MPC85xx message unit
  870. * @mport: Master port implementing the inbound message unit
  871. * @mbox: Inbound mailbox number
  872. *
  873. * Gets the next available inbound message from the inbound message queue.
  874. * A pointer to the message is returned on success or NULL on failure.
  875. */
  876. static void *fsl_get_inb_message(struct rio_mport *mport, int mbox)
  877. {
  878. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  879. u32 phys_buf, virt_buf;
  880. void *buf = NULL;
  881. int buf_idx;
  882. phys_buf = in_be32(&rmu->msg_regs->ifqdpar);
  883. /* If no more messages, then bail out */
  884. if (phys_buf == in_be32(&rmu->msg_regs->ifqepar))
  885. goto out2;
  886. virt_buf = (u32) rmu->msg_rx_ring.virt + (phys_buf
  887. - rmu->msg_rx_ring.phys);
  888. buf_idx = (phys_buf - rmu->msg_rx_ring.phys) / RIO_MAX_MSG_SIZE;
  889. buf = rmu->msg_rx_ring.virt_buffer[buf_idx];
  890. if (!buf) {
  891. printk(KERN_ERR
  892. "RIO: inbound message copy failed, no buffers\n");
  893. goto out1;
  894. }
  895. /* Copy max message size, caller is expected to allocate that big */
  896. memcpy(buf, (void *)virt_buf, RIO_MAX_MSG_SIZE);
  897. /* Clear the available buffer */
  898. rmu->msg_rx_ring.virt_buffer[buf_idx] = NULL;
  899. out1:
  900. setbits32(&rmu->msg_regs->imr, RIO_MSG_IMR_MI);
  901. out2:
  902. return buf;
  903. }
  904. /**
  905. * fsl_rio_doorbell_init - MPC85xx doorbell interface init
  906. * @mport: Master port implementing the inbound doorbell unit
  907. *
  908. * Initializes doorbell unit hardware and inbound DMA buffer
  909. * ring. Called from fsl_rio_setup(). Returns %0 on success
  910. * or %-ENOMEM on failure.
  911. */
  912. static int fsl_rio_doorbell_init(struct rio_mport *mport)
  913. {
  914. struct rio_priv *priv = mport->priv;
  915. struct fsl_rmu *rmu = GET_RMM_HANDLE(mport);
  916. int rc = 0;
  917. /* Map outbound doorbell window immediately after maintenance window */
  918. rmu->dbell_win = ioremap(mport->iores.start + RIO_MAINT_WIN_SIZE,
  919. RIO_DBELL_WIN_SIZE);
  920. if (!rmu->dbell_win) {
  921. printk(KERN_ERR
  922. "RIO: unable to map outbound doorbell window\n");
  923. rc = -ENOMEM;
  924. goto out;
  925. }
  926. /* Initialize inbound doorbells */
  927. rmu->dbell_ring.virt = dma_alloc_coherent(priv->dev, 512 *
  928. DOORBELL_MESSAGE_SIZE, &rmu->dbell_ring.phys, GFP_KERNEL);
  929. if (!rmu->dbell_ring.virt) {
  930. printk(KERN_ERR "RIO: unable allocate inbound doorbell ring\n");
  931. rc = -ENOMEM;
  932. iounmap(rmu->dbell_win);
  933. goto out;
  934. }
  935. /* Point dequeue/enqueue pointers at first entry in ring */
  936. out_be32(&rmu->msg_regs->dqdpar, (u32) rmu->dbell_ring.phys);
  937. out_be32(&rmu->msg_regs->dqepar, (u32) rmu->dbell_ring.phys);
  938. /* Clear interrupt status */
  939. out_be32(&rmu->msg_regs->dsr, 0x00000091);
  940. /* Hook up doorbell handler */
  941. rc = request_irq(IRQ_RIO_BELL(mport), fsl_rio_dbell_handler, 0,
  942. "dbell_rx", (void *)mport);
  943. if (rc < 0) {
  944. iounmap(rmu->dbell_win);
  945. dma_free_coherent(priv->dev, 512 * DOORBELL_MESSAGE_SIZE,
  946. rmu->dbell_ring.virt, rmu->dbell_ring.phys);
  947. printk(KERN_ERR
  948. "MPC85xx RIO: unable to request inbound doorbell irq");
  949. goto out;
  950. }
  951. /* Configure doorbells for snooping, 512 entries, and enable */
  952. out_be32(&rmu->msg_regs->dmr, 0x00108161);
  953. out:
  954. return rc;
  955. }
  956. int fsl_rio_setup_rmu(struct rio_mport *mport, struct device_node *node)
  957. {
  958. struct rio_priv *priv;
  959. struct fsl_rmu *rmu;
  960. struct rio_ops *ops;
  961. if (!mport || !mport->priv || !node)
  962. return -1;
  963. rmu = kzalloc(sizeof(struct fsl_rmu), GFP_KERNEL);
  964. if (!rmu)
  965. return -ENOMEM;
  966. priv = mport->priv;
  967. priv->rmm_handle = rmu;
  968. rmu->dbell_atmu_regs = priv->atmu_regs + 2;
  969. rmu->msg_regs = (struct rio_msg_regs *)(priv->regs_win +
  970. ((mport->phy_type == RIO_PHY_SERIAL) ?
  971. RIO_S_MSG_REGS_OFFSET : RIO_P_MSG_REGS_OFFSET));
  972. rmu->bellirq = irq_of_parse_and_map(node, 2);
  973. rmu->txirq = irq_of_parse_and_map(node, 3);
  974. rmu->rxirq = irq_of_parse_and_map(node, 4);
  975. dev_info(priv->dev, "bellirq: %d, txirq: %d, rxirq %d\n",
  976. rmu->bellirq, rmu->txirq, rmu->rxirq);
  977. ops = mport->ops;
  978. ops->dsend = fsl_rio_doorbell_send;
  979. ops->open_outb_mbox = fsl_open_outb_mbox;
  980. ops->open_inb_mbox = fsl_open_inb_mbox;
  981. ops->close_outb_mbox = fsl_close_outb_mbox;
  982. ops->close_inb_mbox = fsl_close_inb_mbox;
  983. ops->add_outb_message = fsl_add_outb_message;
  984. ops->add_inb_buffer = fsl_add_inb_buffer;
  985. ops->get_inb_message = fsl_get_inb_message;
  986. rio_init_dbell_res(&mport->riores[RIO_DOORBELL_RESOURCE], 0, 0xffff);
  987. rio_init_mbox_res(&mport->riores[RIO_INB_MBOX_RESOURCE], 0, 0);
  988. rio_init_mbox_res(&mport->riores[RIO_OUTB_MBOX_RESOURCE], 0, 0);
  989. /* Configure outbound doorbell window */
  990. out_be32(&rmu->dbell_atmu_regs->rowbar,
  991. (mport->iores.start + RIO_MAINT_WIN_SIZE) >> 12);
  992. /* 4k window size */
  993. out_be32(&rmu->dbell_atmu_regs->rowar, 0x8004200b);
  994. fsl_rio_doorbell_init(mport);
  995. return 0;
  996. }