evergreen.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  42. {
  43. u16 ctl, v;
  44. int cap, err;
  45. cap = pci_pcie_cap(rdev->pdev);
  46. if (!cap)
  47. return;
  48. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  49. if (err)
  50. return;
  51. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  52. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  53. * to avoid hangs or perfomance issues
  54. */
  55. if ((v == 0) || (v == 6) || (v == 7)) {
  56. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  57. ctl |= (2 << 12);
  58. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  59. }
  60. }
  61. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  62. {
  63. /* enable the pflip int */
  64. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  65. }
  66. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  67. {
  68. /* disable the pflip int */
  69. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  70. }
  71. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  72. {
  73. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  74. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  75. int i;
  76. /* Lock the graphics update lock */
  77. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  78. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  79. /* update the scanout addresses */
  80. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  81. upper_32_bits(crtc_base));
  82. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  83. (u32)crtc_base);
  84. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  85. upper_32_bits(crtc_base));
  86. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  87. (u32)crtc_base);
  88. /* Wait for update_pending to go high. */
  89. for (i = 0; i < rdev->usec_timeout; i++) {
  90. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  91. break;
  92. udelay(1);
  93. }
  94. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  95. /* Unlock the lock, so double-buffering can take place inside vblank */
  96. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  97. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  98. /* Return current update_pending status: */
  99. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  100. }
  101. /* get temperature in millidegrees */
  102. int evergreen_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp, toffset;
  105. int actual_temp = 0;
  106. if (rdev->family == CHIP_JUNIPER) {
  107. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  108. TOFFSET_SHIFT;
  109. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  110. TS0_ADC_DOUT_SHIFT;
  111. if (toffset & 0x100)
  112. actual_temp = temp / 2 - (0x200 - toffset);
  113. else
  114. actual_temp = temp / 2 + toffset;
  115. actual_temp = actual_temp * 1000;
  116. } else {
  117. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  118. ASIC_T_SHIFT;
  119. if (temp & 0x400)
  120. actual_temp = -256;
  121. else if (temp & 0x200)
  122. actual_temp = 255;
  123. else if (temp & 0x100) {
  124. actual_temp = temp & 0x1ff;
  125. actual_temp |= ~0x1ff;
  126. } else
  127. actual_temp = temp & 0xff;
  128. actual_temp = (actual_temp * 1000) / 2;
  129. }
  130. return actual_temp;
  131. }
  132. int sumo_get_temp(struct radeon_device *rdev)
  133. {
  134. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  135. int actual_temp = temp - 49;
  136. return actual_temp * 1000;
  137. }
  138. void sumo_pm_init_profile(struct radeon_device *rdev)
  139. {
  140. int idx;
  141. /* default */
  142. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  143. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  144. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  145. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  146. /* low,mid sh/mh */
  147. if (rdev->flags & RADEON_IS_MOBILITY)
  148. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  149. else
  150. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  156. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  157. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  160. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  161. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  163. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  164. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  165. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  166. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  167. /* high sh/mh */
  168. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  169. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  170. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  171. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  173. rdev->pm.power_state[idx].num_clock_modes - 1;
  174. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  175. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  178. rdev->pm.power_state[idx].num_clock_modes - 1;
  179. }
  180. void evergreen_pm_misc(struct radeon_device *rdev)
  181. {
  182. int req_ps_idx = rdev->pm.requested_power_state_index;
  183. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  185. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  186. if (voltage->type == VOLTAGE_SW) {
  187. /* 0xff01 is a flag rather then an actual voltage */
  188. if (voltage->voltage == 0xff01)
  189. return;
  190. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  191. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  192. rdev->pm.current_vddc = voltage->voltage;
  193. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  194. }
  195. /* 0xff01 is a flag rather then an actual voltage */
  196. if (voltage->vddci == 0xff01)
  197. return;
  198. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  199. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  200. rdev->pm.current_vddci = voltage->vddci;
  201. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  202. }
  203. }
  204. }
  205. void evergreen_pm_prepare(struct radeon_device *rdev)
  206. {
  207. struct drm_device *ddev = rdev->ddev;
  208. struct drm_crtc *crtc;
  209. struct radeon_crtc *radeon_crtc;
  210. u32 tmp;
  211. /* disable any active CRTCs */
  212. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  213. radeon_crtc = to_radeon_crtc(crtc);
  214. if (radeon_crtc->enabled) {
  215. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  216. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  217. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  218. }
  219. }
  220. }
  221. void evergreen_pm_finish(struct radeon_device *rdev)
  222. {
  223. struct drm_device *ddev = rdev->ddev;
  224. struct drm_crtc *crtc;
  225. struct radeon_crtc *radeon_crtc;
  226. u32 tmp;
  227. /* enable any active CRTCs */
  228. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  229. radeon_crtc = to_radeon_crtc(crtc);
  230. if (radeon_crtc->enabled) {
  231. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  232. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  233. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  234. }
  235. }
  236. }
  237. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  238. {
  239. bool connected = false;
  240. switch (hpd) {
  241. case RADEON_HPD_1:
  242. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  243. connected = true;
  244. break;
  245. case RADEON_HPD_2:
  246. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  247. connected = true;
  248. break;
  249. case RADEON_HPD_3:
  250. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  251. connected = true;
  252. break;
  253. case RADEON_HPD_4:
  254. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  255. connected = true;
  256. break;
  257. case RADEON_HPD_5:
  258. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  259. connected = true;
  260. break;
  261. case RADEON_HPD_6:
  262. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  263. connected = true;
  264. break;
  265. default:
  266. break;
  267. }
  268. return connected;
  269. }
  270. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  271. enum radeon_hpd_id hpd)
  272. {
  273. u32 tmp;
  274. bool connected = evergreen_hpd_sense(rdev, hpd);
  275. switch (hpd) {
  276. case RADEON_HPD_1:
  277. tmp = RREG32(DC_HPD1_INT_CONTROL);
  278. if (connected)
  279. tmp &= ~DC_HPDx_INT_POLARITY;
  280. else
  281. tmp |= DC_HPDx_INT_POLARITY;
  282. WREG32(DC_HPD1_INT_CONTROL, tmp);
  283. break;
  284. case RADEON_HPD_2:
  285. tmp = RREG32(DC_HPD2_INT_CONTROL);
  286. if (connected)
  287. tmp &= ~DC_HPDx_INT_POLARITY;
  288. else
  289. tmp |= DC_HPDx_INT_POLARITY;
  290. WREG32(DC_HPD2_INT_CONTROL, tmp);
  291. break;
  292. case RADEON_HPD_3:
  293. tmp = RREG32(DC_HPD3_INT_CONTROL);
  294. if (connected)
  295. tmp &= ~DC_HPDx_INT_POLARITY;
  296. else
  297. tmp |= DC_HPDx_INT_POLARITY;
  298. WREG32(DC_HPD3_INT_CONTROL, tmp);
  299. break;
  300. case RADEON_HPD_4:
  301. tmp = RREG32(DC_HPD4_INT_CONTROL);
  302. if (connected)
  303. tmp &= ~DC_HPDx_INT_POLARITY;
  304. else
  305. tmp |= DC_HPDx_INT_POLARITY;
  306. WREG32(DC_HPD4_INT_CONTROL, tmp);
  307. break;
  308. case RADEON_HPD_5:
  309. tmp = RREG32(DC_HPD5_INT_CONTROL);
  310. if (connected)
  311. tmp &= ~DC_HPDx_INT_POLARITY;
  312. else
  313. tmp |= DC_HPDx_INT_POLARITY;
  314. WREG32(DC_HPD5_INT_CONTROL, tmp);
  315. break;
  316. case RADEON_HPD_6:
  317. tmp = RREG32(DC_HPD6_INT_CONTROL);
  318. if (connected)
  319. tmp &= ~DC_HPDx_INT_POLARITY;
  320. else
  321. tmp |= DC_HPDx_INT_POLARITY;
  322. WREG32(DC_HPD6_INT_CONTROL, tmp);
  323. break;
  324. default:
  325. break;
  326. }
  327. }
  328. void evergreen_hpd_init(struct radeon_device *rdev)
  329. {
  330. struct drm_device *dev = rdev->ddev;
  331. struct drm_connector *connector;
  332. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  333. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  334. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  335. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  336. switch (radeon_connector->hpd.hpd) {
  337. case RADEON_HPD_1:
  338. WREG32(DC_HPD1_CONTROL, tmp);
  339. rdev->irq.hpd[0] = true;
  340. break;
  341. case RADEON_HPD_2:
  342. WREG32(DC_HPD2_CONTROL, tmp);
  343. rdev->irq.hpd[1] = true;
  344. break;
  345. case RADEON_HPD_3:
  346. WREG32(DC_HPD3_CONTROL, tmp);
  347. rdev->irq.hpd[2] = true;
  348. break;
  349. case RADEON_HPD_4:
  350. WREG32(DC_HPD4_CONTROL, tmp);
  351. rdev->irq.hpd[3] = true;
  352. break;
  353. case RADEON_HPD_5:
  354. WREG32(DC_HPD5_CONTROL, tmp);
  355. rdev->irq.hpd[4] = true;
  356. break;
  357. case RADEON_HPD_6:
  358. WREG32(DC_HPD6_CONTROL, tmp);
  359. rdev->irq.hpd[5] = true;
  360. break;
  361. default:
  362. break;
  363. }
  364. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  365. }
  366. if (rdev->irq.installed)
  367. evergreen_irq_set(rdev);
  368. }
  369. void evergreen_hpd_fini(struct radeon_device *rdev)
  370. {
  371. struct drm_device *dev = rdev->ddev;
  372. struct drm_connector *connector;
  373. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  374. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  375. switch (radeon_connector->hpd.hpd) {
  376. case RADEON_HPD_1:
  377. WREG32(DC_HPD1_CONTROL, 0);
  378. rdev->irq.hpd[0] = false;
  379. break;
  380. case RADEON_HPD_2:
  381. WREG32(DC_HPD2_CONTROL, 0);
  382. rdev->irq.hpd[1] = false;
  383. break;
  384. case RADEON_HPD_3:
  385. WREG32(DC_HPD3_CONTROL, 0);
  386. rdev->irq.hpd[2] = false;
  387. break;
  388. case RADEON_HPD_4:
  389. WREG32(DC_HPD4_CONTROL, 0);
  390. rdev->irq.hpd[3] = false;
  391. break;
  392. case RADEON_HPD_5:
  393. WREG32(DC_HPD5_CONTROL, 0);
  394. rdev->irq.hpd[4] = false;
  395. break;
  396. case RADEON_HPD_6:
  397. WREG32(DC_HPD6_CONTROL, 0);
  398. rdev->irq.hpd[5] = false;
  399. break;
  400. default:
  401. break;
  402. }
  403. }
  404. }
  405. /* watermark setup */
  406. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  407. struct radeon_crtc *radeon_crtc,
  408. struct drm_display_mode *mode,
  409. struct drm_display_mode *other_mode)
  410. {
  411. u32 tmp;
  412. /*
  413. * Line Buffer Setup
  414. * There are 3 line buffers, each one shared by 2 display controllers.
  415. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  416. * the display controllers. The paritioning is done via one of four
  417. * preset allocations specified in bits 2:0:
  418. * first display controller
  419. * 0 - first half of lb (3840 * 2)
  420. * 1 - first 3/4 of lb (5760 * 2)
  421. * 2 - whole lb (7680 * 2), other crtc must be disabled
  422. * 3 - first 1/4 of lb (1920 * 2)
  423. * second display controller
  424. * 4 - second half of lb (3840 * 2)
  425. * 5 - second 3/4 of lb (5760 * 2)
  426. * 6 - whole lb (7680 * 2), other crtc must be disabled
  427. * 7 - last 1/4 of lb (1920 * 2)
  428. */
  429. /* this can get tricky if we have two large displays on a paired group
  430. * of crtcs. Ideally for multiple large displays we'd assign them to
  431. * non-linked crtcs for maximum line buffer allocation.
  432. */
  433. if (radeon_crtc->base.enabled && mode) {
  434. if (other_mode)
  435. tmp = 0; /* 1/2 */
  436. else
  437. tmp = 2; /* whole */
  438. } else
  439. tmp = 0;
  440. /* second controller of the pair uses second half of the lb */
  441. if (radeon_crtc->crtc_id % 2)
  442. tmp += 4;
  443. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  444. if (radeon_crtc->base.enabled && mode) {
  445. switch (tmp) {
  446. case 0:
  447. case 4:
  448. default:
  449. if (ASIC_IS_DCE5(rdev))
  450. return 4096 * 2;
  451. else
  452. return 3840 * 2;
  453. case 1:
  454. case 5:
  455. if (ASIC_IS_DCE5(rdev))
  456. return 6144 * 2;
  457. else
  458. return 5760 * 2;
  459. case 2:
  460. case 6:
  461. if (ASIC_IS_DCE5(rdev))
  462. return 8192 * 2;
  463. else
  464. return 7680 * 2;
  465. case 3:
  466. case 7:
  467. if (ASIC_IS_DCE5(rdev))
  468. return 2048 * 2;
  469. else
  470. return 1920 * 2;
  471. }
  472. }
  473. /* controller not enabled, so no lb used */
  474. return 0;
  475. }
  476. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  477. {
  478. u32 tmp = RREG32(MC_SHARED_CHMAP);
  479. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  480. case 0:
  481. default:
  482. return 1;
  483. case 1:
  484. return 2;
  485. case 2:
  486. return 4;
  487. case 3:
  488. return 8;
  489. }
  490. }
  491. struct evergreen_wm_params {
  492. u32 dram_channels; /* number of dram channels */
  493. u32 yclk; /* bandwidth per dram data pin in kHz */
  494. u32 sclk; /* engine clock in kHz */
  495. u32 disp_clk; /* display clock in kHz */
  496. u32 src_width; /* viewport width */
  497. u32 active_time; /* active display time in ns */
  498. u32 blank_time; /* blank time in ns */
  499. bool interlaced; /* mode is interlaced */
  500. fixed20_12 vsc; /* vertical scale ratio */
  501. u32 num_heads; /* number of active crtcs */
  502. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  503. u32 lb_size; /* line buffer allocated to pipe */
  504. u32 vtaps; /* vertical scaler taps */
  505. };
  506. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  507. {
  508. /* Calculate DRAM Bandwidth and the part allocated to display. */
  509. fixed20_12 dram_efficiency; /* 0.7 */
  510. fixed20_12 yclk, dram_channels, bandwidth;
  511. fixed20_12 a;
  512. a.full = dfixed_const(1000);
  513. yclk.full = dfixed_const(wm->yclk);
  514. yclk.full = dfixed_div(yclk, a);
  515. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  516. a.full = dfixed_const(10);
  517. dram_efficiency.full = dfixed_const(7);
  518. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  519. bandwidth.full = dfixed_mul(dram_channels, yclk);
  520. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  521. return dfixed_trunc(bandwidth);
  522. }
  523. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  524. {
  525. /* Calculate DRAM Bandwidth and the part allocated to display. */
  526. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  527. fixed20_12 yclk, dram_channels, bandwidth;
  528. fixed20_12 a;
  529. a.full = dfixed_const(1000);
  530. yclk.full = dfixed_const(wm->yclk);
  531. yclk.full = dfixed_div(yclk, a);
  532. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  533. a.full = dfixed_const(10);
  534. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  535. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  536. bandwidth.full = dfixed_mul(dram_channels, yclk);
  537. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  538. return dfixed_trunc(bandwidth);
  539. }
  540. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  541. {
  542. /* Calculate the display Data return Bandwidth */
  543. fixed20_12 return_efficiency; /* 0.8 */
  544. fixed20_12 sclk, bandwidth;
  545. fixed20_12 a;
  546. a.full = dfixed_const(1000);
  547. sclk.full = dfixed_const(wm->sclk);
  548. sclk.full = dfixed_div(sclk, a);
  549. a.full = dfixed_const(10);
  550. return_efficiency.full = dfixed_const(8);
  551. return_efficiency.full = dfixed_div(return_efficiency, a);
  552. a.full = dfixed_const(32);
  553. bandwidth.full = dfixed_mul(a, sclk);
  554. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  555. return dfixed_trunc(bandwidth);
  556. }
  557. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  558. {
  559. /* Calculate the DMIF Request Bandwidth */
  560. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  561. fixed20_12 disp_clk, bandwidth;
  562. fixed20_12 a;
  563. a.full = dfixed_const(1000);
  564. disp_clk.full = dfixed_const(wm->disp_clk);
  565. disp_clk.full = dfixed_div(disp_clk, a);
  566. a.full = dfixed_const(10);
  567. disp_clk_request_efficiency.full = dfixed_const(8);
  568. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  569. a.full = dfixed_const(32);
  570. bandwidth.full = dfixed_mul(a, disp_clk);
  571. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  572. return dfixed_trunc(bandwidth);
  573. }
  574. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  575. {
  576. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  577. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  578. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  579. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  580. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  581. }
  582. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  583. {
  584. /* Calculate the display mode Average Bandwidth
  585. * DisplayMode should contain the source and destination dimensions,
  586. * timing, etc.
  587. */
  588. fixed20_12 bpp;
  589. fixed20_12 line_time;
  590. fixed20_12 src_width;
  591. fixed20_12 bandwidth;
  592. fixed20_12 a;
  593. a.full = dfixed_const(1000);
  594. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  595. line_time.full = dfixed_div(line_time, a);
  596. bpp.full = dfixed_const(wm->bytes_per_pixel);
  597. src_width.full = dfixed_const(wm->src_width);
  598. bandwidth.full = dfixed_mul(src_width, bpp);
  599. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  600. bandwidth.full = dfixed_div(bandwidth, line_time);
  601. return dfixed_trunc(bandwidth);
  602. }
  603. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  604. {
  605. /* First calcualte the latency in ns */
  606. u32 mc_latency = 2000; /* 2000 ns. */
  607. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  608. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  609. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  610. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  611. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  612. (wm->num_heads * cursor_line_pair_return_time);
  613. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  614. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  615. fixed20_12 a, b, c;
  616. if (wm->num_heads == 0)
  617. return 0;
  618. a.full = dfixed_const(2);
  619. b.full = dfixed_const(1);
  620. if ((wm->vsc.full > a.full) ||
  621. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  622. (wm->vtaps >= 5) ||
  623. ((wm->vsc.full >= a.full) && wm->interlaced))
  624. max_src_lines_per_dst_line = 4;
  625. else
  626. max_src_lines_per_dst_line = 2;
  627. a.full = dfixed_const(available_bandwidth);
  628. b.full = dfixed_const(wm->num_heads);
  629. a.full = dfixed_div(a, b);
  630. b.full = dfixed_const(1000);
  631. c.full = dfixed_const(wm->disp_clk);
  632. b.full = dfixed_div(c, b);
  633. c.full = dfixed_const(wm->bytes_per_pixel);
  634. b.full = dfixed_mul(b, c);
  635. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  636. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  637. b.full = dfixed_const(1000);
  638. c.full = dfixed_const(lb_fill_bw);
  639. b.full = dfixed_div(c, b);
  640. a.full = dfixed_div(a, b);
  641. line_fill_time = dfixed_trunc(a);
  642. if (line_fill_time < wm->active_time)
  643. return latency;
  644. else
  645. return latency + (line_fill_time - wm->active_time);
  646. }
  647. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  648. {
  649. if (evergreen_average_bandwidth(wm) <=
  650. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  651. return true;
  652. else
  653. return false;
  654. };
  655. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  656. {
  657. if (evergreen_average_bandwidth(wm) <=
  658. (evergreen_available_bandwidth(wm) / wm->num_heads))
  659. return true;
  660. else
  661. return false;
  662. };
  663. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  664. {
  665. u32 lb_partitions = wm->lb_size / wm->src_width;
  666. u32 line_time = wm->active_time + wm->blank_time;
  667. u32 latency_tolerant_lines;
  668. u32 latency_hiding;
  669. fixed20_12 a;
  670. a.full = dfixed_const(1);
  671. if (wm->vsc.full > a.full)
  672. latency_tolerant_lines = 1;
  673. else {
  674. if (lb_partitions <= (wm->vtaps + 1))
  675. latency_tolerant_lines = 1;
  676. else
  677. latency_tolerant_lines = 2;
  678. }
  679. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  680. if (evergreen_latency_watermark(wm) <= latency_hiding)
  681. return true;
  682. else
  683. return false;
  684. }
  685. static void evergreen_program_watermarks(struct radeon_device *rdev,
  686. struct radeon_crtc *radeon_crtc,
  687. u32 lb_size, u32 num_heads)
  688. {
  689. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  690. struct evergreen_wm_params wm;
  691. u32 pixel_period;
  692. u32 line_time = 0;
  693. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  694. u32 priority_a_mark = 0, priority_b_mark = 0;
  695. u32 priority_a_cnt = PRIORITY_OFF;
  696. u32 priority_b_cnt = PRIORITY_OFF;
  697. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  698. u32 tmp, arb_control3;
  699. fixed20_12 a, b, c;
  700. if (radeon_crtc->base.enabled && num_heads && mode) {
  701. pixel_period = 1000000 / (u32)mode->clock;
  702. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  703. priority_a_cnt = 0;
  704. priority_b_cnt = 0;
  705. wm.yclk = rdev->pm.current_mclk * 10;
  706. wm.sclk = rdev->pm.current_sclk * 10;
  707. wm.disp_clk = mode->clock;
  708. wm.src_width = mode->crtc_hdisplay;
  709. wm.active_time = mode->crtc_hdisplay * pixel_period;
  710. wm.blank_time = line_time - wm.active_time;
  711. wm.interlaced = false;
  712. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  713. wm.interlaced = true;
  714. wm.vsc = radeon_crtc->vsc;
  715. wm.vtaps = 1;
  716. if (radeon_crtc->rmx_type != RMX_OFF)
  717. wm.vtaps = 2;
  718. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  719. wm.lb_size = lb_size;
  720. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  721. wm.num_heads = num_heads;
  722. /* set for high clocks */
  723. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  724. /* set for low clocks */
  725. /* wm.yclk = low clk; wm.sclk = low clk */
  726. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  727. /* possibly force display priority to high */
  728. /* should really do this at mode validation time... */
  729. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  730. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  731. !evergreen_check_latency_hiding(&wm) ||
  732. (rdev->disp_priority == 2)) {
  733. DRM_DEBUG_KMS("force priority to high\n");
  734. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  735. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  736. }
  737. a.full = dfixed_const(1000);
  738. b.full = dfixed_const(mode->clock);
  739. b.full = dfixed_div(b, a);
  740. c.full = dfixed_const(latency_watermark_a);
  741. c.full = dfixed_mul(c, b);
  742. c.full = dfixed_mul(c, radeon_crtc->hsc);
  743. c.full = dfixed_div(c, a);
  744. a.full = dfixed_const(16);
  745. c.full = dfixed_div(c, a);
  746. priority_a_mark = dfixed_trunc(c);
  747. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  748. a.full = dfixed_const(1000);
  749. b.full = dfixed_const(mode->clock);
  750. b.full = dfixed_div(b, a);
  751. c.full = dfixed_const(latency_watermark_b);
  752. c.full = dfixed_mul(c, b);
  753. c.full = dfixed_mul(c, radeon_crtc->hsc);
  754. c.full = dfixed_div(c, a);
  755. a.full = dfixed_const(16);
  756. c.full = dfixed_div(c, a);
  757. priority_b_mark = dfixed_trunc(c);
  758. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  759. }
  760. /* select wm A */
  761. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  762. tmp = arb_control3;
  763. tmp &= ~LATENCY_WATERMARK_MASK(3);
  764. tmp |= LATENCY_WATERMARK_MASK(1);
  765. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  766. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  767. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  768. LATENCY_HIGH_WATERMARK(line_time)));
  769. /* select wm B */
  770. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  771. tmp &= ~LATENCY_WATERMARK_MASK(3);
  772. tmp |= LATENCY_WATERMARK_MASK(2);
  773. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  774. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  775. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  776. LATENCY_HIGH_WATERMARK(line_time)));
  777. /* restore original selection */
  778. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  779. /* write the priority marks */
  780. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  781. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  782. }
  783. void evergreen_bandwidth_update(struct radeon_device *rdev)
  784. {
  785. struct drm_display_mode *mode0 = NULL;
  786. struct drm_display_mode *mode1 = NULL;
  787. u32 num_heads = 0, lb_size;
  788. int i;
  789. radeon_update_display_priority(rdev);
  790. for (i = 0; i < rdev->num_crtc; i++) {
  791. if (rdev->mode_info.crtcs[i]->base.enabled)
  792. num_heads++;
  793. }
  794. for (i = 0; i < rdev->num_crtc; i += 2) {
  795. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  796. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  797. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  798. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  799. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  800. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  801. }
  802. }
  803. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  804. {
  805. unsigned i;
  806. u32 tmp;
  807. for (i = 0; i < rdev->usec_timeout; i++) {
  808. /* read MC_STATUS */
  809. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  810. if (!tmp)
  811. return 0;
  812. udelay(1);
  813. }
  814. return -1;
  815. }
  816. /*
  817. * GART
  818. */
  819. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  820. {
  821. unsigned i;
  822. u32 tmp;
  823. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  824. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  825. for (i = 0; i < rdev->usec_timeout; i++) {
  826. /* read MC_STATUS */
  827. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  828. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  829. if (tmp == 2) {
  830. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  831. return;
  832. }
  833. if (tmp) {
  834. return;
  835. }
  836. udelay(1);
  837. }
  838. }
  839. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  840. {
  841. u32 tmp;
  842. int r;
  843. if (rdev->gart.robj == NULL) {
  844. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  845. return -EINVAL;
  846. }
  847. r = radeon_gart_table_vram_pin(rdev);
  848. if (r)
  849. return r;
  850. radeon_gart_restore(rdev);
  851. /* Setup L2 cache */
  852. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  853. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  854. EFFECTIVE_L2_QUEUE_SIZE(7));
  855. WREG32(VM_L2_CNTL2, 0);
  856. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  857. /* Setup TLB control */
  858. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  859. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  860. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  861. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  862. if (rdev->flags & RADEON_IS_IGP) {
  863. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  864. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  865. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  866. } else {
  867. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  868. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  869. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  870. }
  871. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  872. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  873. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  874. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  875. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  876. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  877. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  878. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  879. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  880. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  881. (u32)(rdev->dummy_page.addr >> 12));
  882. WREG32(VM_CONTEXT1_CNTL, 0);
  883. evergreen_pcie_gart_tlb_flush(rdev);
  884. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  885. (unsigned)(rdev->mc.gtt_size >> 20),
  886. (unsigned long long)rdev->gart.table_addr);
  887. rdev->gart.ready = true;
  888. return 0;
  889. }
  890. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  891. {
  892. u32 tmp;
  893. /* Disable all tables */
  894. WREG32(VM_CONTEXT0_CNTL, 0);
  895. WREG32(VM_CONTEXT1_CNTL, 0);
  896. /* Setup L2 cache */
  897. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  898. EFFECTIVE_L2_QUEUE_SIZE(7));
  899. WREG32(VM_L2_CNTL2, 0);
  900. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  901. /* Setup TLB control */
  902. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  903. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  904. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  905. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  906. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  907. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  908. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  909. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  910. radeon_gart_table_vram_unpin(rdev);
  911. }
  912. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  913. {
  914. evergreen_pcie_gart_disable(rdev);
  915. radeon_gart_table_vram_free(rdev);
  916. radeon_gart_fini(rdev);
  917. }
  918. void evergreen_agp_enable(struct radeon_device *rdev)
  919. {
  920. u32 tmp;
  921. /* Setup L2 cache */
  922. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  923. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL2, 0);
  926. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  927. /* Setup TLB control */
  928. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  929. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  930. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  931. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  932. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  933. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  934. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  935. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  936. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  937. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  938. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  939. WREG32(VM_CONTEXT0_CNTL, 0);
  940. WREG32(VM_CONTEXT1_CNTL, 0);
  941. }
  942. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  943. {
  944. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  945. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  946. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  947. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  948. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  949. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  950. if (rdev->num_crtc >= 4) {
  951. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  952. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  953. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  954. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  955. }
  956. if (rdev->num_crtc >= 6) {
  957. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  958. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  959. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  960. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  961. }
  962. /* Stop all video */
  963. WREG32(VGA_RENDER_CONTROL, 0);
  964. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  965. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  966. if (rdev->num_crtc >= 4) {
  967. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  968. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  969. }
  970. if (rdev->num_crtc >= 6) {
  971. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  972. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  973. }
  974. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  975. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  976. if (rdev->num_crtc >= 4) {
  977. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  978. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  979. }
  980. if (rdev->num_crtc >= 6) {
  981. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  982. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  983. }
  984. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  985. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  986. if (rdev->num_crtc >= 4) {
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  988. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  989. }
  990. if (rdev->num_crtc >= 6) {
  991. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  992. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  993. }
  994. WREG32(D1VGA_CONTROL, 0);
  995. WREG32(D2VGA_CONTROL, 0);
  996. if (rdev->num_crtc >= 4) {
  997. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  998. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  999. }
  1000. if (rdev->num_crtc >= 6) {
  1001. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1002. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1003. }
  1004. }
  1005. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1006. {
  1007. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1008. upper_32_bits(rdev->mc.vram_start));
  1009. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1010. upper_32_bits(rdev->mc.vram_start));
  1011. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1012. (u32)rdev->mc.vram_start);
  1013. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1014. (u32)rdev->mc.vram_start);
  1015. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1016. upper_32_bits(rdev->mc.vram_start));
  1017. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1018. upper_32_bits(rdev->mc.vram_start));
  1019. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1020. (u32)rdev->mc.vram_start);
  1021. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1022. (u32)rdev->mc.vram_start);
  1023. if (rdev->num_crtc >= 4) {
  1024. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1025. upper_32_bits(rdev->mc.vram_start));
  1026. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1027. upper_32_bits(rdev->mc.vram_start));
  1028. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1029. (u32)rdev->mc.vram_start);
  1030. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1031. (u32)rdev->mc.vram_start);
  1032. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1033. upper_32_bits(rdev->mc.vram_start));
  1034. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1035. upper_32_bits(rdev->mc.vram_start));
  1036. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1037. (u32)rdev->mc.vram_start);
  1038. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1039. (u32)rdev->mc.vram_start);
  1040. }
  1041. if (rdev->num_crtc >= 6) {
  1042. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1043. upper_32_bits(rdev->mc.vram_start));
  1044. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1045. upper_32_bits(rdev->mc.vram_start));
  1046. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1047. (u32)rdev->mc.vram_start);
  1048. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1049. (u32)rdev->mc.vram_start);
  1050. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1051. upper_32_bits(rdev->mc.vram_start));
  1052. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1053. upper_32_bits(rdev->mc.vram_start));
  1054. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1055. (u32)rdev->mc.vram_start);
  1056. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1057. (u32)rdev->mc.vram_start);
  1058. }
  1059. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1060. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1061. /* Unlock host access */
  1062. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1063. mdelay(1);
  1064. /* Restore video state */
  1065. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1066. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1067. if (rdev->num_crtc >= 4) {
  1068. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1069. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1070. }
  1071. if (rdev->num_crtc >= 6) {
  1072. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1073. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1074. }
  1075. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1076. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1077. if (rdev->num_crtc >= 4) {
  1078. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1079. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1080. }
  1081. if (rdev->num_crtc >= 6) {
  1082. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1083. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1084. }
  1085. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1086. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1087. if (rdev->num_crtc >= 4) {
  1088. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1089. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1090. }
  1091. if (rdev->num_crtc >= 6) {
  1092. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1093. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1094. }
  1095. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1096. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1097. if (rdev->num_crtc >= 4) {
  1098. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1099. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1100. }
  1101. if (rdev->num_crtc >= 6) {
  1102. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1103. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1104. }
  1105. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1106. }
  1107. void evergreen_mc_program(struct radeon_device *rdev)
  1108. {
  1109. struct evergreen_mc_save save;
  1110. u32 tmp;
  1111. int i, j;
  1112. /* Initialize HDP */
  1113. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1114. WREG32((0x2c14 + j), 0x00000000);
  1115. WREG32((0x2c18 + j), 0x00000000);
  1116. WREG32((0x2c1c + j), 0x00000000);
  1117. WREG32((0x2c20 + j), 0x00000000);
  1118. WREG32((0x2c24 + j), 0x00000000);
  1119. }
  1120. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1121. evergreen_mc_stop(rdev, &save);
  1122. if (evergreen_mc_wait_for_idle(rdev)) {
  1123. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1124. }
  1125. /* Lockout access through VGA aperture*/
  1126. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1127. /* Update configuration */
  1128. if (rdev->flags & RADEON_IS_AGP) {
  1129. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1130. /* VRAM before AGP */
  1131. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1132. rdev->mc.vram_start >> 12);
  1133. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1134. rdev->mc.gtt_end >> 12);
  1135. } else {
  1136. /* VRAM after AGP */
  1137. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1138. rdev->mc.gtt_start >> 12);
  1139. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1140. rdev->mc.vram_end >> 12);
  1141. }
  1142. } else {
  1143. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1144. rdev->mc.vram_start >> 12);
  1145. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1146. rdev->mc.vram_end >> 12);
  1147. }
  1148. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1149. if (rdev->flags & RADEON_IS_IGP) {
  1150. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1151. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1152. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1153. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1154. }
  1155. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1156. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1157. WREG32(MC_VM_FB_LOCATION, tmp);
  1158. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1159. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1160. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1161. if (rdev->flags & RADEON_IS_AGP) {
  1162. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1163. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1164. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1165. } else {
  1166. WREG32(MC_VM_AGP_BASE, 0);
  1167. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1168. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1169. }
  1170. if (evergreen_mc_wait_for_idle(rdev)) {
  1171. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1172. }
  1173. evergreen_mc_resume(rdev, &save);
  1174. /* we need to own VRAM, so turn off the VGA renderer here
  1175. * to stop it overwriting our objects */
  1176. rv515_vga_render_disable(rdev);
  1177. }
  1178. /*
  1179. * CP.
  1180. */
  1181. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1182. {
  1183. /* set to DX10/11 mode */
  1184. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1185. radeon_ring_write(rdev, 1);
  1186. /* FIXME: implement */
  1187. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1188. radeon_ring_write(rdev,
  1189. #ifdef __BIG_ENDIAN
  1190. (2 << 0) |
  1191. #endif
  1192. (ib->gpu_addr & 0xFFFFFFFC));
  1193. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1194. radeon_ring_write(rdev, ib->length_dw);
  1195. }
  1196. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1197. {
  1198. const __be32 *fw_data;
  1199. int i;
  1200. if (!rdev->me_fw || !rdev->pfp_fw)
  1201. return -EINVAL;
  1202. r700_cp_stop(rdev);
  1203. WREG32(CP_RB_CNTL,
  1204. #ifdef __BIG_ENDIAN
  1205. BUF_SWAP_32BIT |
  1206. #endif
  1207. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1208. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1209. WREG32(CP_PFP_UCODE_ADDR, 0);
  1210. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1211. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1212. WREG32(CP_PFP_UCODE_ADDR, 0);
  1213. fw_data = (const __be32 *)rdev->me_fw->data;
  1214. WREG32(CP_ME_RAM_WADDR, 0);
  1215. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1216. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1217. WREG32(CP_PFP_UCODE_ADDR, 0);
  1218. WREG32(CP_ME_RAM_WADDR, 0);
  1219. WREG32(CP_ME_RAM_RADDR, 0);
  1220. return 0;
  1221. }
  1222. static int evergreen_cp_start(struct radeon_device *rdev)
  1223. {
  1224. int r, i;
  1225. uint32_t cp_me;
  1226. r = radeon_ring_lock(rdev, 7);
  1227. if (r) {
  1228. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1229. return r;
  1230. }
  1231. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1232. radeon_ring_write(rdev, 0x1);
  1233. radeon_ring_write(rdev, 0x0);
  1234. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1235. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1236. radeon_ring_write(rdev, 0);
  1237. radeon_ring_write(rdev, 0);
  1238. radeon_ring_unlock_commit(rdev);
  1239. cp_me = 0xff;
  1240. WREG32(CP_ME_CNTL, cp_me);
  1241. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1242. if (r) {
  1243. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1244. return r;
  1245. }
  1246. /* setup clear context state */
  1247. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1248. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1249. for (i = 0; i < evergreen_default_size; i++)
  1250. radeon_ring_write(rdev, evergreen_default_state[i]);
  1251. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1252. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1253. /* set clear context state */
  1254. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1255. radeon_ring_write(rdev, 0);
  1256. /* SQ_VTX_BASE_VTX_LOC */
  1257. radeon_ring_write(rdev, 0xc0026f00);
  1258. radeon_ring_write(rdev, 0x00000000);
  1259. radeon_ring_write(rdev, 0x00000000);
  1260. radeon_ring_write(rdev, 0x00000000);
  1261. /* Clear consts */
  1262. radeon_ring_write(rdev, 0xc0036f00);
  1263. radeon_ring_write(rdev, 0x00000bc4);
  1264. radeon_ring_write(rdev, 0xffffffff);
  1265. radeon_ring_write(rdev, 0xffffffff);
  1266. radeon_ring_write(rdev, 0xffffffff);
  1267. radeon_ring_write(rdev, 0xc0026900);
  1268. radeon_ring_write(rdev, 0x00000316);
  1269. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1270. radeon_ring_write(rdev, 0x00000010); /* */
  1271. radeon_ring_unlock_commit(rdev);
  1272. return 0;
  1273. }
  1274. int evergreen_cp_resume(struct radeon_device *rdev)
  1275. {
  1276. u32 tmp;
  1277. u32 rb_bufsz;
  1278. int r;
  1279. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1280. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1281. SOFT_RESET_PA |
  1282. SOFT_RESET_SH |
  1283. SOFT_RESET_VGT |
  1284. SOFT_RESET_SPI |
  1285. SOFT_RESET_SX));
  1286. RREG32(GRBM_SOFT_RESET);
  1287. mdelay(15);
  1288. WREG32(GRBM_SOFT_RESET, 0);
  1289. RREG32(GRBM_SOFT_RESET);
  1290. /* Set ring buffer size */
  1291. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1292. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1293. #ifdef __BIG_ENDIAN
  1294. tmp |= BUF_SWAP_32BIT;
  1295. #endif
  1296. WREG32(CP_RB_CNTL, tmp);
  1297. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1298. /* Set the write pointer delay */
  1299. WREG32(CP_RB_WPTR_DELAY, 0);
  1300. /* Initialize the ring buffer's read and write pointers */
  1301. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1302. WREG32(CP_RB_RPTR_WR, 0);
  1303. rdev->cp.wptr = 0;
  1304. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1305. /* set the wb address wether it's enabled or not */
  1306. WREG32(CP_RB_RPTR_ADDR,
  1307. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1308. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1309. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1310. if (rdev->wb.enabled)
  1311. WREG32(SCRATCH_UMSK, 0xff);
  1312. else {
  1313. tmp |= RB_NO_UPDATE;
  1314. WREG32(SCRATCH_UMSK, 0);
  1315. }
  1316. mdelay(1);
  1317. WREG32(CP_RB_CNTL, tmp);
  1318. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1319. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1320. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1321. evergreen_cp_start(rdev);
  1322. rdev->cp.ready = true;
  1323. r = radeon_ring_test(rdev);
  1324. if (r) {
  1325. rdev->cp.ready = false;
  1326. return r;
  1327. }
  1328. return 0;
  1329. }
  1330. /*
  1331. * Core functions
  1332. */
  1333. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1334. u32 num_tile_pipes,
  1335. u32 num_backends,
  1336. u32 backend_disable_mask)
  1337. {
  1338. u32 backend_map = 0;
  1339. u32 enabled_backends_mask = 0;
  1340. u32 enabled_backends_count = 0;
  1341. u32 cur_pipe;
  1342. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1343. u32 cur_backend = 0;
  1344. u32 i;
  1345. bool force_no_swizzle;
  1346. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1347. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1348. if (num_tile_pipes < 1)
  1349. num_tile_pipes = 1;
  1350. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1351. num_backends = EVERGREEN_MAX_BACKENDS;
  1352. if (num_backends < 1)
  1353. num_backends = 1;
  1354. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1355. if (((backend_disable_mask >> i) & 1) == 0) {
  1356. enabled_backends_mask |= (1 << i);
  1357. ++enabled_backends_count;
  1358. }
  1359. if (enabled_backends_count == num_backends)
  1360. break;
  1361. }
  1362. if (enabled_backends_count == 0) {
  1363. enabled_backends_mask = 1;
  1364. enabled_backends_count = 1;
  1365. }
  1366. if (enabled_backends_count != num_backends)
  1367. num_backends = enabled_backends_count;
  1368. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1369. switch (rdev->family) {
  1370. case CHIP_CEDAR:
  1371. case CHIP_REDWOOD:
  1372. case CHIP_PALM:
  1373. case CHIP_SUMO:
  1374. case CHIP_SUMO2:
  1375. case CHIP_TURKS:
  1376. case CHIP_CAICOS:
  1377. force_no_swizzle = false;
  1378. break;
  1379. case CHIP_CYPRESS:
  1380. case CHIP_HEMLOCK:
  1381. case CHIP_JUNIPER:
  1382. case CHIP_BARTS:
  1383. default:
  1384. force_no_swizzle = true;
  1385. break;
  1386. }
  1387. if (force_no_swizzle) {
  1388. bool last_backend_enabled = false;
  1389. force_no_swizzle = false;
  1390. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1391. if (((enabled_backends_mask >> i) & 1) == 1) {
  1392. if (last_backend_enabled)
  1393. force_no_swizzle = true;
  1394. last_backend_enabled = true;
  1395. } else
  1396. last_backend_enabled = false;
  1397. }
  1398. }
  1399. switch (num_tile_pipes) {
  1400. case 1:
  1401. case 3:
  1402. case 5:
  1403. case 7:
  1404. DRM_ERROR("odd number of pipes!\n");
  1405. break;
  1406. case 2:
  1407. swizzle_pipe[0] = 0;
  1408. swizzle_pipe[1] = 1;
  1409. break;
  1410. case 4:
  1411. if (force_no_swizzle) {
  1412. swizzle_pipe[0] = 0;
  1413. swizzle_pipe[1] = 1;
  1414. swizzle_pipe[2] = 2;
  1415. swizzle_pipe[3] = 3;
  1416. } else {
  1417. swizzle_pipe[0] = 0;
  1418. swizzle_pipe[1] = 2;
  1419. swizzle_pipe[2] = 1;
  1420. swizzle_pipe[3] = 3;
  1421. }
  1422. break;
  1423. case 6:
  1424. if (force_no_swizzle) {
  1425. swizzle_pipe[0] = 0;
  1426. swizzle_pipe[1] = 1;
  1427. swizzle_pipe[2] = 2;
  1428. swizzle_pipe[3] = 3;
  1429. swizzle_pipe[4] = 4;
  1430. swizzle_pipe[5] = 5;
  1431. } else {
  1432. swizzle_pipe[0] = 0;
  1433. swizzle_pipe[1] = 2;
  1434. swizzle_pipe[2] = 4;
  1435. swizzle_pipe[3] = 1;
  1436. swizzle_pipe[4] = 3;
  1437. swizzle_pipe[5] = 5;
  1438. }
  1439. break;
  1440. case 8:
  1441. if (force_no_swizzle) {
  1442. swizzle_pipe[0] = 0;
  1443. swizzle_pipe[1] = 1;
  1444. swizzle_pipe[2] = 2;
  1445. swizzle_pipe[3] = 3;
  1446. swizzle_pipe[4] = 4;
  1447. swizzle_pipe[5] = 5;
  1448. swizzle_pipe[6] = 6;
  1449. swizzle_pipe[7] = 7;
  1450. } else {
  1451. swizzle_pipe[0] = 0;
  1452. swizzle_pipe[1] = 2;
  1453. swizzle_pipe[2] = 4;
  1454. swizzle_pipe[3] = 6;
  1455. swizzle_pipe[4] = 1;
  1456. swizzle_pipe[5] = 3;
  1457. swizzle_pipe[6] = 5;
  1458. swizzle_pipe[7] = 7;
  1459. }
  1460. break;
  1461. }
  1462. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1463. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1464. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1465. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1466. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1467. }
  1468. return backend_map;
  1469. }
  1470. static void evergreen_gpu_init(struct radeon_device *rdev)
  1471. {
  1472. u32 cc_rb_backend_disable = 0;
  1473. u32 cc_gc_shader_pipe_config;
  1474. u32 gb_addr_config = 0;
  1475. u32 mc_shared_chmap, mc_arb_ramcfg;
  1476. u32 gb_backend_map;
  1477. u32 grbm_gfx_index;
  1478. u32 sx_debug_1;
  1479. u32 smx_dc_ctl0;
  1480. u32 sq_config;
  1481. u32 sq_lds_resource_mgmt;
  1482. u32 sq_gpr_resource_mgmt_1;
  1483. u32 sq_gpr_resource_mgmt_2;
  1484. u32 sq_gpr_resource_mgmt_3;
  1485. u32 sq_thread_resource_mgmt;
  1486. u32 sq_thread_resource_mgmt_2;
  1487. u32 sq_stack_resource_mgmt_1;
  1488. u32 sq_stack_resource_mgmt_2;
  1489. u32 sq_stack_resource_mgmt_3;
  1490. u32 vgt_cache_invalidation;
  1491. u32 hdp_host_path_cntl, tmp;
  1492. int i, j, num_shader_engines, ps_thread_count;
  1493. switch (rdev->family) {
  1494. case CHIP_CYPRESS:
  1495. case CHIP_HEMLOCK:
  1496. rdev->config.evergreen.num_ses = 2;
  1497. rdev->config.evergreen.max_pipes = 4;
  1498. rdev->config.evergreen.max_tile_pipes = 8;
  1499. rdev->config.evergreen.max_simds = 10;
  1500. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1501. rdev->config.evergreen.max_gprs = 256;
  1502. rdev->config.evergreen.max_threads = 248;
  1503. rdev->config.evergreen.max_gs_threads = 32;
  1504. rdev->config.evergreen.max_stack_entries = 512;
  1505. rdev->config.evergreen.sx_num_of_sets = 4;
  1506. rdev->config.evergreen.sx_max_export_size = 256;
  1507. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1508. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1509. rdev->config.evergreen.max_hw_contexts = 8;
  1510. rdev->config.evergreen.sq_num_cf_insts = 2;
  1511. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1512. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1513. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1514. break;
  1515. case CHIP_JUNIPER:
  1516. rdev->config.evergreen.num_ses = 1;
  1517. rdev->config.evergreen.max_pipes = 4;
  1518. rdev->config.evergreen.max_tile_pipes = 4;
  1519. rdev->config.evergreen.max_simds = 10;
  1520. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1521. rdev->config.evergreen.max_gprs = 256;
  1522. rdev->config.evergreen.max_threads = 248;
  1523. rdev->config.evergreen.max_gs_threads = 32;
  1524. rdev->config.evergreen.max_stack_entries = 512;
  1525. rdev->config.evergreen.sx_num_of_sets = 4;
  1526. rdev->config.evergreen.sx_max_export_size = 256;
  1527. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1528. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1529. rdev->config.evergreen.max_hw_contexts = 8;
  1530. rdev->config.evergreen.sq_num_cf_insts = 2;
  1531. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1532. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1533. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1534. break;
  1535. case CHIP_REDWOOD:
  1536. rdev->config.evergreen.num_ses = 1;
  1537. rdev->config.evergreen.max_pipes = 4;
  1538. rdev->config.evergreen.max_tile_pipes = 4;
  1539. rdev->config.evergreen.max_simds = 5;
  1540. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1541. rdev->config.evergreen.max_gprs = 256;
  1542. rdev->config.evergreen.max_threads = 248;
  1543. rdev->config.evergreen.max_gs_threads = 32;
  1544. rdev->config.evergreen.max_stack_entries = 256;
  1545. rdev->config.evergreen.sx_num_of_sets = 4;
  1546. rdev->config.evergreen.sx_max_export_size = 256;
  1547. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1548. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1549. rdev->config.evergreen.max_hw_contexts = 8;
  1550. rdev->config.evergreen.sq_num_cf_insts = 2;
  1551. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1552. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1553. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1554. break;
  1555. case CHIP_CEDAR:
  1556. default:
  1557. rdev->config.evergreen.num_ses = 1;
  1558. rdev->config.evergreen.max_pipes = 2;
  1559. rdev->config.evergreen.max_tile_pipes = 2;
  1560. rdev->config.evergreen.max_simds = 2;
  1561. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1562. rdev->config.evergreen.max_gprs = 256;
  1563. rdev->config.evergreen.max_threads = 192;
  1564. rdev->config.evergreen.max_gs_threads = 16;
  1565. rdev->config.evergreen.max_stack_entries = 256;
  1566. rdev->config.evergreen.sx_num_of_sets = 4;
  1567. rdev->config.evergreen.sx_max_export_size = 128;
  1568. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1569. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1570. rdev->config.evergreen.max_hw_contexts = 4;
  1571. rdev->config.evergreen.sq_num_cf_insts = 1;
  1572. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1573. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1574. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1575. break;
  1576. case CHIP_PALM:
  1577. rdev->config.evergreen.num_ses = 1;
  1578. rdev->config.evergreen.max_pipes = 2;
  1579. rdev->config.evergreen.max_tile_pipes = 2;
  1580. rdev->config.evergreen.max_simds = 2;
  1581. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1582. rdev->config.evergreen.max_gprs = 256;
  1583. rdev->config.evergreen.max_threads = 192;
  1584. rdev->config.evergreen.max_gs_threads = 16;
  1585. rdev->config.evergreen.max_stack_entries = 256;
  1586. rdev->config.evergreen.sx_num_of_sets = 4;
  1587. rdev->config.evergreen.sx_max_export_size = 128;
  1588. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1589. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1590. rdev->config.evergreen.max_hw_contexts = 4;
  1591. rdev->config.evergreen.sq_num_cf_insts = 1;
  1592. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1593. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1594. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1595. break;
  1596. case CHIP_SUMO:
  1597. rdev->config.evergreen.num_ses = 1;
  1598. rdev->config.evergreen.max_pipes = 4;
  1599. rdev->config.evergreen.max_tile_pipes = 2;
  1600. if (rdev->pdev->device == 0x9648)
  1601. rdev->config.evergreen.max_simds = 3;
  1602. else if ((rdev->pdev->device == 0x9647) ||
  1603. (rdev->pdev->device == 0x964a))
  1604. rdev->config.evergreen.max_simds = 4;
  1605. else
  1606. rdev->config.evergreen.max_simds = 5;
  1607. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1608. rdev->config.evergreen.max_gprs = 256;
  1609. rdev->config.evergreen.max_threads = 248;
  1610. rdev->config.evergreen.max_gs_threads = 32;
  1611. rdev->config.evergreen.max_stack_entries = 256;
  1612. rdev->config.evergreen.sx_num_of_sets = 4;
  1613. rdev->config.evergreen.sx_max_export_size = 256;
  1614. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1615. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1616. rdev->config.evergreen.max_hw_contexts = 8;
  1617. rdev->config.evergreen.sq_num_cf_insts = 2;
  1618. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1619. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1620. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1621. break;
  1622. case CHIP_SUMO2:
  1623. rdev->config.evergreen.num_ses = 1;
  1624. rdev->config.evergreen.max_pipes = 4;
  1625. rdev->config.evergreen.max_tile_pipes = 4;
  1626. rdev->config.evergreen.max_simds = 2;
  1627. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1628. rdev->config.evergreen.max_gprs = 256;
  1629. rdev->config.evergreen.max_threads = 248;
  1630. rdev->config.evergreen.max_gs_threads = 32;
  1631. rdev->config.evergreen.max_stack_entries = 512;
  1632. rdev->config.evergreen.sx_num_of_sets = 4;
  1633. rdev->config.evergreen.sx_max_export_size = 256;
  1634. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1635. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1636. rdev->config.evergreen.max_hw_contexts = 8;
  1637. rdev->config.evergreen.sq_num_cf_insts = 2;
  1638. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1639. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1640. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1641. break;
  1642. case CHIP_BARTS:
  1643. rdev->config.evergreen.num_ses = 2;
  1644. rdev->config.evergreen.max_pipes = 4;
  1645. rdev->config.evergreen.max_tile_pipes = 8;
  1646. rdev->config.evergreen.max_simds = 7;
  1647. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1648. rdev->config.evergreen.max_gprs = 256;
  1649. rdev->config.evergreen.max_threads = 248;
  1650. rdev->config.evergreen.max_gs_threads = 32;
  1651. rdev->config.evergreen.max_stack_entries = 512;
  1652. rdev->config.evergreen.sx_num_of_sets = 4;
  1653. rdev->config.evergreen.sx_max_export_size = 256;
  1654. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1655. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1656. rdev->config.evergreen.max_hw_contexts = 8;
  1657. rdev->config.evergreen.sq_num_cf_insts = 2;
  1658. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1659. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1660. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1661. break;
  1662. case CHIP_TURKS:
  1663. rdev->config.evergreen.num_ses = 1;
  1664. rdev->config.evergreen.max_pipes = 4;
  1665. rdev->config.evergreen.max_tile_pipes = 4;
  1666. rdev->config.evergreen.max_simds = 6;
  1667. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1668. rdev->config.evergreen.max_gprs = 256;
  1669. rdev->config.evergreen.max_threads = 248;
  1670. rdev->config.evergreen.max_gs_threads = 32;
  1671. rdev->config.evergreen.max_stack_entries = 256;
  1672. rdev->config.evergreen.sx_num_of_sets = 4;
  1673. rdev->config.evergreen.sx_max_export_size = 256;
  1674. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1675. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1676. rdev->config.evergreen.max_hw_contexts = 8;
  1677. rdev->config.evergreen.sq_num_cf_insts = 2;
  1678. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1679. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1680. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1681. break;
  1682. case CHIP_CAICOS:
  1683. rdev->config.evergreen.num_ses = 1;
  1684. rdev->config.evergreen.max_pipes = 4;
  1685. rdev->config.evergreen.max_tile_pipes = 2;
  1686. rdev->config.evergreen.max_simds = 2;
  1687. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1688. rdev->config.evergreen.max_gprs = 256;
  1689. rdev->config.evergreen.max_threads = 192;
  1690. rdev->config.evergreen.max_gs_threads = 16;
  1691. rdev->config.evergreen.max_stack_entries = 256;
  1692. rdev->config.evergreen.sx_num_of_sets = 4;
  1693. rdev->config.evergreen.sx_max_export_size = 128;
  1694. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1695. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1696. rdev->config.evergreen.max_hw_contexts = 4;
  1697. rdev->config.evergreen.sq_num_cf_insts = 1;
  1698. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1699. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1700. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1701. break;
  1702. }
  1703. /* Initialize HDP */
  1704. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1705. WREG32((0x2c14 + j), 0x00000000);
  1706. WREG32((0x2c18 + j), 0x00000000);
  1707. WREG32((0x2c1c + j), 0x00000000);
  1708. WREG32((0x2c20 + j), 0x00000000);
  1709. WREG32((0x2c24 + j), 0x00000000);
  1710. }
  1711. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1712. evergreen_fix_pci_max_read_req_size(rdev);
  1713. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1714. cc_gc_shader_pipe_config |=
  1715. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1716. & EVERGREEN_MAX_PIPES_MASK);
  1717. cc_gc_shader_pipe_config |=
  1718. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1719. & EVERGREEN_MAX_SIMDS_MASK);
  1720. cc_rb_backend_disable =
  1721. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1722. & EVERGREEN_MAX_BACKENDS_MASK);
  1723. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1724. if (rdev->flags & RADEON_IS_IGP)
  1725. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1726. else
  1727. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1728. switch (rdev->config.evergreen.max_tile_pipes) {
  1729. case 1:
  1730. default:
  1731. gb_addr_config |= NUM_PIPES(0);
  1732. break;
  1733. case 2:
  1734. gb_addr_config |= NUM_PIPES(1);
  1735. break;
  1736. case 4:
  1737. gb_addr_config |= NUM_PIPES(2);
  1738. break;
  1739. case 8:
  1740. gb_addr_config |= NUM_PIPES(3);
  1741. break;
  1742. }
  1743. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1744. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1745. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1746. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1747. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1748. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1749. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1750. gb_addr_config |= ROW_SIZE(2);
  1751. else
  1752. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1753. if (rdev->ddev->pdev->device == 0x689e) {
  1754. u32 efuse_straps_4;
  1755. u32 efuse_straps_3;
  1756. u8 efuse_box_bit_131_124;
  1757. WREG32(RCU_IND_INDEX, 0x204);
  1758. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1759. WREG32(RCU_IND_INDEX, 0x203);
  1760. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1761. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1762. switch(efuse_box_bit_131_124) {
  1763. case 0x00:
  1764. gb_backend_map = 0x76543210;
  1765. break;
  1766. case 0x55:
  1767. gb_backend_map = 0x77553311;
  1768. break;
  1769. case 0x56:
  1770. gb_backend_map = 0x77553300;
  1771. break;
  1772. case 0x59:
  1773. gb_backend_map = 0x77552211;
  1774. break;
  1775. case 0x66:
  1776. gb_backend_map = 0x77443300;
  1777. break;
  1778. case 0x99:
  1779. gb_backend_map = 0x66552211;
  1780. break;
  1781. case 0x5a:
  1782. gb_backend_map = 0x77552200;
  1783. break;
  1784. case 0xaa:
  1785. gb_backend_map = 0x66442200;
  1786. break;
  1787. case 0x95:
  1788. gb_backend_map = 0x66553311;
  1789. break;
  1790. default:
  1791. DRM_ERROR("bad backend map, using default\n");
  1792. gb_backend_map =
  1793. evergreen_get_tile_pipe_to_backend_map(rdev,
  1794. rdev->config.evergreen.max_tile_pipes,
  1795. rdev->config.evergreen.max_backends,
  1796. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1797. rdev->config.evergreen.max_backends) &
  1798. EVERGREEN_MAX_BACKENDS_MASK));
  1799. break;
  1800. }
  1801. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1802. u32 efuse_straps_3;
  1803. u8 efuse_box_bit_127_124;
  1804. WREG32(RCU_IND_INDEX, 0x203);
  1805. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1806. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1807. switch(efuse_box_bit_127_124) {
  1808. case 0x0:
  1809. gb_backend_map = 0x00003210;
  1810. break;
  1811. case 0x5:
  1812. case 0x6:
  1813. case 0x9:
  1814. case 0xa:
  1815. gb_backend_map = 0x00003311;
  1816. break;
  1817. default:
  1818. DRM_ERROR("bad backend map, using default\n");
  1819. gb_backend_map =
  1820. evergreen_get_tile_pipe_to_backend_map(rdev,
  1821. rdev->config.evergreen.max_tile_pipes,
  1822. rdev->config.evergreen.max_backends,
  1823. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1824. rdev->config.evergreen.max_backends) &
  1825. EVERGREEN_MAX_BACKENDS_MASK));
  1826. break;
  1827. }
  1828. } else {
  1829. switch (rdev->family) {
  1830. case CHIP_CYPRESS:
  1831. case CHIP_HEMLOCK:
  1832. case CHIP_BARTS:
  1833. gb_backend_map = 0x66442200;
  1834. break;
  1835. case CHIP_JUNIPER:
  1836. gb_backend_map = 0x00002200;
  1837. break;
  1838. default:
  1839. gb_backend_map =
  1840. evergreen_get_tile_pipe_to_backend_map(rdev,
  1841. rdev->config.evergreen.max_tile_pipes,
  1842. rdev->config.evergreen.max_backends,
  1843. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1844. rdev->config.evergreen.max_backends) &
  1845. EVERGREEN_MAX_BACKENDS_MASK));
  1846. }
  1847. }
  1848. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1849. * not have bank info, so create a custom tiling dword.
  1850. * bits 3:0 num_pipes
  1851. * bits 7:4 num_banks
  1852. * bits 11:8 group_size
  1853. * bits 15:12 row_size
  1854. */
  1855. rdev->config.evergreen.tile_config = 0;
  1856. switch (rdev->config.evergreen.max_tile_pipes) {
  1857. case 1:
  1858. default:
  1859. rdev->config.evergreen.tile_config |= (0 << 0);
  1860. break;
  1861. case 2:
  1862. rdev->config.evergreen.tile_config |= (1 << 0);
  1863. break;
  1864. case 4:
  1865. rdev->config.evergreen.tile_config |= (2 << 0);
  1866. break;
  1867. case 8:
  1868. rdev->config.evergreen.tile_config |= (3 << 0);
  1869. break;
  1870. }
  1871. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1872. if (rdev->flags & RADEON_IS_IGP)
  1873. rdev->config.evergreen.tile_config |= 1 << 4;
  1874. else
  1875. rdev->config.evergreen.tile_config |=
  1876. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1877. rdev->config.evergreen.tile_config |=
  1878. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1879. rdev->config.evergreen.tile_config |=
  1880. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1881. rdev->config.evergreen.backend_map = gb_backend_map;
  1882. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1883. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1884. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1885. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1886. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1887. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1888. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1889. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1890. u32 sp = cc_gc_shader_pipe_config;
  1891. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1892. if (i == num_shader_engines) {
  1893. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1894. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1895. }
  1896. WREG32(GRBM_GFX_INDEX, gfx);
  1897. WREG32(RLC_GFX_INDEX, gfx);
  1898. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1899. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1900. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1901. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1902. }
  1903. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1904. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1905. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1906. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1907. WREG32(CGTS_TCC_DISABLE, 0);
  1908. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1909. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1910. /* set HW defaults for 3D engine */
  1911. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1912. ROQ_IB2_START(0x2b)));
  1913. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1914. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1915. SYNC_GRADIENT |
  1916. SYNC_WALKER |
  1917. SYNC_ALIGNER));
  1918. sx_debug_1 = RREG32(SX_DEBUG_1);
  1919. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1920. WREG32(SX_DEBUG_1, sx_debug_1);
  1921. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1922. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1923. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1924. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1925. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1926. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1927. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1928. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1929. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1930. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1931. WREG32(VGT_NUM_INSTANCES, 1);
  1932. WREG32(SPI_CONFIG_CNTL, 0);
  1933. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1934. WREG32(CP_PERFMON_CNTL, 0);
  1935. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1936. FETCH_FIFO_HIWATER(0x4) |
  1937. DONE_FIFO_HIWATER(0xe0) |
  1938. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1939. sq_config = RREG32(SQ_CONFIG);
  1940. sq_config &= ~(PS_PRIO(3) |
  1941. VS_PRIO(3) |
  1942. GS_PRIO(3) |
  1943. ES_PRIO(3));
  1944. sq_config |= (VC_ENABLE |
  1945. EXPORT_SRC_C |
  1946. PS_PRIO(0) |
  1947. VS_PRIO(1) |
  1948. GS_PRIO(2) |
  1949. ES_PRIO(3));
  1950. switch (rdev->family) {
  1951. case CHIP_CEDAR:
  1952. case CHIP_PALM:
  1953. case CHIP_SUMO:
  1954. case CHIP_SUMO2:
  1955. case CHIP_CAICOS:
  1956. /* no vertex cache */
  1957. sq_config &= ~VC_ENABLE;
  1958. break;
  1959. default:
  1960. break;
  1961. }
  1962. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1963. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1964. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1965. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1966. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1967. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1968. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1969. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1970. switch (rdev->family) {
  1971. case CHIP_CEDAR:
  1972. case CHIP_PALM:
  1973. case CHIP_SUMO:
  1974. case CHIP_SUMO2:
  1975. ps_thread_count = 96;
  1976. break;
  1977. default:
  1978. ps_thread_count = 128;
  1979. break;
  1980. }
  1981. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1982. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1983. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1984. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1985. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1986. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1987. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1988. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1989. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1990. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1991. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1992. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1993. WREG32(SQ_CONFIG, sq_config);
  1994. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1995. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1996. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1997. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1998. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1999. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2000. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2001. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2002. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2003. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2004. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2005. FORCE_EOV_MAX_REZ_CNT(255)));
  2006. switch (rdev->family) {
  2007. case CHIP_CEDAR:
  2008. case CHIP_PALM:
  2009. case CHIP_SUMO:
  2010. case CHIP_SUMO2:
  2011. case CHIP_CAICOS:
  2012. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2013. break;
  2014. default:
  2015. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2016. break;
  2017. }
  2018. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2019. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2020. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2021. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2022. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2023. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2024. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2025. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2026. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2027. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2028. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2029. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2030. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2031. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2032. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2033. /* clear render buffer base addresses */
  2034. WREG32(CB_COLOR0_BASE, 0);
  2035. WREG32(CB_COLOR1_BASE, 0);
  2036. WREG32(CB_COLOR2_BASE, 0);
  2037. WREG32(CB_COLOR3_BASE, 0);
  2038. WREG32(CB_COLOR4_BASE, 0);
  2039. WREG32(CB_COLOR5_BASE, 0);
  2040. WREG32(CB_COLOR6_BASE, 0);
  2041. WREG32(CB_COLOR7_BASE, 0);
  2042. WREG32(CB_COLOR8_BASE, 0);
  2043. WREG32(CB_COLOR9_BASE, 0);
  2044. WREG32(CB_COLOR10_BASE, 0);
  2045. WREG32(CB_COLOR11_BASE, 0);
  2046. /* set the shader const cache sizes to 0 */
  2047. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2048. WREG32(i, 0);
  2049. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2050. WREG32(i, 0);
  2051. tmp = RREG32(HDP_MISC_CNTL);
  2052. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2053. WREG32(HDP_MISC_CNTL, tmp);
  2054. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2055. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2056. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2057. udelay(50);
  2058. }
  2059. int evergreen_mc_init(struct radeon_device *rdev)
  2060. {
  2061. u32 tmp;
  2062. int chansize, numchan;
  2063. /* Get VRAM informations */
  2064. rdev->mc.vram_is_ddr = true;
  2065. if (rdev->flags & RADEON_IS_IGP)
  2066. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2067. else
  2068. tmp = RREG32(MC_ARB_RAMCFG);
  2069. if (tmp & CHANSIZE_OVERRIDE) {
  2070. chansize = 16;
  2071. } else if (tmp & CHANSIZE_MASK) {
  2072. chansize = 64;
  2073. } else {
  2074. chansize = 32;
  2075. }
  2076. tmp = RREG32(MC_SHARED_CHMAP);
  2077. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2078. case 0:
  2079. default:
  2080. numchan = 1;
  2081. break;
  2082. case 1:
  2083. numchan = 2;
  2084. break;
  2085. case 2:
  2086. numchan = 4;
  2087. break;
  2088. case 3:
  2089. numchan = 8;
  2090. break;
  2091. }
  2092. rdev->mc.vram_width = numchan * chansize;
  2093. /* Could aper size report 0 ? */
  2094. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2095. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2096. /* Setup GPU memory space */
  2097. if (rdev->flags & RADEON_IS_IGP) {
  2098. /* size in bytes on fusion */
  2099. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2100. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2101. } else {
  2102. /* size in MB on evergreen */
  2103. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2104. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2105. }
  2106. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2107. r700_vram_gtt_location(rdev, &rdev->mc);
  2108. radeon_update_bandwidth_info(rdev);
  2109. return 0;
  2110. }
  2111. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2112. {
  2113. u32 srbm_status;
  2114. u32 grbm_status;
  2115. u32 grbm_status_se0, grbm_status_se1;
  2116. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2117. int r;
  2118. srbm_status = RREG32(SRBM_STATUS);
  2119. grbm_status = RREG32(GRBM_STATUS);
  2120. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2121. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2122. if (!(grbm_status & GUI_ACTIVE)) {
  2123. r100_gpu_lockup_update(lockup, &rdev->cp);
  2124. return false;
  2125. }
  2126. /* force CP activities */
  2127. r = radeon_ring_lock(rdev, 2);
  2128. if (!r) {
  2129. /* PACKET2 NOP */
  2130. radeon_ring_write(rdev, 0x80000000);
  2131. radeon_ring_write(rdev, 0x80000000);
  2132. radeon_ring_unlock_commit(rdev);
  2133. }
  2134. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2135. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2136. }
  2137. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2138. {
  2139. struct evergreen_mc_save save;
  2140. u32 grbm_reset = 0;
  2141. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2142. return 0;
  2143. dev_info(rdev->dev, "GPU softreset \n");
  2144. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2145. RREG32(GRBM_STATUS));
  2146. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2147. RREG32(GRBM_STATUS_SE0));
  2148. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2149. RREG32(GRBM_STATUS_SE1));
  2150. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2151. RREG32(SRBM_STATUS));
  2152. evergreen_mc_stop(rdev, &save);
  2153. if (evergreen_mc_wait_for_idle(rdev)) {
  2154. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2155. }
  2156. /* Disable CP parsing/prefetching */
  2157. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2158. /* reset all the gfx blocks */
  2159. grbm_reset = (SOFT_RESET_CP |
  2160. SOFT_RESET_CB |
  2161. SOFT_RESET_DB |
  2162. SOFT_RESET_PA |
  2163. SOFT_RESET_SC |
  2164. SOFT_RESET_SPI |
  2165. SOFT_RESET_SH |
  2166. SOFT_RESET_SX |
  2167. SOFT_RESET_TC |
  2168. SOFT_RESET_TA |
  2169. SOFT_RESET_VC |
  2170. SOFT_RESET_VGT);
  2171. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2172. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2173. (void)RREG32(GRBM_SOFT_RESET);
  2174. udelay(50);
  2175. WREG32(GRBM_SOFT_RESET, 0);
  2176. (void)RREG32(GRBM_SOFT_RESET);
  2177. /* Wait a little for things to settle down */
  2178. udelay(50);
  2179. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2180. RREG32(GRBM_STATUS));
  2181. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2182. RREG32(GRBM_STATUS_SE0));
  2183. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2184. RREG32(GRBM_STATUS_SE1));
  2185. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2186. RREG32(SRBM_STATUS));
  2187. evergreen_mc_resume(rdev, &save);
  2188. return 0;
  2189. }
  2190. int evergreen_asic_reset(struct radeon_device *rdev)
  2191. {
  2192. return evergreen_gpu_soft_reset(rdev);
  2193. }
  2194. /* Interrupts */
  2195. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2196. {
  2197. switch (crtc) {
  2198. case 0:
  2199. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2200. case 1:
  2201. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2202. case 2:
  2203. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2204. case 3:
  2205. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2206. case 4:
  2207. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2208. case 5:
  2209. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2210. default:
  2211. return 0;
  2212. }
  2213. }
  2214. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2215. {
  2216. u32 tmp;
  2217. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2218. WREG32(GRBM_INT_CNTL, 0);
  2219. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2220. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2221. if (rdev->num_crtc >= 4) {
  2222. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2223. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2224. }
  2225. if (rdev->num_crtc >= 6) {
  2226. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2227. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2228. }
  2229. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2230. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2231. if (rdev->num_crtc >= 4) {
  2232. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2233. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2234. }
  2235. if (rdev->num_crtc >= 6) {
  2236. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2237. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2238. }
  2239. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2240. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2241. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2242. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2243. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2244. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2245. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2246. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2247. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2248. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2249. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2250. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2251. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2252. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2253. }
  2254. int evergreen_irq_set(struct radeon_device *rdev)
  2255. {
  2256. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2257. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2258. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2259. u32 grbm_int_cntl = 0;
  2260. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2261. if (!rdev->irq.installed) {
  2262. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2263. return -EINVAL;
  2264. }
  2265. /* don't enable anything if the ih is disabled */
  2266. if (!rdev->ih.enabled) {
  2267. r600_disable_interrupts(rdev);
  2268. /* force the active interrupt state to all disabled */
  2269. evergreen_disable_interrupt_state(rdev);
  2270. return 0;
  2271. }
  2272. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2273. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2274. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2275. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2276. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2277. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2278. if (rdev->irq.sw_int) {
  2279. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2280. cp_int_cntl |= RB_INT_ENABLE;
  2281. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2282. }
  2283. if (rdev->irq.crtc_vblank_int[0] ||
  2284. rdev->irq.pflip[0]) {
  2285. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2286. crtc1 |= VBLANK_INT_MASK;
  2287. }
  2288. if (rdev->irq.crtc_vblank_int[1] ||
  2289. rdev->irq.pflip[1]) {
  2290. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2291. crtc2 |= VBLANK_INT_MASK;
  2292. }
  2293. if (rdev->irq.crtc_vblank_int[2] ||
  2294. rdev->irq.pflip[2]) {
  2295. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2296. crtc3 |= VBLANK_INT_MASK;
  2297. }
  2298. if (rdev->irq.crtc_vblank_int[3] ||
  2299. rdev->irq.pflip[3]) {
  2300. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2301. crtc4 |= VBLANK_INT_MASK;
  2302. }
  2303. if (rdev->irq.crtc_vblank_int[4] ||
  2304. rdev->irq.pflip[4]) {
  2305. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2306. crtc5 |= VBLANK_INT_MASK;
  2307. }
  2308. if (rdev->irq.crtc_vblank_int[5] ||
  2309. rdev->irq.pflip[5]) {
  2310. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2311. crtc6 |= VBLANK_INT_MASK;
  2312. }
  2313. if (rdev->irq.hpd[0]) {
  2314. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2315. hpd1 |= DC_HPDx_INT_EN;
  2316. }
  2317. if (rdev->irq.hpd[1]) {
  2318. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2319. hpd2 |= DC_HPDx_INT_EN;
  2320. }
  2321. if (rdev->irq.hpd[2]) {
  2322. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2323. hpd3 |= DC_HPDx_INT_EN;
  2324. }
  2325. if (rdev->irq.hpd[3]) {
  2326. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2327. hpd4 |= DC_HPDx_INT_EN;
  2328. }
  2329. if (rdev->irq.hpd[4]) {
  2330. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2331. hpd5 |= DC_HPDx_INT_EN;
  2332. }
  2333. if (rdev->irq.hpd[5]) {
  2334. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2335. hpd6 |= DC_HPDx_INT_EN;
  2336. }
  2337. if (rdev->irq.gui_idle) {
  2338. DRM_DEBUG("gui idle\n");
  2339. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2340. }
  2341. WREG32(CP_INT_CNTL, cp_int_cntl);
  2342. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2343. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2344. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2345. if (rdev->num_crtc >= 4) {
  2346. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2347. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2348. }
  2349. if (rdev->num_crtc >= 6) {
  2350. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2351. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2352. }
  2353. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2354. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2355. if (rdev->num_crtc >= 4) {
  2356. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2357. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2358. }
  2359. if (rdev->num_crtc >= 6) {
  2360. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2361. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2362. }
  2363. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2364. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2365. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2366. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2367. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2368. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2369. return 0;
  2370. }
  2371. static void evergreen_irq_ack(struct radeon_device *rdev)
  2372. {
  2373. u32 tmp;
  2374. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2375. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2376. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2377. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2378. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2379. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2380. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2381. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2382. if (rdev->num_crtc >= 4) {
  2383. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2384. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2385. }
  2386. if (rdev->num_crtc >= 6) {
  2387. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2388. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2389. }
  2390. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2391. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2392. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2393. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2394. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2395. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2396. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2397. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2398. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2399. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2400. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2401. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2402. if (rdev->num_crtc >= 4) {
  2403. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2404. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2405. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2406. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2407. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2408. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2409. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2410. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2411. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2412. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2413. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2414. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2415. }
  2416. if (rdev->num_crtc >= 6) {
  2417. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2418. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2419. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2420. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2421. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2422. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2423. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2424. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2425. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2426. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2427. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2428. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2429. }
  2430. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2431. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2432. tmp |= DC_HPDx_INT_ACK;
  2433. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2434. }
  2435. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2436. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2437. tmp |= DC_HPDx_INT_ACK;
  2438. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2439. }
  2440. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2441. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2442. tmp |= DC_HPDx_INT_ACK;
  2443. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2444. }
  2445. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2446. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2447. tmp |= DC_HPDx_INT_ACK;
  2448. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2449. }
  2450. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2451. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2452. tmp |= DC_HPDx_INT_ACK;
  2453. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2454. }
  2455. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2456. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2457. tmp |= DC_HPDx_INT_ACK;
  2458. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2459. }
  2460. }
  2461. void evergreen_irq_disable(struct radeon_device *rdev)
  2462. {
  2463. r600_disable_interrupts(rdev);
  2464. /* Wait and acknowledge irq */
  2465. mdelay(1);
  2466. evergreen_irq_ack(rdev);
  2467. evergreen_disable_interrupt_state(rdev);
  2468. }
  2469. void evergreen_irq_suspend(struct radeon_device *rdev)
  2470. {
  2471. evergreen_irq_disable(rdev);
  2472. r600_rlc_stop(rdev);
  2473. }
  2474. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2475. {
  2476. u32 wptr, tmp;
  2477. if (rdev->wb.enabled)
  2478. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2479. else
  2480. wptr = RREG32(IH_RB_WPTR);
  2481. if (wptr & RB_OVERFLOW) {
  2482. /* When a ring buffer overflow happen start parsing interrupt
  2483. * from the last not overwritten vector (wptr + 16). Hopefully
  2484. * this should allow us to catchup.
  2485. */
  2486. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2487. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2488. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2489. tmp = RREG32(IH_RB_CNTL);
  2490. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2491. WREG32(IH_RB_CNTL, tmp);
  2492. }
  2493. return (wptr & rdev->ih.ptr_mask);
  2494. }
  2495. int evergreen_irq_process(struct radeon_device *rdev)
  2496. {
  2497. u32 wptr;
  2498. u32 rptr;
  2499. u32 src_id, src_data;
  2500. u32 ring_index;
  2501. unsigned long flags;
  2502. bool queue_hotplug = false;
  2503. if (!rdev->ih.enabled || rdev->shutdown)
  2504. return IRQ_NONE;
  2505. wptr = evergreen_get_ih_wptr(rdev);
  2506. rptr = rdev->ih.rptr;
  2507. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2508. spin_lock_irqsave(&rdev->ih.lock, flags);
  2509. if (rptr == wptr) {
  2510. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2511. return IRQ_NONE;
  2512. }
  2513. restart_ih:
  2514. /* Order reading of wptr vs. reading of IH ring data */
  2515. rmb();
  2516. /* display interrupts */
  2517. evergreen_irq_ack(rdev);
  2518. rdev->ih.wptr = wptr;
  2519. while (rptr != wptr) {
  2520. /* wptr/rptr are in bytes! */
  2521. ring_index = rptr / 4;
  2522. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2523. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2524. switch (src_id) {
  2525. case 1: /* D1 vblank/vline */
  2526. switch (src_data) {
  2527. case 0: /* D1 vblank */
  2528. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2529. if (rdev->irq.crtc_vblank_int[0]) {
  2530. drm_handle_vblank(rdev->ddev, 0);
  2531. rdev->pm.vblank_sync = true;
  2532. wake_up(&rdev->irq.vblank_queue);
  2533. }
  2534. if (rdev->irq.pflip[0])
  2535. radeon_crtc_handle_flip(rdev, 0);
  2536. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2537. DRM_DEBUG("IH: D1 vblank\n");
  2538. }
  2539. break;
  2540. case 1: /* D1 vline */
  2541. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2542. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2543. DRM_DEBUG("IH: D1 vline\n");
  2544. }
  2545. break;
  2546. default:
  2547. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2548. break;
  2549. }
  2550. break;
  2551. case 2: /* D2 vblank/vline */
  2552. switch (src_data) {
  2553. case 0: /* D2 vblank */
  2554. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2555. if (rdev->irq.crtc_vblank_int[1]) {
  2556. drm_handle_vblank(rdev->ddev, 1);
  2557. rdev->pm.vblank_sync = true;
  2558. wake_up(&rdev->irq.vblank_queue);
  2559. }
  2560. if (rdev->irq.pflip[1])
  2561. radeon_crtc_handle_flip(rdev, 1);
  2562. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2563. DRM_DEBUG("IH: D2 vblank\n");
  2564. }
  2565. break;
  2566. case 1: /* D2 vline */
  2567. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2568. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2569. DRM_DEBUG("IH: D2 vline\n");
  2570. }
  2571. break;
  2572. default:
  2573. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2574. break;
  2575. }
  2576. break;
  2577. case 3: /* D3 vblank/vline */
  2578. switch (src_data) {
  2579. case 0: /* D3 vblank */
  2580. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2581. if (rdev->irq.crtc_vblank_int[2]) {
  2582. drm_handle_vblank(rdev->ddev, 2);
  2583. rdev->pm.vblank_sync = true;
  2584. wake_up(&rdev->irq.vblank_queue);
  2585. }
  2586. if (rdev->irq.pflip[2])
  2587. radeon_crtc_handle_flip(rdev, 2);
  2588. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2589. DRM_DEBUG("IH: D3 vblank\n");
  2590. }
  2591. break;
  2592. case 1: /* D3 vline */
  2593. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2594. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2595. DRM_DEBUG("IH: D3 vline\n");
  2596. }
  2597. break;
  2598. default:
  2599. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2600. break;
  2601. }
  2602. break;
  2603. case 4: /* D4 vblank/vline */
  2604. switch (src_data) {
  2605. case 0: /* D4 vblank */
  2606. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2607. if (rdev->irq.crtc_vblank_int[3]) {
  2608. drm_handle_vblank(rdev->ddev, 3);
  2609. rdev->pm.vblank_sync = true;
  2610. wake_up(&rdev->irq.vblank_queue);
  2611. }
  2612. if (rdev->irq.pflip[3])
  2613. radeon_crtc_handle_flip(rdev, 3);
  2614. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2615. DRM_DEBUG("IH: D4 vblank\n");
  2616. }
  2617. break;
  2618. case 1: /* D4 vline */
  2619. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2620. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2621. DRM_DEBUG("IH: D4 vline\n");
  2622. }
  2623. break;
  2624. default:
  2625. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2626. break;
  2627. }
  2628. break;
  2629. case 5: /* D5 vblank/vline */
  2630. switch (src_data) {
  2631. case 0: /* D5 vblank */
  2632. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2633. if (rdev->irq.crtc_vblank_int[4]) {
  2634. drm_handle_vblank(rdev->ddev, 4);
  2635. rdev->pm.vblank_sync = true;
  2636. wake_up(&rdev->irq.vblank_queue);
  2637. }
  2638. if (rdev->irq.pflip[4])
  2639. radeon_crtc_handle_flip(rdev, 4);
  2640. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2641. DRM_DEBUG("IH: D5 vblank\n");
  2642. }
  2643. break;
  2644. case 1: /* D5 vline */
  2645. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2646. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2647. DRM_DEBUG("IH: D5 vline\n");
  2648. }
  2649. break;
  2650. default:
  2651. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2652. break;
  2653. }
  2654. break;
  2655. case 6: /* D6 vblank/vline */
  2656. switch (src_data) {
  2657. case 0: /* D6 vblank */
  2658. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2659. if (rdev->irq.crtc_vblank_int[5]) {
  2660. drm_handle_vblank(rdev->ddev, 5);
  2661. rdev->pm.vblank_sync = true;
  2662. wake_up(&rdev->irq.vblank_queue);
  2663. }
  2664. if (rdev->irq.pflip[5])
  2665. radeon_crtc_handle_flip(rdev, 5);
  2666. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2667. DRM_DEBUG("IH: D6 vblank\n");
  2668. }
  2669. break;
  2670. case 1: /* D6 vline */
  2671. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2672. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2673. DRM_DEBUG("IH: D6 vline\n");
  2674. }
  2675. break;
  2676. default:
  2677. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2678. break;
  2679. }
  2680. break;
  2681. case 42: /* HPD hotplug */
  2682. switch (src_data) {
  2683. case 0:
  2684. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2685. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2686. queue_hotplug = true;
  2687. DRM_DEBUG("IH: HPD1\n");
  2688. }
  2689. break;
  2690. case 1:
  2691. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2692. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2693. queue_hotplug = true;
  2694. DRM_DEBUG("IH: HPD2\n");
  2695. }
  2696. break;
  2697. case 2:
  2698. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2699. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2700. queue_hotplug = true;
  2701. DRM_DEBUG("IH: HPD3\n");
  2702. }
  2703. break;
  2704. case 3:
  2705. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2706. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2707. queue_hotplug = true;
  2708. DRM_DEBUG("IH: HPD4\n");
  2709. }
  2710. break;
  2711. case 4:
  2712. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2713. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2714. queue_hotplug = true;
  2715. DRM_DEBUG("IH: HPD5\n");
  2716. }
  2717. break;
  2718. case 5:
  2719. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2720. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2721. queue_hotplug = true;
  2722. DRM_DEBUG("IH: HPD6\n");
  2723. }
  2724. break;
  2725. default:
  2726. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2727. break;
  2728. }
  2729. break;
  2730. case 176: /* CP_INT in ring buffer */
  2731. case 177: /* CP_INT in IB1 */
  2732. case 178: /* CP_INT in IB2 */
  2733. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2734. radeon_fence_process(rdev);
  2735. break;
  2736. case 181: /* CP EOP event */
  2737. DRM_DEBUG("IH: CP EOP\n");
  2738. radeon_fence_process(rdev);
  2739. break;
  2740. case 233: /* GUI IDLE */
  2741. DRM_DEBUG("IH: GUI idle\n");
  2742. rdev->pm.gui_idle = true;
  2743. wake_up(&rdev->irq.idle_queue);
  2744. break;
  2745. default:
  2746. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2747. break;
  2748. }
  2749. /* wptr/rptr are in bytes! */
  2750. rptr += 16;
  2751. rptr &= rdev->ih.ptr_mask;
  2752. }
  2753. /* make sure wptr hasn't changed while processing */
  2754. wptr = evergreen_get_ih_wptr(rdev);
  2755. if (wptr != rdev->ih.wptr)
  2756. goto restart_ih;
  2757. if (queue_hotplug)
  2758. schedule_work(&rdev->hotplug_work);
  2759. rdev->ih.rptr = rptr;
  2760. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2761. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2762. return IRQ_HANDLED;
  2763. }
  2764. static int evergreen_startup(struct radeon_device *rdev)
  2765. {
  2766. int r;
  2767. /* enable pcie gen2 link */
  2768. evergreen_pcie_gen2_enable(rdev);
  2769. if (ASIC_IS_DCE5(rdev)) {
  2770. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2771. r = ni_init_microcode(rdev);
  2772. if (r) {
  2773. DRM_ERROR("Failed to load firmware!\n");
  2774. return r;
  2775. }
  2776. }
  2777. r = ni_mc_load_microcode(rdev);
  2778. if (r) {
  2779. DRM_ERROR("Failed to load MC firmware!\n");
  2780. return r;
  2781. }
  2782. } else {
  2783. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2784. r = r600_init_microcode(rdev);
  2785. if (r) {
  2786. DRM_ERROR("Failed to load firmware!\n");
  2787. return r;
  2788. }
  2789. }
  2790. }
  2791. r = r600_vram_scratch_init(rdev);
  2792. if (r)
  2793. return r;
  2794. evergreen_mc_program(rdev);
  2795. if (rdev->flags & RADEON_IS_AGP) {
  2796. evergreen_agp_enable(rdev);
  2797. } else {
  2798. r = evergreen_pcie_gart_enable(rdev);
  2799. if (r)
  2800. return r;
  2801. }
  2802. evergreen_gpu_init(rdev);
  2803. r = evergreen_blit_init(rdev);
  2804. if (r) {
  2805. r600_blit_fini(rdev);
  2806. rdev->asic->copy = NULL;
  2807. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2808. }
  2809. /* allocate wb buffer */
  2810. r = radeon_wb_init(rdev);
  2811. if (r)
  2812. return r;
  2813. /* Enable IRQ */
  2814. r = r600_irq_init(rdev);
  2815. if (r) {
  2816. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2817. radeon_irq_kms_fini(rdev);
  2818. return r;
  2819. }
  2820. evergreen_irq_set(rdev);
  2821. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2822. if (r)
  2823. return r;
  2824. r = evergreen_cp_load_microcode(rdev);
  2825. if (r)
  2826. return r;
  2827. r = evergreen_cp_resume(rdev);
  2828. if (r)
  2829. return r;
  2830. return 0;
  2831. }
  2832. int evergreen_resume(struct radeon_device *rdev)
  2833. {
  2834. int r;
  2835. /* reset the asic, the gfx blocks are often in a bad state
  2836. * after the driver is unloaded or after a resume
  2837. */
  2838. if (radeon_asic_reset(rdev))
  2839. dev_warn(rdev->dev, "GPU reset failed !\n");
  2840. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2841. * posting will perform necessary task to bring back GPU into good
  2842. * shape.
  2843. */
  2844. /* post card */
  2845. atom_asic_init(rdev->mode_info.atom_context);
  2846. r = evergreen_startup(rdev);
  2847. if (r) {
  2848. DRM_ERROR("evergreen startup failed on resume\n");
  2849. return r;
  2850. }
  2851. r = r600_ib_test(rdev);
  2852. if (r) {
  2853. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2854. return r;
  2855. }
  2856. return r;
  2857. }
  2858. int evergreen_suspend(struct radeon_device *rdev)
  2859. {
  2860. /* FIXME: we should wait for ring to be empty */
  2861. r700_cp_stop(rdev);
  2862. rdev->cp.ready = false;
  2863. evergreen_irq_suspend(rdev);
  2864. radeon_wb_disable(rdev);
  2865. evergreen_pcie_gart_disable(rdev);
  2866. r600_blit_suspend(rdev);
  2867. return 0;
  2868. }
  2869. /* Plan is to move initialization in that function and use
  2870. * helper function so that radeon_device_init pretty much
  2871. * do nothing more than calling asic specific function. This
  2872. * should also allow to remove a bunch of callback function
  2873. * like vram_info.
  2874. */
  2875. int evergreen_init(struct radeon_device *rdev)
  2876. {
  2877. int r;
  2878. /* This don't do much */
  2879. r = radeon_gem_init(rdev);
  2880. if (r)
  2881. return r;
  2882. /* Read BIOS */
  2883. if (!radeon_get_bios(rdev)) {
  2884. if (ASIC_IS_AVIVO(rdev))
  2885. return -EINVAL;
  2886. }
  2887. /* Must be an ATOMBIOS */
  2888. if (!rdev->is_atom_bios) {
  2889. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2890. return -EINVAL;
  2891. }
  2892. r = radeon_atombios_init(rdev);
  2893. if (r)
  2894. return r;
  2895. /* reset the asic, the gfx blocks are often in a bad state
  2896. * after the driver is unloaded or after a resume
  2897. */
  2898. if (radeon_asic_reset(rdev))
  2899. dev_warn(rdev->dev, "GPU reset failed !\n");
  2900. /* Post card if necessary */
  2901. if (!radeon_card_posted(rdev)) {
  2902. if (!rdev->bios) {
  2903. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2904. return -EINVAL;
  2905. }
  2906. DRM_INFO("GPU not posted. posting now...\n");
  2907. atom_asic_init(rdev->mode_info.atom_context);
  2908. }
  2909. /* Initialize scratch registers */
  2910. r600_scratch_init(rdev);
  2911. /* Initialize surface registers */
  2912. radeon_surface_init(rdev);
  2913. /* Initialize clocks */
  2914. radeon_get_clock_info(rdev->ddev);
  2915. /* Fence driver */
  2916. r = radeon_fence_driver_init(rdev);
  2917. if (r)
  2918. return r;
  2919. /* initialize AGP */
  2920. if (rdev->flags & RADEON_IS_AGP) {
  2921. r = radeon_agp_init(rdev);
  2922. if (r)
  2923. radeon_agp_disable(rdev);
  2924. }
  2925. /* initialize memory controller */
  2926. r = evergreen_mc_init(rdev);
  2927. if (r)
  2928. return r;
  2929. /* Memory manager */
  2930. r = radeon_bo_init(rdev);
  2931. if (r)
  2932. return r;
  2933. r = radeon_irq_kms_init(rdev);
  2934. if (r)
  2935. return r;
  2936. rdev->cp.ring_obj = NULL;
  2937. r600_ring_init(rdev, 1024 * 1024);
  2938. rdev->ih.ring_obj = NULL;
  2939. r600_ih_ring_init(rdev, 64 * 1024);
  2940. r = r600_pcie_gart_init(rdev);
  2941. if (r)
  2942. return r;
  2943. rdev->accel_working = true;
  2944. r = evergreen_startup(rdev);
  2945. if (r) {
  2946. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2947. r700_cp_fini(rdev);
  2948. r600_irq_fini(rdev);
  2949. radeon_wb_fini(rdev);
  2950. radeon_irq_kms_fini(rdev);
  2951. evergreen_pcie_gart_fini(rdev);
  2952. rdev->accel_working = false;
  2953. }
  2954. if (rdev->accel_working) {
  2955. r = radeon_ib_pool_init(rdev);
  2956. if (r) {
  2957. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2958. rdev->accel_working = false;
  2959. }
  2960. r = r600_ib_test(rdev);
  2961. if (r) {
  2962. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2963. rdev->accel_working = false;
  2964. }
  2965. }
  2966. /* Don't start up if the MC ucode is missing on BTC parts.
  2967. * The default clocks and voltages before the MC ucode
  2968. * is loaded are not suffient for advanced operations.
  2969. */
  2970. if (ASIC_IS_DCE5(rdev)) {
  2971. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  2972. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  2973. return -EINVAL;
  2974. }
  2975. }
  2976. return 0;
  2977. }
  2978. void evergreen_fini(struct radeon_device *rdev)
  2979. {
  2980. r600_blit_fini(rdev);
  2981. r700_cp_fini(rdev);
  2982. r600_irq_fini(rdev);
  2983. radeon_wb_fini(rdev);
  2984. radeon_ib_pool_fini(rdev);
  2985. radeon_irq_kms_fini(rdev);
  2986. evergreen_pcie_gart_fini(rdev);
  2987. r600_vram_scratch_fini(rdev);
  2988. radeon_gem_fini(rdev);
  2989. radeon_fence_driver_fini(rdev);
  2990. radeon_agp_fini(rdev);
  2991. radeon_bo_fini(rdev);
  2992. radeon_atombios_fini(rdev);
  2993. kfree(rdev->bios);
  2994. rdev->bios = NULL;
  2995. }
  2996. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2997. {
  2998. u32 link_width_cntl, speed_cntl;
  2999. if (radeon_pcie_gen2 == 0)
  3000. return;
  3001. if (rdev->flags & RADEON_IS_IGP)
  3002. return;
  3003. if (!(rdev->flags & RADEON_IS_PCIE))
  3004. return;
  3005. /* x2 cards have a special sequence */
  3006. if (ASIC_IS_X2(rdev))
  3007. return;
  3008. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3009. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3010. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3011. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3012. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3013. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3014. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3015. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3016. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3017. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3018. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3019. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3020. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3021. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3022. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3023. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3024. speed_cntl |= LC_GEN2_EN_STRAP;
  3025. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3026. } else {
  3027. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3028. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3029. if (1)
  3030. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3031. else
  3032. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3033. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3034. }
  3035. }