r600.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  95. /* r600,rv610,rv630,rv620,rv635,rv670 */
  96. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  97. static void r600_gpu_init(struct radeon_device *rdev);
  98. void r600_fini(struct radeon_device *rdev);
  99. void r600_irq_disable(struct radeon_device *rdev);
  100. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  101. /* get temperature in millidegrees */
  102. int rv6xx_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  105. ASIC_T_SHIFT;
  106. int actual_temp = temp & 0xff;
  107. if (temp & 0x100)
  108. actual_temp -= 256;
  109. return actual_temp * 1000;
  110. }
  111. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  112. {
  113. int i;
  114. rdev->pm.dynpm_can_upclock = true;
  115. rdev->pm.dynpm_can_downclock = true;
  116. /* power state array is low to high, default is first */
  117. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  118. int min_power_state_index = 0;
  119. if (rdev->pm.num_power_states > 2)
  120. min_power_state_index = 1;
  121. switch (rdev->pm.dynpm_planned_action) {
  122. case DYNPM_ACTION_MINIMUM:
  123. rdev->pm.requested_power_state_index = min_power_state_index;
  124. rdev->pm.requested_clock_mode_index = 0;
  125. rdev->pm.dynpm_can_downclock = false;
  126. break;
  127. case DYNPM_ACTION_DOWNCLOCK:
  128. if (rdev->pm.current_power_state_index == min_power_state_index) {
  129. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  130. rdev->pm.dynpm_can_downclock = false;
  131. } else {
  132. if (rdev->pm.active_crtc_count > 1) {
  133. for (i = 0; i < rdev->pm.num_power_states; i++) {
  134. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  135. continue;
  136. else if (i >= rdev->pm.current_power_state_index) {
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else {
  146. if (rdev->pm.current_power_state_index == 0)
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.num_power_states - 1;
  149. else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index - 1;
  152. }
  153. }
  154. rdev->pm.requested_clock_mode_index = 0;
  155. /* don't use the power state if crtcs are active and no display flag is set */
  156. if ((rdev->pm.active_crtc_count > 0) &&
  157. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  158. clock_info[rdev->pm.requested_clock_mode_index].flags &
  159. RADEON_PM_MODE_NO_DISPLAY)) {
  160. rdev->pm.requested_power_state_index++;
  161. }
  162. break;
  163. case DYNPM_ACTION_UPCLOCK:
  164. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  165. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. } else {
  168. if (rdev->pm.active_crtc_count > 1) {
  169. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  170. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  171. continue;
  172. else if (i <= rdev->pm.current_power_state_index) {
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index;
  175. break;
  176. } else {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. } else
  182. rdev->pm.requested_power_state_index =
  183. rdev->pm.current_power_state_index + 1;
  184. }
  185. rdev->pm.requested_clock_mode_index = 0;
  186. break;
  187. case DYNPM_ACTION_DEFAULT:
  188. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_upclock = false;
  191. break;
  192. case DYNPM_ACTION_NONE:
  193. default:
  194. DRM_ERROR("Requested mode for not defined action\n");
  195. return;
  196. }
  197. } else {
  198. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  199. /* for now just select the first power state and switch between clock modes */
  200. /* power state array is low to high, default is first (0) */
  201. if (rdev->pm.active_crtc_count > 1) {
  202. rdev->pm.requested_power_state_index = -1;
  203. /* start at 1 as we don't want the default mode */
  204. for (i = 1; i < rdev->pm.num_power_states; i++) {
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  206. continue;
  207. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  208. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. /* if nothing selected, grab the default state. */
  214. if (rdev->pm.requested_power_state_index == -1)
  215. rdev->pm.requested_power_state_index = 0;
  216. } else
  217. rdev->pm.requested_power_state_index = 1;
  218. switch (rdev->pm.dynpm_planned_action) {
  219. case DYNPM_ACTION_MINIMUM:
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. break;
  223. case DYNPM_ACTION_DOWNCLOCK:
  224. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  225. if (rdev->pm.current_clock_mode_index == 0) {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index - 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index = 0;
  233. rdev->pm.dynpm_can_downclock = false;
  234. }
  235. /* don't use the power state if crtcs are active and no display flag is set */
  236. if ((rdev->pm.active_crtc_count > 0) &&
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  238. clock_info[rdev->pm.requested_clock_mode_index].flags &
  239. RADEON_PM_MODE_NO_DISPLAY)) {
  240. rdev->pm.requested_clock_mode_index++;
  241. }
  242. break;
  243. case DYNPM_ACTION_UPCLOCK:
  244. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  245. if (rdev->pm.current_clock_mode_index ==
  246. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  247. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. } else
  250. rdev->pm.requested_clock_mode_index =
  251. rdev->pm.current_clock_mode_index + 1;
  252. } else {
  253. rdev->pm.requested_clock_mode_index =
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  255. rdev->pm.dynpm_can_upclock = false;
  256. }
  257. break;
  258. case DYNPM_ACTION_DEFAULT:
  259. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  260. rdev->pm.requested_clock_mode_index = 0;
  261. rdev->pm.dynpm_can_upclock = false;
  262. break;
  263. case DYNPM_ACTION_NONE:
  264. default:
  265. DRM_ERROR("Requested mode for not defined action\n");
  266. return;
  267. }
  268. }
  269. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. pcie_lanes);
  276. }
  277. void rs780_pm_init_profile(struct radeon_device *rdev)
  278. {
  279. if (rdev->pm.num_power_states == 2) {
  280. /* default */
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  285. /* low sh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  290. /* mid sh */
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  295. /* high sh */
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  300. /* low mh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  305. /* mid mh */
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  310. /* high mh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  315. } else if (rdev->pm.num_power_states == 3) {
  316. /* default */
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  321. /* low sh */
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  326. /* mid sh */
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  331. /* high sh */
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  336. /* low mh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  341. /* mid mh */
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  346. /* high mh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  351. } else {
  352. /* default */
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  357. /* low sh */
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  362. /* mid sh */
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  367. /* high sh */
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  372. /* low mh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  377. /* mid mh */
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  382. /* high mh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  387. }
  388. }
  389. void r600_pm_init_profile(struct radeon_device *rdev)
  390. {
  391. int idx;
  392. if (rdev->family == CHIP_R600) {
  393. /* XXX */
  394. /* default */
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  399. /* low sh */
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  404. /* mid sh */
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  409. /* high sh */
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  414. /* low mh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  419. /* mid mh */
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  424. /* high mh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  429. } else {
  430. if (rdev->pm.num_power_states < 4) {
  431. /* default */
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  436. /* low sh */
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  441. /* mid sh */
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  446. /* high sh */
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  451. /* low mh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  461. /* high mh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  466. } else {
  467. /* default */
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  472. /* low sh */
  473. if (rdev->flags & RADEON_IS_MOBILITY)
  474. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  475. else
  476. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. /* mid sh */
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  486. /* high sh */
  487. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  492. /* low mh */
  493. if (rdev->flags & RADEON_IS_MOBILITY)
  494. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  495. else
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  501. /* mid mh */
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  506. /* high mh */
  507. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  512. }
  513. }
  514. }
  515. void r600_pm_misc(struct radeon_device *rdev)
  516. {
  517. int req_ps_idx = rdev->pm.requested_power_state_index;
  518. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  519. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  520. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  521. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  522. /* 0xff01 is a flag rather then an actual voltage */
  523. if (voltage->voltage == 0xff01)
  524. return;
  525. if (voltage->voltage != rdev->pm.current_vddc) {
  526. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  527. rdev->pm.current_vddc = voltage->voltage;
  528. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  529. }
  530. }
  531. }
  532. bool r600_gui_idle(struct radeon_device *rdev)
  533. {
  534. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  535. return false;
  536. else
  537. return true;
  538. }
  539. /* hpd for digital panel detect/disconnect */
  540. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  541. {
  542. bool connected = false;
  543. if (ASIC_IS_DCE3(rdev)) {
  544. switch (hpd) {
  545. case RADEON_HPD_1:
  546. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  547. connected = true;
  548. break;
  549. case RADEON_HPD_2:
  550. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  551. connected = true;
  552. break;
  553. case RADEON_HPD_3:
  554. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  555. connected = true;
  556. break;
  557. case RADEON_HPD_4:
  558. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  559. connected = true;
  560. break;
  561. /* DCE 3.2 */
  562. case RADEON_HPD_5:
  563. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_6:
  567. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. default:
  571. break;
  572. }
  573. } else {
  574. switch (hpd) {
  575. case RADEON_HPD_1:
  576. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  577. connected = true;
  578. break;
  579. case RADEON_HPD_2:
  580. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_3:
  584. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. return connected;
  592. }
  593. void r600_hpd_set_polarity(struct radeon_device *rdev,
  594. enum radeon_hpd_id hpd)
  595. {
  596. u32 tmp;
  597. bool connected = r600_hpd_sense(rdev, hpd);
  598. if (ASIC_IS_DCE3(rdev)) {
  599. switch (hpd) {
  600. case RADEON_HPD_1:
  601. tmp = RREG32(DC_HPD1_INT_CONTROL);
  602. if (connected)
  603. tmp &= ~DC_HPDx_INT_POLARITY;
  604. else
  605. tmp |= DC_HPDx_INT_POLARITY;
  606. WREG32(DC_HPD1_INT_CONTROL, tmp);
  607. break;
  608. case RADEON_HPD_2:
  609. tmp = RREG32(DC_HPD2_INT_CONTROL);
  610. if (connected)
  611. tmp &= ~DC_HPDx_INT_POLARITY;
  612. else
  613. tmp |= DC_HPDx_INT_POLARITY;
  614. WREG32(DC_HPD2_INT_CONTROL, tmp);
  615. break;
  616. case RADEON_HPD_3:
  617. tmp = RREG32(DC_HPD3_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD3_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_4:
  625. tmp = RREG32(DC_HPD4_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD4_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_5:
  633. tmp = RREG32(DC_HPD5_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD5_INT_CONTROL, tmp);
  639. break;
  640. /* DCE 3.2 */
  641. case RADEON_HPD_6:
  642. tmp = RREG32(DC_HPD6_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD6_INT_CONTROL, tmp);
  648. break;
  649. default:
  650. break;
  651. }
  652. } else {
  653. switch (hpd) {
  654. case RADEON_HPD_1:
  655. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  656. if (connected)
  657. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  658. else
  659. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  660. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  661. break;
  662. case RADEON_HPD_2:
  663. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  666. else
  667. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_3:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. void r600_hpd_init(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. unsigned enable = 0;
  688. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  689. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  690. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  691. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  692. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  693. * aux dp channel on imac and help (but not completely fix)
  694. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  695. */
  696. continue;
  697. }
  698. if (ASIC_IS_DCE3(rdev)) {
  699. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  700. if (ASIC_IS_DCE32(rdev))
  701. tmp |= DC_HPDx_EN;
  702. switch (radeon_connector->hpd.hpd) {
  703. case RADEON_HPD_1:
  704. WREG32(DC_HPD1_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. WREG32(DC_HPD2_CONTROL, tmp);
  708. break;
  709. case RADEON_HPD_3:
  710. WREG32(DC_HPD3_CONTROL, tmp);
  711. break;
  712. case RADEON_HPD_4:
  713. WREG32(DC_HPD4_CONTROL, tmp);
  714. break;
  715. /* DCE 3.2 */
  716. case RADEON_HPD_5:
  717. WREG32(DC_HPD5_CONTROL, tmp);
  718. break;
  719. case RADEON_HPD_6:
  720. WREG32(DC_HPD6_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. } else {
  726. switch (radeon_connector->hpd.hpd) {
  727. case RADEON_HPD_1:
  728. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  729. break;
  730. case RADEON_HPD_2:
  731. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  732. break;
  733. case RADEON_HPD_3:
  734. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  735. break;
  736. default:
  737. break;
  738. }
  739. }
  740. enable |= 1 << radeon_connector->hpd.hpd;
  741. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  742. }
  743. radeon_irq_kms_enable_hpd(rdev, enable);
  744. }
  745. void r600_hpd_fini(struct radeon_device *rdev)
  746. {
  747. struct drm_device *dev = rdev->ddev;
  748. struct drm_connector *connector;
  749. unsigned disable = 0;
  750. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  751. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  752. if (ASIC_IS_DCE3(rdev)) {
  753. switch (radeon_connector->hpd.hpd) {
  754. case RADEON_HPD_1:
  755. WREG32(DC_HPD1_CONTROL, 0);
  756. break;
  757. case RADEON_HPD_2:
  758. WREG32(DC_HPD2_CONTROL, 0);
  759. break;
  760. case RADEON_HPD_3:
  761. WREG32(DC_HPD3_CONTROL, 0);
  762. break;
  763. case RADEON_HPD_4:
  764. WREG32(DC_HPD4_CONTROL, 0);
  765. break;
  766. /* DCE 3.2 */
  767. case RADEON_HPD_5:
  768. WREG32(DC_HPD5_CONTROL, 0);
  769. break;
  770. case RADEON_HPD_6:
  771. WREG32(DC_HPD6_CONTROL, 0);
  772. break;
  773. default:
  774. break;
  775. }
  776. } else {
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  780. break;
  781. case RADEON_HPD_2:
  782. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  783. break;
  784. case RADEON_HPD_3:
  785. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  786. break;
  787. default:
  788. break;
  789. }
  790. }
  791. disable |= 1 << radeon_connector->hpd.hpd;
  792. }
  793. radeon_irq_kms_disable_hpd(rdev, disable);
  794. }
  795. /*
  796. * R600 PCIE GART
  797. */
  798. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  799. {
  800. unsigned i;
  801. u32 tmp;
  802. /* flush hdp cache so updates hit vram */
  803. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  804. !(rdev->flags & RADEON_IS_AGP)) {
  805. void __iomem *ptr = (void *)rdev->gart.ptr;
  806. u32 tmp;
  807. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  808. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  809. * This seems to cause problems on some AGP cards. Just use the old
  810. * method for them.
  811. */
  812. WREG32(HDP_DEBUG1, 0);
  813. tmp = readl((void __iomem *)ptr);
  814. } else
  815. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  816. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  817. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  818. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  819. for (i = 0; i < rdev->usec_timeout; i++) {
  820. /* read MC_STATUS */
  821. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  822. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  823. if (tmp == 2) {
  824. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  825. return;
  826. }
  827. if (tmp) {
  828. return;
  829. }
  830. udelay(1);
  831. }
  832. }
  833. int r600_pcie_gart_init(struct radeon_device *rdev)
  834. {
  835. int r;
  836. if (rdev->gart.robj) {
  837. WARN(1, "R600 PCIE GART already initialized\n");
  838. return 0;
  839. }
  840. /* Initialize common gart structure */
  841. r = radeon_gart_init(rdev);
  842. if (r)
  843. return r;
  844. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  845. return radeon_gart_table_vram_alloc(rdev);
  846. }
  847. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  848. {
  849. u32 tmp;
  850. int r, i;
  851. if (rdev->gart.robj == NULL) {
  852. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  853. return -EINVAL;
  854. }
  855. r = radeon_gart_table_vram_pin(rdev);
  856. if (r)
  857. return r;
  858. radeon_gart_restore(rdev);
  859. /* Setup L2 cache */
  860. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  861. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  862. EFFECTIVE_L2_QUEUE_SIZE(7));
  863. WREG32(VM_L2_CNTL2, 0);
  864. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  865. /* Setup TLB control */
  866. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  867. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  868. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  869. ENABLE_WAIT_L2_QUERY;
  870. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  871. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  872. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  873. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  874. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  875. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  878. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  883. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  884. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  885. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  886. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  887. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  888. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  889. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  890. (u32)(rdev->dummy_page.addr >> 12));
  891. for (i = 1; i < 7; i++)
  892. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  893. r600_pcie_gart_tlb_flush(rdev);
  894. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  895. (unsigned)(rdev->mc.gtt_size >> 20),
  896. (unsigned long long)rdev->gart.table_addr);
  897. rdev->gart.ready = true;
  898. return 0;
  899. }
  900. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  901. {
  902. u32 tmp;
  903. int i;
  904. /* Disable all tables */
  905. for (i = 0; i < 7; i++)
  906. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  907. /* Disable L2 cache */
  908. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  911. /* Setup L1 TLB control */
  912. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  917. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  928. radeon_gart_table_vram_unpin(rdev);
  929. }
  930. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  931. {
  932. radeon_gart_fini(rdev);
  933. r600_pcie_gart_disable(rdev);
  934. radeon_gart_table_vram_free(rdev);
  935. }
  936. static void r600_agp_enable(struct radeon_device *rdev)
  937. {
  938. u32 tmp;
  939. int i;
  940. /* Setup L2 cache */
  941. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  942. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  943. EFFECTIVE_L2_QUEUE_SIZE(7));
  944. WREG32(VM_L2_CNTL2, 0);
  945. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  946. /* Setup TLB control */
  947. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  948. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  949. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  950. ENABLE_WAIT_L2_QUERY;
  951. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  953. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  954. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  965. for (i = 0; i < 7; i++)
  966. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  967. }
  968. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  969. {
  970. unsigned i;
  971. u32 tmp;
  972. for (i = 0; i < rdev->usec_timeout; i++) {
  973. /* read MC_STATUS */
  974. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  975. if (!tmp)
  976. return 0;
  977. udelay(1);
  978. }
  979. return -1;
  980. }
  981. static void r600_mc_program(struct radeon_device *rdev)
  982. {
  983. struct rv515_mc_save save;
  984. u32 tmp;
  985. int i, j;
  986. /* Initialize HDP */
  987. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  988. WREG32((0x2c14 + j), 0x00000000);
  989. WREG32((0x2c18 + j), 0x00000000);
  990. WREG32((0x2c1c + j), 0x00000000);
  991. WREG32((0x2c20 + j), 0x00000000);
  992. WREG32((0x2c24 + j), 0x00000000);
  993. }
  994. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  995. rv515_mc_stop(rdev, &save);
  996. if (r600_mc_wait_for_idle(rdev)) {
  997. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  998. }
  999. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1000. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1001. /* Update configuration */
  1002. if (rdev->flags & RADEON_IS_AGP) {
  1003. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1004. /* VRAM before AGP */
  1005. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1006. rdev->mc.vram_start >> 12);
  1007. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1008. rdev->mc.gtt_end >> 12);
  1009. } else {
  1010. /* VRAM after AGP */
  1011. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1012. rdev->mc.gtt_start >> 12);
  1013. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1014. rdev->mc.vram_end >> 12);
  1015. }
  1016. } else {
  1017. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1019. }
  1020. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1021. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1022. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1023. WREG32(MC_VM_FB_LOCATION, tmp);
  1024. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1025. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1026. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1027. if (rdev->flags & RADEON_IS_AGP) {
  1028. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1029. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1030. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1031. } else {
  1032. WREG32(MC_VM_AGP_BASE, 0);
  1033. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1034. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1035. }
  1036. if (r600_mc_wait_for_idle(rdev)) {
  1037. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1038. }
  1039. rv515_mc_resume(rdev, &save);
  1040. /* we need to own VRAM, so turn off the VGA renderer here
  1041. * to stop it overwriting our objects */
  1042. rv515_vga_render_disable(rdev);
  1043. }
  1044. /**
  1045. * r600_vram_gtt_location - try to find VRAM & GTT location
  1046. * @rdev: radeon device structure holding all necessary informations
  1047. * @mc: memory controller structure holding memory informations
  1048. *
  1049. * Function will place try to place VRAM at same place as in CPU (PCI)
  1050. * address space as some GPU seems to have issue when we reprogram at
  1051. * different address space.
  1052. *
  1053. * If there is not enough space to fit the unvisible VRAM after the
  1054. * aperture then we limit the VRAM size to the aperture.
  1055. *
  1056. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1057. * them to be in one from GPU point of view so that we can program GPU to
  1058. * catch access outside them (weird GPU policy see ??).
  1059. *
  1060. * This function will never fails, worst case are limiting VRAM or GTT.
  1061. *
  1062. * Note: GTT start, end, size should be initialized before calling this
  1063. * function on AGP platform.
  1064. */
  1065. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1066. {
  1067. u64 size_bf, size_af;
  1068. if (mc->mc_vram_size > 0xE0000000) {
  1069. /* leave room for at least 512M GTT */
  1070. dev_warn(rdev->dev, "limiting VRAM\n");
  1071. mc->real_vram_size = 0xE0000000;
  1072. mc->mc_vram_size = 0xE0000000;
  1073. }
  1074. if (rdev->flags & RADEON_IS_AGP) {
  1075. size_bf = mc->gtt_start;
  1076. size_af = 0xFFFFFFFF - mc->gtt_end;
  1077. if (size_bf > size_af) {
  1078. if (mc->mc_vram_size > size_bf) {
  1079. dev_warn(rdev->dev, "limiting VRAM\n");
  1080. mc->real_vram_size = size_bf;
  1081. mc->mc_vram_size = size_bf;
  1082. }
  1083. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1084. } else {
  1085. if (mc->mc_vram_size > size_af) {
  1086. dev_warn(rdev->dev, "limiting VRAM\n");
  1087. mc->real_vram_size = size_af;
  1088. mc->mc_vram_size = size_af;
  1089. }
  1090. mc->vram_start = mc->gtt_end + 1;
  1091. }
  1092. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1093. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1094. mc->mc_vram_size >> 20, mc->vram_start,
  1095. mc->vram_end, mc->real_vram_size >> 20);
  1096. } else {
  1097. u64 base = 0;
  1098. if (rdev->flags & RADEON_IS_IGP) {
  1099. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1100. base <<= 24;
  1101. }
  1102. radeon_vram_location(rdev, &rdev->mc, base);
  1103. rdev->mc.gtt_base_align = 0;
  1104. radeon_gtt_location(rdev, mc);
  1105. }
  1106. }
  1107. static int r600_mc_init(struct radeon_device *rdev)
  1108. {
  1109. u32 tmp;
  1110. int chansize, numchan;
  1111. /* Get VRAM informations */
  1112. rdev->mc.vram_is_ddr = true;
  1113. tmp = RREG32(RAMCFG);
  1114. if (tmp & CHANSIZE_OVERRIDE) {
  1115. chansize = 16;
  1116. } else if (tmp & CHANSIZE_MASK) {
  1117. chansize = 64;
  1118. } else {
  1119. chansize = 32;
  1120. }
  1121. tmp = RREG32(CHMAP);
  1122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1123. case 0:
  1124. default:
  1125. numchan = 1;
  1126. break;
  1127. case 1:
  1128. numchan = 2;
  1129. break;
  1130. case 2:
  1131. numchan = 4;
  1132. break;
  1133. case 3:
  1134. numchan = 8;
  1135. break;
  1136. }
  1137. rdev->mc.vram_width = numchan * chansize;
  1138. /* Could aper size report 0 ? */
  1139. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1140. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1141. /* Setup GPU memory space */
  1142. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1143. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1144. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1145. r600_vram_gtt_location(rdev, &rdev->mc);
  1146. if (rdev->flags & RADEON_IS_IGP) {
  1147. rs690_pm_info(rdev);
  1148. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1149. }
  1150. radeon_update_bandwidth_info(rdev);
  1151. return 0;
  1152. }
  1153. int r600_vram_scratch_init(struct radeon_device *rdev)
  1154. {
  1155. int r;
  1156. if (rdev->vram_scratch.robj == NULL) {
  1157. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1158. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1159. NULL, &rdev->vram_scratch.robj);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. }
  1164. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1165. if (unlikely(r != 0))
  1166. return r;
  1167. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1168. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1169. if (r) {
  1170. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1171. return r;
  1172. }
  1173. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1174. (void **)&rdev->vram_scratch.ptr);
  1175. if (r)
  1176. radeon_bo_unpin(rdev->vram_scratch.robj);
  1177. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1178. return r;
  1179. }
  1180. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1181. {
  1182. int r;
  1183. if (rdev->vram_scratch.robj == NULL) {
  1184. return;
  1185. }
  1186. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1187. if (likely(r == 0)) {
  1188. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1189. radeon_bo_unpin(rdev->vram_scratch.robj);
  1190. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1191. }
  1192. radeon_bo_unref(&rdev->vram_scratch.robj);
  1193. }
  1194. /* We doesn't check that the GPU really needs a reset we simply do the
  1195. * reset, it's up to the caller to determine if the GPU needs one. We
  1196. * might add an helper function to check that.
  1197. */
  1198. static void r600_gpu_soft_reset_gfx(struct radeon_device *rdev)
  1199. {
  1200. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1201. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1202. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1203. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1204. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1205. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1206. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1207. S_008010_GUI_ACTIVE(1);
  1208. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1209. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1210. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1211. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1212. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1213. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1214. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1215. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1216. u32 tmp;
  1217. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1218. return;
  1219. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1220. RREG32(R_008010_GRBM_STATUS));
  1221. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1222. RREG32(R_008014_GRBM_STATUS2));
  1223. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1224. RREG32(R_000E50_SRBM_STATUS));
  1225. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1226. RREG32(CP_STALLED_STAT1));
  1227. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1228. RREG32(CP_STALLED_STAT2));
  1229. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1230. RREG32(CP_BUSY_STAT));
  1231. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1232. RREG32(CP_STAT));
  1233. /* Disable CP parsing/prefetching */
  1234. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1235. /* Check if any of the rendering block is busy and reset it */
  1236. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1237. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1238. tmp = S_008020_SOFT_RESET_CR(1) |
  1239. S_008020_SOFT_RESET_DB(1) |
  1240. S_008020_SOFT_RESET_CB(1) |
  1241. S_008020_SOFT_RESET_PA(1) |
  1242. S_008020_SOFT_RESET_SC(1) |
  1243. S_008020_SOFT_RESET_SMX(1) |
  1244. S_008020_SOFT_RESET_SPI(1) |
  1245. S_008020_SOFT_RESET_SX(1) |
  1246. S_008020_SOFT_RESET_SH(1) |
  1247. S_008020_SOFT_RESET_TC(1) |
  1248. S_008020_SOFT_RESET_TA(1) |
  1249. S_008020_SOFT_RESET_VC(1) |
  1250. S_008020_SOFT_RESET_VGT(1);
  1251. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1252. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1253. RREG32(R_008020_GRBM_SOFT_RESET);
  1254. mdelay(15);
  1255. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1256. }
  1257. /* Reset CP (we always reset CP) */
  1258. tmp = S_008020_SOFT_RESET_CP(1);
  1259. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1260. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1261. RREG32(R_008020_GRBM_SOFT_RESET);
  1262. mdelay(15);
  1263. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1264. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1265. RREG32(R_008010_GRBM_STATUS));
  1266. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1267. RREG32(R_008014_GRBM_STATUS2));
  1268. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1269. RREG32(R_000E50_SRBM_STATUS));
  1270. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1271. RREG32(CP_STALLED_STAT1));
  1272. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1273. RREG32(CP_STALLED_STAT2));
  1274. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1275. RREG32(CP_BUSY_STAT));
  1276. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1277. RREG32(CP_STAT));
  1278. }
  1279. static void r600_gpu_soft_reset_dma(struct radeon_device *rdev)
  1280. {
  1281. u32 tmp;
  1282. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1283. return;
  1284. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1285. RREG32(DMA_STATUS_REG));
  1286. /* Disable DMA */
  1287. tmp = RREG32(DMA_RB_CNTL);
  1288. tmp &= ~DMA_RB_ENABLE;
  1289. WREG32(DMA_RB_CNTL, tmp);
  1290. /* Reset dma */
  1291. if (rdev->family >= CHIP_RV770)
  1292. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  1293. else
  1294. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  1295. RREG32(SRBM_SOFT_RESET);
  1296. udelay(50);
  1297. WREG32(SRBM_SOFT_RESET, 0);
  1298. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1299. RREG32(DMA_STATUS_REG));
  1300. }
  1301. static int r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1302. {
  1303. struct rv515_mc_save save;
  1304. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1305. reset_mask &= ~(RADEON_RESET_GFX | RADEON_RESET_COMPUTE);
  1306. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1307. reset_mask &= ~RADEON_RESET_DMA;
  1308. if (reset_mask == 0)
  1309. return 0;
  1310. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1311. rv515_mc_stop(rdev, &save);
  1312. if (r600_mc_wait_for_idle(rdev)) {
  1313. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1314. }
  1315. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
  1316. r600_gpu_soft_reset_gfx(rdev);
  1317. if (reset_mask & RADEON_RESET_DMA)
  1318. r600_gpu_soft_reset_dma(rdev);
  1319. /* Wait a little for things to settle down */
  1320. mdelay(1);
  1321. rv515_mc_resume(rdev, &save);
  1322. return 0;
  1323. }
  1324. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1325. {
  1326. u32 srbm_status;
  1327. u32 grbm_status;
  1328. u32 grbm_status2;
  1329. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1330. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1331. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1332. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1333. radeon_ring_lockup_update(ring);
  1334. return false;
  1335. }
  1336. /* force CP activities */
  1337. radeon_ring_force_activity(rdev, ring);
  1338. return radeon_ring_test_lockup(rdev, ring);
  1339. }
  1340. /**
  1341. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1342. *
  1343. * @rdev: radeon_device pointer
  1344. * @ring: radeon_ring structure holding ring information
  1345. *
  1346. * Check if the async DMA engine is locked up (r6xx-evergreen).
  1347. * Returns true if the engine appears to be locked up, false if not.
  1348. */
  1349. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1350. {
  1351. u32 dma_status_reg;
  1352. dma_status_reg = RREG32(DMA_STATUS_REG);
  1353. if (dma_status_reg & DMA_IDLE) {
  1354. radeon_ring_lockup_update(ring);
  1355. return false;
  1356. }
  1357. /* force ring activities */
  1358. radeon_ring_force_activity(rdev, ring);
  1359. return radeon_ring_test_lockup(rdev, ring);
  1360. }
  1361. int r600_asic_reset(struct radeon_device *rdev)
  1362. {
  1363. return r600_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  1364. RADEON_RESET_COMPUTE |
  1365. RADEON_RESET_DMA));
  1366. }
  1367. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1368. u32 tiling_pipe_num,
  1369. u32 max_rb_num,
  1370. u32 total_max_rb_num,
  1371. u32 disabled_rb_mask)
  1372. {
  1373. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1374. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1375. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1376. unsigned i, j;
  1377. /* mask out the RBs that don't exist on that asic */
  1378. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1379. /* make sure at least one RB is available */
  1380. if ((tmp & 0xff) != 0xff)
  1381. disabled_rb_mask = tmp;
  1382. rendering_pipe_num = 1 << tiling_pipe_num;
  1383. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1384. BUG_ON(rendering_pipe_num < req_rb_num);
  1385. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1386. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1387. if (rdev->family <= CHIP_RV740) {
  1388. /* r6xx/r7xx */
  1389. rb_num_width = 2;
  1390. } else {
  1391. /* eg+ */
  1392. rb_num_width = 4;
  1393. }
  1394. for (i = 0; i < max_rb_num; i++) {
  1395. if (!(mask & disabled_rb_mask)) {
  1396. for (j = 0; j < pipe_rb_ratio; j++) {
  1397. data <<= rb_num_width;
  1398. data |= max_rb_num - i - 1;
  1399. }
  1400. if (pipe_rb_remain) {
  1401. data <<= rb_num_width;
  1402. data |= max_rb_num - i - 1;
  1403. pipe_rb_remain--;
  1404. }
  1405. }
  1406. mask >>= 1;
  1407. }
  1408. return data;
  1409. }
  1410. int r600_count_pipe_bits(uint32_t val)
  1411. {
  1412. return hweight32(val);
  1413. }
  1414. static void r600_gpu_init(struct radeon_device *rdev)
  1415. {
  1416. u32 tiling_config;
  1417. u32 ramcfg;
  1418. u32 cc_rb_backend_disable;
  1419. u32 cc_gc_shader_pipe_config;
  1420. u32 tmp;
  1421. int i, j;
  1422. u32 sq_config;
  1423. u32 sq_gpr_resource_mgmt_1 = 0;
  1424. u32 sq_gpr_resource_mgmt_2 = 0;
  1425. u32 sq_thread_resource_mgmt = 0;
  1426. u32 sq_stack_resource_mgmt_1 = 0;
  1427. u32 sq_stack_resource_mgmt_2 = 0;
  1428. u32 disabled_rb_mask;
  1429. rdev->config.r600.tiling_group_size = 256;
  1430. switch (rdev->family) {
  1431. case CHIP_R600:
  1432. rdev->config.r600.max_pipes = 4;
  1433. rdev->config.r600.max_tile_pipes = 8;
  1434. rdev->config.r600.max_simds = 4;
  1435. rdev->config.r600.max_backends = 4;
  1436. rdev->config.r600.max_gprs = 256;
  1437. rdev->config.r600.max_threads = 192;
  1438. rdev->config.r600.max_stack_entries = 256;
  1439. rdev->config.r600.max_hw_contexts = 8;
  1440. rdev->config.r600.max_gs_threads = 16;
  1441. rdev->config.r600.sx_max_export_size = 128;
  1442. rdev->config.r600.sx_max_export_pos_size = 16;
  1443. rdev->config.r600.sx_max_export_smx_size = 128;
  1444. rdev->config.r600.sq_num_cf_insts = 2;
  1445. break;
  1446. case CHIP_RV630:
  1447. case CHIP_RV635:
  1448. rdev->config.r600.max_pipes = 2;
  1449. rdev->config.r600.max_tile_pipes = 2;
  1450. rdev->config.r600.max_simds = 3;
  1451. rdev->config.r600.max_backends = 1;
  1452. rdev->config.r600.max_gprs = 128;
  1453. rdev->config.r600.max_threads = 192;
  1454. rdev->config.r600.max_stack_entries = 128;
  1455. rdev->config.r600.max_hw_contexts = 8;
  1456. rdev->config.r600.max_gs_threads = 4;
  1457. rdev->config.r600.sx_max_export_size = 128;
  1458. rdev->config.r600.sx_max_export_pos_size = 16;
  1459. rdev->config.r600.sx_max_export_smx_size = 128;
  1460. rdev->config.r600.sq_num_cf_insts = 2;
  1461. break;
  1462. case CHIP_RV610:
  1463. case CHIP_RV620:
  1464. case CHIP_RS780:
  1465. case CHIP_RS880:
  1466. rdev->config.r600.max_pipes = 1;
  1467. rdev->config.r600.max_tile_pipes = 1;
  1468. rdev->config.r600.max_simds = 2;
  1469. rdev->config.r600.max_backends = 1;
  1470. rdev->config.r600.max_gprs = 128;
  1471. rdev->config.r600.max_threads = 192;
  1472. rdev->config.r600.max_stack_entries = 128;
  1473. rdev->config.r600.max_hw_contexts = 4;
  1474. rdev->config.r600.max_gs_threads = 4;
  1475. rdev->config.r600.sx_max_export_size = 128;
  1476. rdev->config.r600.sx_max_export_pos_size = 16;
  1477. rdev->config.r600.sx_max_export_smx_size = 128;
  1478. rdev->config.r600.sq_num_cf_insts = 1;
  1479. break;
  1480. case CHIP_RV670:
  1481. rdev->config.r600.max_pipes = 4;
  1482. rdev->config.r600.max_tile_pipes = 4;
  1483. rdev->config.r600.max_simds = 4;
  1484. rdev->config.r600.max_backends = 4;
  1485. rdev->config.r600.max_gprs = 192;
  1486. rdev->config.r600.max_threads = 192;
  1487. rdev->config.r600.max_stack_entries = 256;
  1488. rdev->config.r600.max_hw_contexts = 8;
  1489. rdev->config.r600.max_gs_threads = 16;
  1490. rdev->config.r600.sx_max_export_size = 128;
  1491. rdev->config.r600.sx_max_export_pos_size = 16;
  1492. rdev->config.r600.sx_max_export_smx_size = 128;
  1493. rdev->config.r600.sq_num_cf_insts = 2;
  1494. break;
  1495. default:
  1496. break;
  1497. }
  1498. /* Initialize HDP */
  1499. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1500. WREG32((0x2c14 + j), 0x00000000);
  1501. WREG32((0x2c18 + j), 0x00000000);
  1502. WREG32((0x2c1c + j), 0x00000000);
  1503. WREG32((0x2c20 + j), 0x00000000);
  1504. WREG32((0x2c24 + j), 0x00000000);
  1505. }
  1506. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1507. /* Setup tiling */
  1508. tiling_config = 0;
  1509. ramcfg = RREG32(RAMCFG);
  1510. switch (rdev->config.r600.max_tile_pipes) {
  1511. case 1:
  1512. tiling_config |= PIPE_TILING(0);
  1513. break;
  1514. case 2:
  1515. tiling_config |= PIPE_TILING(1);
  1516. break;
  1517. case 4:
  1518. tiling_config |= PIPE_TILING(2);
  1519. break;
  1520. case 8:
  1521. tiling_config |= PIPE_TILING(3);
  1522. break;
  1523. default:
  1524. break;
  1525. }
  1526. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1527. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1528. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1529. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1530. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1531. if (tmp > 3) {
  1532. tiling_config |= ROW_TILING(3);
  1533. tiling_config |= SAMPLE_SPLIT(3);
  1534. } else {
  1535. tiling_config |= ROW_TILING(tmp);
  1536. tiling_config |= SAMPLE_SPLIT(tmp);
  1537. }
  1538. tiling_config |= BANK_SWAPS(1);
  1539. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1540. tmp = R6XX_MAX_BACKENDS -
  1541. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1542. if (tmp < rdev->config.r600.max_backends) {
  1543. rdev->config.r600.max_backends = tmp;
  1544. }
  1545. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1546. tmp = R6XX_MAX_PIPES -
  1547. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1548. if (tmp < rdev->config.r600.max_pipes) {
  1549. rdev->config.r600.max_pipes = tmp;
  1550. }
  1551. tmp = R6XX_MAX_SIMDS -
  1552. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1553. if (tmp < rdev->config.r600.max_simds) {
  1554. rdev->config.r600.max_simds = tmp;
  1555. }
  1556. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1557. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1558. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1559. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1560. tiling_config |= tmp << 16;
  1561. rdev->config.r600.backend_map = tmp;
  1562. rdev->config.r600.tile_config = tiling_config;
  1563. WREG32(GB_TILING_CONFIG, tiling_config);
  1564. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1565. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1566. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1567. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1568. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1569. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1570. /* Setup some CP states */
  1571. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1572. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1573. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1574. SYNC_WALKER | SYNC_ALIGNER));
  1575. /* Setup various GPU states */
  1576. if (rdev->family == CHIP_RV670)
  1577. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1578. tmp = RREG32(SX_DEBUG_1);
  1579. tmp |= SMX_EVENT_RELEASE;
  1580. if ((rdev->family > CHIP_R600))
  1581. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1582. WREG32(SX_DEBUG_1, tmp);
  1583. if (((rdev->family) == CHIP_R600) ||
  1584. ((rdev->family) == CHIP_RV630) ||
  1585. ((rdev->family) == CHIP_RV610) ||
  1586. ((rdev->family) == CHIP_RV620) ||
  1587. ((rdev->family) == CHIP_RS780) ||
  1588. ((rdev->family) == CHIP_RS880)) {
  1589. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1590. } else {
  1591. WREG32(DB_DEBUG, 0);
  1592. }
  1593. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1594. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1595. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1596. WREG32(VGT_NUM_INSTANCES, 0);
  1597. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1598. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1599. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1600. if (((rdev->family) == CHIP_RV610) ||
  1601. ((rdev->family) == CHIP_RV620) ||
  1602. ((rdev->family) == CHIP_RS780) ||
  1603. ((rdev->family) == CHIP_RS880)) {
  1604. tmp = (CACHE_FIFO_SIZE(0xa) |
  1605. FETCH_FIFO_HIWATER(0xa) |
  1606. DONE_FIFO_HIWATER(0xe0) |
  1607. ALU_UPDATE_FIFO_HIWATER(0x8));
  1608. } else if (((rdev->family) == CHIP_R600) ||
  1609. ((rdev->family) == CHIP_RV630)) {
  1610. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1611. tmp |= DONE_FIFO_HIWATER(0x4);
  1612. }
  1613. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1614. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1615. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1616. */
  1617. sq_config = RREG32(SQ_CONFIG);
  1618. sq_config &= ~(PS_PRIO(3) |
  1619. VS_PRIO(3) |
  1620. GS_PRIO(3) |
  1621. ES_PRIO(3));
  1622. sq_config |= (DX9_CONSTS |
  1623. VC_ENABLE |
  1624. PS_PRIO(0) |
  1625. VS_PRIO(1) |
  1626. GS_PRIO(2) |
  1627. ES_PRIO(3));
  1628. if ((rdev->family) == CHIP_R600) {
  1629. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1630. NUM_VS_GPRS(124) |
  1631. NUM_CLAUSE_TEMP_GPRS(4));
  1632. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1633. NUM_ES_GPRS(0));
  1634. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1635. NUM_VS_THREADS(48) |
  1636. NUM_GS_THREADS(4) |
  1637. NUM_ES_THREADS(4));
  1638. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1639. NUM_VS_STACK_ENTRIES(128));
  1640. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1641. NUM_ES_STACK_ENTRIES(0));
  1642. } else if (((rdev->family) == CHIP_RV610) ||
  1643. ((rdev->family) == CHIP_RV620) ||
  1644. ((rdev->family) == CHIP_RS780) ||
  1645. ((rdev->family) == CHIP_RS880)) {
  1646. /* no vertex cache */
  1647. sq_config &= ~VC_ENABLE;
  1648. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1649. NUM_VS_GPRS(44) |
  1650. NUM_CLAUSE_TEMP_GPRS(2));
  1651. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1652. NUM_ES_GPRS(17));
  1653. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1654. NUM_VS_THREADS(78) |
  1655. NUM_GS_THREADS(4) |
  1656. NUM_ES_THREADS(31));
  1657. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1658. NUM_VS_STACK_ENTRIES(40));
  1659. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1660. NUM_ES_STACK_ENTRIES(16));
  1661. } else if (((rdev->family) == CHIP_RV630) ||
  1662. ((rdev->family) == CHIP_RV635)) {
  1663. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1664. NUM_VS_GPRS(44) |
  1665. NUM_CLAUSE_TEMP_GPRS(2));
  1666. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1667. NUM_ES_GPRS(18));
  1668. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1669. NUM_VS_THREADS(78) |
  1670. NUM_GS_THREADS(4) |
  1671. NUM_ES_THREADS(31));
  1672. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1673. NUM_VS_STACK_ENTRIES(40));
  1674. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1675. NUM_ES_STACK_ENTRIES(16));
  1676. } else if ((rdev->family) == CHIP_RV670) {
  1677. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1678. NUM_VS_GPRS(44) |
  1679. NUM_CLAUSE_TEMP_GPRS(2));
  1680. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1681. NUM_ES_GPRS(17));
  1682. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1683. NUM_VS_THREADS(78) |
  1684. NUM_GS_THREADS(4) |
  1685. NUM_ES_THREADS(31));
  1686. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1687. NUM_VS_STACK_ENTRIES(64));
  1688. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1689. NUM_ES_STACK_ENTRIES(64));
  1690. }
  1691. WREG32(SQ_CONFIG, sq_config);
  1692. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1693. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1694. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1695. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1696. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1697. if (((rdev->family) == CHIP_RV610) ||
  1698. ((rdev->family) == CHIP_RV620) ||
  1699. ((rdev->family) == CHIP_RS780) ||
  1700. ((rdev->family) == CHIP_RS880)) {
  1701. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1702. } else {
  1703. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1704. }
  1705. /* More default values. 2D/3D driver should adjust as needed */
  1706. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1707. S1_X(0x4) | S1_Y(0xc)));
  1708. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1709. S1_X(0x2) | S1_Y(0x2) |
  1710. S2_X(0xa) | S2_Y(0x6) |
  1711. S3_X(0x6) | S3_Y(0xa)));
  1712. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1713. S1_X(0x4) | S1_Y(0xc) |
  1714. S2_X(0x1) | S2_Y(0x6) |
  1715. S3_X(0xa) | S3_Y(0xe)));
  1716. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1717. S5_X(0x0) | S5_Y(0x0) |
  1718. S6_X(0xb) | S6_Y(0x4) |
  1719. S7_X(0x7) | S7_Y(0x8)));
  1720. WREG32(VGT_STRMOUT_EN, 0);
  1721. tmp = rdev->config.r600.max_pipes * 16;
  1722. switch (rdev->family) {
  1723. case CHIP_RV610:
  1724. case CHIP_RV620:
  1725. case CHIP_RS780:
  1726. case CHIP_RS880:
  1727. tmp += 32;
  1728. break;
  1729. case CHIP_RV670:
  1730. tmp += 128;
  1731. break;
  1732. default:
  1733. break;
  1734. }
  1735. if (tmp > 256) {
  1736. tmp = 256;
  1737. }
  1738. WREG32(VGT_ES_PER_GS, 128);
  1739. WREG32(VGT_GS_PER_ES, tmp);
  1740. WREG32(VGT_GS_PER_VS, 2);
  1741. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1742. /* more default values. 2D/3D driver should adjust as needed */
  1743. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1744. WREG32(VGT_STRMOUT_EN, 0);
  1745. WREG32(SX_MISC, 0);
  1746. WREG32(PA_SC_MODE_CNTL, 0);
  1747. WREG32(PA_SC_AA_CONFIG, 0);
  1748. WREG32(PA_SC_LINE_STIPPLE, 0);
  1749. WREG32(SPI_INPUT_Z, 0);
  1750. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1751. WREG32(CB_COLOR7_FRAG, 0);
  1752. /* Clear render buffer base addresses */
  1753. WREG32(CB_COLOR0_BASE, 0);
  1754. WREG32(CB_COLOR1_BASE, 0);
  1755. WREG32(CB_COLOR2_BASE, 0);
  1756. WREG32(CB_COLOR3_BASE, 0);
  1757. WREG32(CB_COLOR4_BASE, 0);
  1758. WREG32(CB_COLOR5_BASE, 0);
  1759. WREG32(CB_COLOR6_BASE, 0);
  1760. WREG32(CB_COLOR7_BASE, 0);
  1761. WREG32(CB_COLOR7_FRAG, 0);
  1762. switch (rdev->family) {
  1763. case CHIP_RV610:
  1764. case CHIP_RV620:
  1765. case CHIP_RS780:
  1766. case CHIP_RS880:
  1767. tmp = TC_L2_SIZE(8);
  1768. break;
  1769. case CHIP_RV630:
  1770. case CHIP_RV635:
  1771. tmp = TC_L2_SIZE(4);
  1772. break;
  1773. case CHIP_R600:
  1774. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1775. break;
  1776. default:
  1777. tmp = TC_L2_SIZE(0);
  1778. break;
  1779. }
  1780. WREG32(TC_CNTL, tmp);
  1781. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1782. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1783. tmp = RREG32(ARB_POP);
  1784. tmp |= ENABLE_TC128;
  1785. WREG32(ARB_POP, tmp);
  1786. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1787. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1788. NUM_CLIP_SEQ(3)));
  1789. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1790. WREG32(VC_ENHANCE, 0);
  1791. }
  1792. /*
  1793. * Indirect registers accessor
  1794. */
  1795. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1796. {
  1797. u32 r;
  1798. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1799. (void)RREG32(PCIE_PORT_INDEX);
  1800. r = RREG32(PCIE_PORT_DATA);
  1801. return r;
  1802. }
  1803. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1804. {
  1805. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1806. (void)RREG32(PCIE_PORT_INDEX);
  1807. WREG32(PCIE_PORT_DATA, (v));
  1808. (void)RREG32(PCIE_PORT_DATA);
  1809. }
  1810. /*
  1811. * CP & Ring
  1812. */
  1813. void r600_cp_stop(struct radeon_device *rdev)
  1814. {
  1815. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1816. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1817. WREG32(SCRATCH_UMSK, 0);
  1818. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1819. }
  1820. int r600_init_microcode(struct radeon_device *rdev)
  1821. {
  1822. struct platform_device *pdev;
  1823. const char *chip_name;
  1824. const char *rlc_chip_name;
  1825. size_t pfp_req_size, me_req_size, rlc_req_size;
  1826. char fw_name[30];
  1827. int err;
  1828. DRM_DEBUG("\n");
  1829. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1830. err = IS_ERR(pdev);
  1831. if (err) {
  1832. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1833. return -EINVAL;
  1834. }
  1835. switch (rdev->family) {
  1836. case CHIP_R600:
  1837. chip_name = "R600";
  1838. rlc_chip_name = "R600";
  1839. break;
  1840. case CHIP_RV610:
  1841. chip_name = "RV610";
  1842. rlc_chip_name = "R600";
  1843. break;
  1844. case CHIP_RV630:
  1845. chip_name = "RV630";
  1846. rlc_chip_name = "R600";
  1847. break;
  1848. case CHIP_RV620:
  1849. chip_name = "RV620";
  1850. rlc_chip_name = "R600";
  1851. break;
  1852. case CHIP_RV635:
  1853. chip_name = "RV635";
  1854. rlc_chip_name = "R600";
  1855. break;
  1856. case CHIP_RV670:
  1857. chip_name = "RV670";
  1858. rlc_chip_name = "R600";
  1859. break;
  1860. case CHIP_RS780:
  1861. case CHIP_RS880:
  1862. chip_name = "RS780";
  1863. rlc_chip_name = "R600";
  1864. break;
  1865. case CHIP_RV770:
  1866. chip_name = "RV770";
  1867. rlc_chip_name = "R700";
  1868. break;
  1869. case CHIP_RV730:
  1870. case CHIP_RV740:
  1871. chip_name = "RV730";
  1872. rlc_chip_name = "R700";
  1873. break;
  1874. case CHIP_RV710:
  1875. chip_name = "RV710";
  1876. rlc_chip_name = "R700";
  1877. break;
  1878. case CHIP_CEDAR:
  1879. chip_name = "CEDAR";
  1880. rlc_chip_name = "CEDAR";
  1881. break;
  1882. case CHIP_REDWOOD:
  1883. chip_name = "REDWOOD";
  1884. rlc_chip_name = "REDWOOD";
  1885. break;
  1886. case CHIP_JUNIPER:
  1887. chip_name = "JUNIPER";
  1888. rlc_chip_name = "JUNIPER";
  1889. break;
  1890. case CHIP_CYPRESS:
  1891. case CHIP_HEMLOCK:
  1892. chip_name = "CYPRESS";
  1893. rlc_chip_name = "CYPRESS";
  1894. break;
  1895. case CHIP_PALM:
  1896. chip_name = "PALM";
  1897. rlc_chip_name = "SUMO";
  1898. break;
  1899. case CHIP_SUMO:
  1900. chip_name = "SUMO";
  1901. rlc_chip_name = "SUMO";
  1902. break;
  1903. case CHIP_SUMO2:
  1904. chip_name = "SUMO2";
  1905. rlc_chip_name = "SUMO";
  1906. break;
  1907. default: BUG();
  1908. }
  1909. if (rdev->family >= CHIP_CEDAR) {
  1910. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1911. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1912. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1913. } else if (rdev->family >= CHIP_RV770) {
  1914. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1915. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1916. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1917. } else {
  1918. pfp_req_size = PFP_UCODE_SIZE * 4;
  1919. me_req_size = PM4_UCODE_SIZE * 12;
  1920. rlc_req_size = RLC_UCODE_SIZE * 4;
  1921. }
  1922. DRM_INFO("Loading %s Microcode\n", chip_name);
  1923. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1924. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1925. if (err)
  1926. goto out;
  1927. if (rdev->pfp_fw->size != pfp_req_size) {
  1928. printk(KERN_ERR
  1929. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1930. rdev->pfp_fw->size, fw_name);
  1931. err = -EINVAL;
  1932. goto out;
  1933. }
  1934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1935. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1936. if (err)
  1937. goto out;
  1938. if (rdev->me_fw->size != me_req_size) {
  1939. printk(KERN_ERR
  1940. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1941. rdev->me_fw->size, fw_name);
  1942. err = -EINVAL;
  1943. }
  1944. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1945. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1946. if (err)
  1947. goto out;
  1948. if (rdev->rlc_fw->size != rlc_req_size) {
  1949. printk(KERN_ERR
  1950. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1951. rdev->rlc_fw->size, fw_name);
  1952. err = -EINVAL;
  1953. }
  1954. out:
  1955. platform_device_unregister(pdev);
  1956. if (err) {
  1957. if (err != -EINVAL)
  1958. printk(KERN_ERR
  1959. "r600_cp: Failed to load firmware \"%s\"\n",
  1960. fw_name);
  1961. release_firmware(rdev->pfp_fw);
  1962. rdev->pfp_fw = NULL;
  1963. release_firmware(rdev->me_fw);
  1964. rdev->me_fw = NULL;
  1965. release_firmware(rdev->rlc_fw);
  1966. rdev->rlc_fw = NULL;
  1967. }
  1968. return err;
  1969. }
  1970. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1971. {
  1972. const __be32 *fw_data;
  1973. int i;
  1974. if (!rdev->me_fw || !rdev->pfp_fw)
  1975. return -EINVAL;
  1976. r600_cp_stop(rdev);
  1977. WREG32(CP_RB_CNTL,
  1978. #ifdef __BIG_ENDIAN
  1979. BUF_SWAP_32BIT |
  1980. #endif
  1981. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1982. /* Reset cp */
  1983. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1984. RREG32(GRBM_SOFT_RESET);
  1985. mdelay(15);
  1986. WREG32(GRBM_SOFT_RESET, 0);
  1987. WREG32(CP_ME_RAM_WADDR, 0);
  1988. fw_data = (const __be32 *)rdev->me_fw->data;
  1989. WREG32(CP_ME_RAM_WADDR, 0);
  1990. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1991. WREG32(CP_ME_RAM_DATA,
  1992. be32_to_cpup(fw_data++));
  1993. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1994. WREG32(CP_PFP_UCODE_ADDR, 0);
  1995. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1996. WREG32(CP_PFP_UCODE_DATA,
  1997. be32_to_cpup(fw_data++));
  1998. WREG32(CP_PFP_UCODE_ADDR, 0);
  1999. WREG32(CP_ME_RAM_WADDR, 0);
  2000. WREG32(CP_ME_RAM_RADDR, 0);
  2001. return 0;
  2002. }
  2003. int r600_cp_start(struct radeon_device *rdev)
  2004. {
  2005. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2006. int r;
  2007. uint32_t cp_me;
  2008. r = radeon_ring_lock(rdev, ring, 7);
  2009. if (r) {
  2010. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2011. return r;
  2012. }
  2013. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2014. radeon_ring_write(ring, 0x1);
  2015. if (rdev->family >= CHIP_RV770) {
  2016. radeon_ring_write(ring, 0x0);
  2017. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2018. } else {
  2019. radeon_ring_write(ring, 0x3);
  2020. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2021. }
  2022. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2023. radeon_ring_write(ring, 0);
  2024. radeon_ring_write(ring, 0);
  2025. radeon_ring_unlock_commit(rdev, ring);
  2026. cp_me = 0xff;
  2027. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2028. return 0;
  2029. }
  2030. int r600_cp_resume(struct radeon_device *rdev)
  2031. {
  2032. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2033. u32 tmp;
  2034. u32 rb_bufsz;
  2035. int r;
  2036. /* Reset cp */
  2037. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2038. RREG32(GRBM_SOFT_RESET);
  2039. mdelay(15);
  2040. WREG32(GRBM_SOFT_RESET, 0);
  2041. /* Set ring buffer size */
  2042. rb_bufsz = drm_order(ring->ring_size / 8);
  2043. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2044. #ifdef __BIG_ENDIAN
  2045. tmp |= BUF_SWAP_32BIT;
  2046. #endif
  2047. WREG32(CP_RB_CNTL, tmp);
  2048. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2049. /* Set the write pointer delay */
  2050. WREG32(CP_RB_WPTR_DELAY, 0);
  2051. /* Initialize the ring buffer's read and write pointers */
  2052. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2053. WREG32(CP_RB_RPTR_WR, 0);
  2054. ring->wptr = 0;
  2055. WREG32(CP_RB_WPTR, ring->wptr);
  2056. /* set the wb address whether it's enabled or not */
  2057. WREG32(CP_RB_RPTR_ADDR,
  2058. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2059. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2060. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2061. if (rdev->wb.enabled)
  2062. WREG32(SCRATCH_UMSK, 0xff);
  2063. else {
  2064. tmp |= RB_NO_UPDATE;
  2065. WREG32(SCRATCH_UMSK, 0);
  2066. }
  2067. mdelay(1);
  2068. WREG32(CP_RB_CNTL, tmp);
  2069. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2070. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2071. ring->rptr = RREG32(CP_RB_RPTR);
  2072. r600_cp_start(rdev);
  2073. ring->ready = true;
  2074. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2075. if (r) {
  2076. ring->ready = false;
  2077. return r;
  2078. }
  2079. return 0;
  2080. }
  2081. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2082. {
  2083. u32 rb_bufsz;
  2084. int r;
  2085. /* Align ring size */
  2086. rb_bufsz = drm_order(ring_size / 8);
  2087. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2088. ring->ring_size = ring_size;
  2089. ring->align_mask = 16 - 1;
  2090. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2091. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2092. if (r) {
  2093. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2094. ring->rptr_save_reg = 0;
  2095. }
  2096. }
  2097. }
  2098. void r600_cp_fini(struct radeon_device *rdev)
  2099. {
  2100. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2101. r600_cp_stop(rdev);
  2102. radeon_ring_fini(rdev, ring);
  2103. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2104. }
  2105. /*
  2106. * DMA
  2107. * Starting with R600, the GPU has an asynchronous
  2108. * DMA engine. The programming model is very similar
  2109. * to the 3D engine (ring buffer, IBs, etc.), but the
  2110. * DMA controller has it's own packet format that is
  2111. * different form the PM4 format used by the 3D engine.
  2112. * It supports copying data, writing embedded data,
  2113. * solid fills, and a number of other things. It also
  2114. * has support for tiling/detiling of buffers.
  2115. */
  2116. /**
  2117. * r600_dma_stop - stop the async dma engine
  2118. *
  2119. * @rdev: radeon_device pointer
  2120. *
  2121. * Stop the async dma engine (r6xx-evergreen).
  2122. */
  2123. void r600_dma_stop(struct radeon_device *rdev)
  2124. {
  2125. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2126. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2127. rb_cntl &= ~DMA_RB_ENABLE;
  2128. WREG32(DMA_RB_CNTL, rb_cntl);
  2129. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2130. }
  2131. /**
  2132. * r600_dma_resume - setup and start the async dma engine
  2133. *
  2134. * @rdev: radeon_device pointer
  2135. *
  2136. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2137. * Returns 0 for success, error for failure.
  2138. */
  2139. int r600_dma_resume(struct radeon_device *rdev)
  2140. {
  2141. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2142. u32 rb_cntl, dma_cntl, ib_cntl;
  2143. u32 rb_bufsz;
  2144. int r;
  2145. /* Reset dma */
  2146. if (rdev->family >= CHIP_RV770)
  2147. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2148. else
  2149. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2150. RREG32(SRBM_SOFT_RESET);
  2151. udelay(50);
  2152. WREG32(SRBM_SOFT_RESET, 0);
  2153. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2154. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2155. /* Set ring buffer size in dwords */
  2156. rb_bufsz = drm_order(ring->ring_size / 4);
  2157. rb_cntl = rb_bufsz << 1;
  2158. #ifdef __BIG_ENDIAN
  2159. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2160. #endif
  2161. WREG32(DMA_RB_CNTL, rb_cntl);
  2162. /* Initialize the ring buffer's read and write pointers */
  2163. WREG32(DMA_RB_RPTR, 0);
  2164. WREG32(DMA_RB_WPTR, 0);
  2165. /* set the wb address whether it's enabled or not */
  2166. WREG32(DMA_RB_RPTR_ADDR_HI,
  2167. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2168. WREG32(DMA_RB_RPTR_ADDR_LO,
  2169. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2170. if (rdev->wb.enabled)
  2171. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2172. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2173. /* enable DMA IBs */
  2174. ib_cntl = DMA_IB_ENABLE;
  2175. #ifdef __BIG_ENDIAN
  2176. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2177. #endif
  2178. WREG32(DMA_IB_CNTL, ib_cntl);
  2179. dma_cntl = RREG32(DMA_CNTL);
  2180. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2181. WREG32(DMA_CNTL, dma_cntl);
  2182. if (rdev->family >= CHIP_RV770)
  2183. WREG32(DMA_MODE, 1);
  2184. ring->wptr = 0;
  2185. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2186. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2187. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2188. ring->ready = true;
  2189. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2190. if (r) {
  2191. ring->ready = false;
  2192. return r;
  2193. }
  2194. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2195. return 0;
  2196. }
  2197. /**
  2198. * r600_dma_fini - tear down the async dma engine
  2199. *
  2200. * @rdev: radeon_device pointer
  2201. *
  2202. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2203. */
  2204. void r600_dma_fini(struct radeon_device *rdev)
  2205. {
  2206. r600_dma_stop(rdev);
  2207. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2208. }
  2209. /*
  2210. * GPU scratch registers helpers function.
  2211. */
  2212. void r600_scratch_init(struct radeon_device *rdev)
  2213. {
  2214. int i;
  2215. rdev->scratch.num_reg = 7;
  2216. rdev->scratch.reg_base = SCRATCH_REG0;
  2217. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2218. rdev->scratch.free[i] = true;
  2219. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2220. }
  2221. }
  2222. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2223. {
  2224. uint32_t scratch;
  2225. uint32_t tmp = 0;
  2226. unsigned i;
  2227. int r;
  2228. r = radeon_scratch_get(rdev, &scratch);
  2229. if (r) {
  2230. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2231. return r;
  2232. }
  2233. WREG32(scratch, 0xCAFEDEAD);
  2234. r = radeon_ring_lock(rdev, ring, 3);
  2235. if (r) {
  2236. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2237. radeon_scratch_free(rdev, scratch);
  2238. return r;
  2239. }
  2240. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2241. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2242. radeon_ring_write(ring, 0xDEADBEEF);
  2243. radeon_ring_unlock_commit(rdev, ring);
  2244. for (i = 0; i < rdev->usec_timeout; i++) {
  2245. tmp = RREG32(scratch);
  2246. if (tmp == 0xDEADBEEF)
  2247. break;
  2248. DRM_UDELAY(1);
  2249. }
  2250. if (i < rdev->usec_timeout) {
  2251. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2252. } else {
  2253. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2254. ring->idx, scratch, tmp);
  2255. r = -EINVAL;
  2256. }
  2257. radeon_scratch_free(rdev, scratch);
  2258. return r;
  2259. }
  2260. /**
  2261. * r600_dma_ring_test - simple async dma engine test
  2262. *
  2263. * @rdev: radeon_device pointer
  2264. * @ring: radeon_ring structure holding ring information
  2265. *
  2266. * Test the DMA engine by writing using it to write an
  2267. * value to memory. (r6xx-SI).
  2268. * Returns 0 for success, error for failure.
  2269. */
  2270. int r600_dma_ring_test(struct radeon_device *rdev,
  2271. struct radeon_ring *ring)
  2272. {
  2273. unsigned i;
  2274. int r;
  2275. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2276. u32 tmp;
  2277. if (!ptr) {
  2278. DRM_ERROR("invalid vram scratch pointer\n");
  2279. return -EINVAL;
  2280. }
  2281. tmp = 0xCAFEDEAD;
  2282. writel(tmp, ptr);
  2283. r = radeon_ring_lock(rdev, ring, 4);
  2284. if (r) {
  2285. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2286. return r;
  2287. }
  2288. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2289. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2290. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2291. radeon_ring_write(ring, 0xDEADBEEF);
  2292. radeon_ring_unlock_commit(rdev, ring);
  2293. for (i = 0; i < rdev->usec_timeout; i++) {
  2294. tmp = readl(ptr);
  2295. if (tmp == 0xDEADBEEF)
  2296. break;
  2297. DRM_UDELAY(1);
  2298. }
  2299. if (i < rdev->usec_timeout) {
  2300. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2301. } else {
  2302. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2303. ring->idx, tmp);
  2304. r = -EINVAL;
  2305. }
  2306. return r;
  2307. }
  2308. /*
  2309. * CP fences/semaphores
  2310. */
  2311. void r600_fence_ring_emit(struct radeon_device *rdev,
  2312. struct radeon_fence *fence)
  2313. {
  2314. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2315. if (rdev->wb.use_event) {
  2316. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2317. /* flush read cache over gart */
  2318. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2319. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2320. PACKET3_VC_ACTION_ENA |
  2321. PACKET3_SH_ACTION_ENA);
  2322. radeon_ring_write(ring, 0xFFFFFFFF);
  2323. radeon_ring_write(ring, 0);
  2324. radeon_ring_write(ring, 10); /* poll interval */
  2325. /* EVENT_WRITE_EOP - flush caches, send int */
  2326. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2327. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2328. radeon_ring_write(ring, addr & 0xffffffff);
  2329. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2330. radeon_ring_write(ring, fence->seq);
  2331. radeon_ring_write(ring, 0);
  2332. } else {
  2333. /* flush read cache over gart */
  2334. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2335. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2336. PACKET3_VC_ACTION_ENA |
  2337. PACKET3_SH_ACTION_ENA);
  2338. radeon_ring_write(ring, 0xFFFFFFFF);
  2339. radeon_ring_write(ring, 0);
  2340. radeon_ring_write(ring, 10); /* poll interval */
  2341. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2342. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2343. /* wait for 3D idle clean */
  2344. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2345. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2346. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2347. /* Emit fence sequence & fire IRQ */
  2348. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2349. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2350. radeon_ring_write(ring, fence->seq);
  2351. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2352. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2353. radeon_ring_write(ring, RB_INT_STAT);
  2354. }
  2355. }
  2356. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2357. struct radeon_ring *ring,
  2358. struct radeon_semaphore *semaphore,
  2359. bool emit_wait)
  2360. {
  2361. uint64_t addr = semaphore->gpu_addr;
  2362. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2363. if (rdev->family < CHIP_CAYMAN)
  2364. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2365. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2366. radeon_ring_write(ring, addr & 0xffffffff);
  2367. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2368. }
  2369. /*
  2370. * DMA fences/semaphores
  2371. */
  2372. /**
  2373. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2374. *
  2375. * @rdev: radeon_device pointer
  2376. * @fence: radeon fence object
  2377. *
  2378. * Add a DMA fence packet to the ring to write
  2379. * the fence seq number and DMA trap packet to generate
  2380. * an interrupt if needed (r6xx-r7xx).
  2381. */
  2382. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2383. struct radeon_fence *fence)
  2384. {
  2385. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2386. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2387. /* write the fence */
  2388. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2389. radeon_ring_write(ring, addr & 0xfffffffc);
  2390. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2391. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2392. /* generate an interrupt */
  2393. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2394. }
  2395. /**
  2396. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2397. *
  2398. * @rdev: radeon_device pointer
  2399. * @ring: radeon_ring structure holding ring information
  2400. * @semaphore: radeon semaphore object
  2401. * @emit_wait: wait or signal semaphore
  2402. *
  2403. * Add a DMA semaphore packet to the ring wait on or signal
  2404. * other rings (r6xx-SI).
  2405. */
  2406. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2407. struct radeon_ring *ring,
  2408. struct radeon_semaphore *semaphore,
  2409. bool emit_wait)
  2410. {
  2411. u64 addr = semaphore->gpu_addr;
  2412. u32 s = emit_wait ? 0 : 1;
  2413. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2414. radeon_ring_write(ring, addr & 0xfffffffc);
  2415. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2416. }
  2417. int r600_copy_blit(struct radeon_device *rdev,
  2418. uint64_t src_offset,
  2419. uint64_t dst_offset,
  2420. unsigned num_gpu_pages,
  2421. struct radeon_fence **fence)
  2422. {
  2423. struct radeon_semaphore *sem = NULL;
  2424. struct radeon_sa_bo *vb = NULL;
  2425. int r;
  2426. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2427. if (r) {
  2428. return r;
  2429. }
  2430. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2431. r600_blit_done_copy(rdev, fence, vb, sem);
  2432. return 0;
  2433. }
  2434. /**
  2435. * r600_copy_dma - copy pages using the DMA engine
  2436. *
  2437. * @rdev: radeon_device pointer
  2438. * @src_offset: src GPU address
  2439. * @dst_offset: dst GPU address
  2440. * @num_gpu_pages: number of GPU pages to xfer
  2441. * @fence: radeon fence object
  2442. *
  2443. * Copy GPU paging using the DMA engine (r6xx).
  2444. * Used by the radeon ttm implementation to move pages if
  2445. * registered as the asic copy callback.
  2446. */
  2447. int r600_copy_dma(struct radeon_device *rdev,
  2448. uint64_t src_offset, uint64_t dst_offset,
  2449. unsigned num_gpu_pages,
  2450. struct radeon_fence **fence)
  2451. {
  2452. struct radeon_semaphore *sem = NULL;
  2453. int ring_index = rdev->asic->copy.dma_ring_index;
  2454. struct radeon_ring *ring = &rdev->ring[ring_index];
  2455. u32 size_in_dw, cur_size_in_dw;
  2456. int i, num_loops;
  2457. int r = 0;
  2458. r = radeon_semaphore_create(rdev, &sem);
  2459. if (r) {
  2460. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2461. return r;
  2462. }
  2463. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2464. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2465. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2466. if (r) {
  2467. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2468. radeon_semaphore_free(rdev, &sem, NULL);
  2469. return r;
  2470. }
  2471. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2472. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2473. ring->idx);
  2474. radeon_fence_note_sync(*fence, ring->idx);
  2475. } else {
  2476. radeon_semaphore_free(rdev, &sem, NULL);
  2477. }
  2478. for (i = 0; i < num_loops; i++) {
  2479. cur_size_in_dw = size_in_dw;
  2480. if (cur_size_in_dw > 0xFFFE)
  2481. cur_size_in_dw = 0xFFFE;
  2482. size_in_dw -= cur_size_in_dw;
  2483. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2484. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2485. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2486. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2487. (upper_32_bits(src_offset) & 0xff)));
  2488. src_offset += cur_size_in_dw * 4;
  2489. dst_offset += cur_size_in_dw * 4;
  2490. }
  2491. r = radeon_fence_emit(rdev, fence, ring->idx);
  2492. if (r) {
  2493. radeon_ring_unlock_undo(rdev, ring);
  2494. return r;
  2495. }
  2496. radeon_ring_unlock_commit(rdev, ring);
  2497. radeon_semaphore_free(rdev, &sem, *fence);
  2498. return r;
  2499. }
  2500. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2501. uint32_t tiling_flags, uint32_t pitch,
  2502. uint32_t offset, uint32_t obj_size)
  2503. {
  2504. /* FIXME: implement */
  2505. return 0;
  2506. }
  2507. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2508. {
  2509. /* FIXME: implement */
  2510. }
  2511. static int r600_startup(struct radeon_device *rdev)
  2512. {
  2513. struct radeon_ring *ring;
  2514. int r;
  2515. /* enable pcie gen2 link */
  2516. r600_pcie_gen2_enable(rdev);
  2517. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2518. r = r600_init_microcode(rdev);
  2519. if (r) {
  2520. DRM_ERROR("Failed to load firmware!\n");
  2521. return r;
  2522. }
  2523. }
  2524. r = r600_vram_scratch_init(rdev);
  2525. if (r)
  2526. return r;
  2527. r600_mc_program(rdev);
  2528. if (rdev->flags & RADEON_IS_AGP) {
  2529. r600_agp_enable(rdev);
  2530. } else {
  2531. r = r600_pcie_gart_enable(rdev);
  2532. if (r)
  2533. return r;
  2534. }
  2535. r600_gpu_init(rdev);
  2536. r = r600_blit_init(rdev);
  2537. if (r) {
  2538. r600_blit_fini(rdev);
  2539. rdev->asic->copy.copy = NULL;
  2540. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2541. }
  2542. /* allocate wb buffer */
  2543. r = radeon_wb_init(rdev);
  2544. if (r)
  2545. return r;
  2546. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2547. if (r) {
  2548. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2549. return r;
  2550. }
  2551. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2552. if (r) {
  2553. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2554. return r;
  2555. }
  2556. /* Enable IRQ */
  2557. r = r600_irq_init(rdev);
  2558. if (r) {
  2559. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2560. radeon_irq_kms_fini(rdev);
  2561. return r;
  2562. }
  2563. r600_irq_set(rdev);
  2564. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2565. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2566. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2567. 0, 0xfffff, RADEON_CP_PACKET2);
  2568. if (r)
  2569. return r;
  2570. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2571. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2572. DMA_RB_RPTR, DMA_RB_WPTR,
  2573. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2574. if (r)
  2575. return r;
  2576. r = r600_cp_load_microcode(rdev);
  2577. if (r)
  2578. return r;
  2579. r = r600_cp_resume(rdev);
  2580. if (r)
  2581. return r;
  2582. r = r600_dma_resume(rdev);
  2583. if (r)
  2584. return r;
  2585. r = radeon_ib_pool_init(rdev);
  2586. if (r) {
  2587. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2588. return r;
  2589. }
  2590. r = r600_audio_init(rdev);
  2591. if (r) {
  2592. DRM_ERROR("radeon: audio init failed\n");
  2593. return r;
  2594. }
  2595. return 0;
  2596. }
  2597. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2598. {
  2599. uint32_t temp;
  2600. temp = RREG32(CONFIG_CNTL);
  2601. if (state == false) {
  2602. temp &= ~(1<<0);
  2603. temp |= (1<<1);
  2604. } else {
  2605. temp &= ~(1<<1);
  2606. }
  2607. WREG32(CONFIG_CNTL, temp);
  2608. }
  2609. int r600_resume(struct radeon_device *rdev)
  2610. {
  2611. int r;
  2612. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2613. * posting will perform necessary task to bring back GPU into good
  2614. * shape.
  2615. */
  2616. /* post card */
  2617. atom_asic_init(rdev->mode_info.atom_context);
  2618. rdev->accel_working = true;
  2619. r = r600_startup(rdev);
  2620. if (r) {
  2621. DRM_ERROR("r600 startup failed on resume\n");
  2622. rdev->accel_working = false;
  2623. return r;
  2624. }
  2625. return r;
  2626. }
  2627. int r600_suspend(struct radeon_device *rdev)
  2628. {
  2629. r600_audio_fini(rdev);
  2630. r600_cp_stop(rdev);
  2631. r600_dma_stop(rdev);
  2632. r600_irq_suspend(rdev);
  2633. radeon_wb_disable(rdev);
  2634. r600_pcie_gart_disable(rdev);
  2635. return 0;
  2636. }
  2637. /* Plan is to move initialization in that function and use
  2638. * helper function so that radeon_device_init pretty much
  2639. * do nothing more than calling asic specific function. This
  2640. * should also allow to remove a bunch of callback function
  2641. * like vram_info.
  2642. */
  2643. int r600_init(struct radeon_device *rdev)
  2644. {
  2645. int r;
  2646. if (r600_debugfs_mc_info_init(rdev)) {
  2647. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2648. }
  2649. /* Read BIOS */
  2650. if (!radeon_get_bios(rdev)) {
  2651. if (ASIC_IS_AVIVO(rdev))
  2652. return -EINVAL;
  2653. }
  2654. /* Must be an ATOMBIOS */
  2655. if (!rdev->is_atom_bios) {
  2656. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2657. return -EINVAL;
  2658. }
  2659. r = radeon_atombios_init(rdev);
  2660. if (r)
  2661. return r;
  2662. /* Post card if necessary */
  2663. if (!radeon_card_posted(rdev)) {
  2664. if (!rdev->bios) {
  2665. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2666. return -EINVAL;
  2667. }
  2668. DRM_INFO("GPU not posted. posting now...\n");
  2669. atom_asic_init(rdev->mode_info.atom_context);
  2670. }
  2671. /* Initialize scratch registers */
  2672. r600_scratch_init(rdev);
  2673. /* Initialize surface registers */
  2674. radeon_surface_init(rdev);
  2675. /* Initialize clocks */
  2676. radeon_get_clock_info(rdev->ddev);
  2677. /* Fence driver */
  2678. r = radeon_fence_driver_init(rdev);
  2679. if (r)
  2680. return r;
  2681. if (rdev->flags & RADEON_IS_AGP) {
  2682. r = radeon_agp_init(rdev);
  2683. if (r)
  2684. radeon_agp_disable(rdev);
  2685. }
  2686. r = r600_mc_init(rdev);
  2687. if (r)
  2688. return r;
  2689. /* Memory manager */
  2690. r = radeon_bo_init(rdev);
  2691. if (r)
  2692. return r;
  2693. r = radeon_irq_kms_init(rdev);
  2694. if (r)
  2695. return r;
  2696. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2697. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2698. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2699. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2700. rdev->ih.ring_obj = NULL;
  2701. r600_ih_ring_init(rdev, 64 * 1024);
  2702. r = r600_pcie_gart_init(rdev);
  2703. if (r)
  2704. return r;
  2705. rdev->accel_working = true;
  2706. r = r600_startup(rdev);
  2707. if (r) {
  2708. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2709. r600_cp_fini(rdev);
  2710. r600_dma_fini(rdev);
  2711. r600_irq_fini(rdev);
  2712. radeon_wb_fini(rdev);
  2713. radeon_ib_pool_fini(rdev);
  2714. radeon_irq_kms_fini(rdev);
  2715. r600_pcie_gart_fini(rdev);
  2716. rdev->accel_working = false;
  2717. }
  2718. return 0;
  2719. }
  2720. void r600_fini(struct radeon_device *rdev)
  2721. {
  2722. r600_audio_fini(rdev);
  2723. r600_blit_fini(rdev);
  2724. r600_cp_fini(rdev);
  2725. r600_dma_fini(rdev);
  2726. r600_irq_fini(rdev);
  2727. radeon_wb_fini(rdev);
  2728. radeon_ib_pool_fini(rdev);
  2729. radeon_irq_kms_fini(rdev);
  2730. r600_pcie_gart_fini(rdev);
  2731. r600_vram_scratch_fini(rdev);
  2732. radeon_agp_fini(rdev);
  2733. radeon_gem_fini(rdev);
  2734. radeon_fence_driver_fini(rdev);
  2735. radeon_bo_fini(rdev);
  2736. radeon_atombios_fini(rdev);
  2737. kfree(rdev->bios);
  2738. rdev->bios = NULL;
  2739. }
  2740. /*
  2741. * CS stuff
  2742. */
  2743. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2744. {
  2745. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2746. u32 next_rptr;
  2747. if (ring->rptr_save_reg) {
  2748. next_rptr = ring->wptr + 3 + 4;
  2749. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2750. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2751. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2752. radeon_ring_write(ring, next_rptr);
  2753. } else if (rdev->wb.enabled) {
  2754. next_rptr = ring->wptr + 5 + 4;
  2755. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2756. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2757. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2758. radeon_ring_write(ring, next_rptr);
  2759. radeon_ring_write(ring, 0);
  2760. }
  2761. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2762. radeon_ring_write(ring,
  2763. #ifdef __BIG_ENDIAN
  2764. (2 << 0) |
  2765. #endif
  2766. (ib->gpu_addr & 0xFFFFFFFC));
  2767. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2768. radeon_ring_write(ring, ib->length_dw);
  2769. }
  2770. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2771. {
  2772. struct radeon_ib ib;
  2773. uint32_t scratch;
  2774. uint32_t tmp = 0;
  2775. unsigned i;
  2776. int r;
  2777. r = radeon_scratch_get(rdev, &scratch);
  2778. if (r) {
  2779. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2780. return r;
  2781. }
  2782. WREG32(scratch, 0xCAFEDEAD);
  2783. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2784. if (r) {
  2785. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2786. goto free_scratch;
  2787. }
  2788. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2789. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2790. ib.ptr[2] = 0xDEADBEEF;
  2791. ib.length_dw = 3;
  2792. r = radeon_ib_schedule(rdev, &ib, NULL);
  2793. if (r) {
  2794. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2795. goto free_ib;
  2796. }
  2797. r = radeon_fence_wait(ib.fence, false);
  2798. if (r) {
  2799. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2800. goto free_ib;
  2801. }
  2802. for (i = 0; i < rdev->usec_timeout; i++) {
  2803. tmp = RREG32(scratch);
  2804. if (tmp == 0xDEADBEEF)
  2805. break;
  2806. DRM_UDELAY(1);
  2807. }
  2808. if (i < rdev->usec_timeout) {
  2809. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2810. } else {
  2811. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2812. scratch, tmp);
  2813. r = -EINVAL;
  2814. }
  2815. free_ib:
  2816. radeon_ib_free(rdev, &ib);
  2817. free_scratch:
  2818. radeon_scratch_free(rdev, scratch);
  2819. return r;
  2820. }
  2821. /**
  2822. * r600_dma_ib_test - test an IB on the DMA engine
  2823. *
  2824. * @rdev: radeon_device pointer
  2825. * @ring: radeon_ring structure holding ring information
  2826. *
  2827. * Test a simple IB in the DMA ring (r6xx-SI).
  2828. * Returns 0 on success, error on failure.
  2829. */
  2830. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2831. {
  2832. struct radeon_ib ib;
  2833. unsigned i;
  2834. int r;
  2835. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2836. u32 tmp = 0;
  2837. if (!ptr) {
  2838. DRM_ERROR("invalid vram scratch pointer\n");
  2839. return -EINVAL;
  2840. }
  2841. tmp = 0xCAFEDEAD;
  2842. writel(tmp, ptr);
  2843. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2844. if (r) {
  2845. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2846. return r;
  2847. }
  2848. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  2849. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2850. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  2851. ib.ptr[3] = 0xDEADBEEF;
  2852. ib.length_dw = 4;
  2853. r = radeon_ib_schedule(rdev, &ib, NULL);
  2854. if (r) {
  2855. radeon_ib_free(rdev, &ib);
  2856. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2857. return r;
  2858. }
  2859. r = radeon_fence_wait(ib.fence, false);
  2860. if (r) {
  2861. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2862. return r;
  2863. }
  2864. for (i = 0; i < rdev->usec_timeout; i++) {
  2865. tmp = readl(ptr);
  2866. if (tmp == 0xDEADBEEF)
  2867. break;
  2868. DRM_UDELAY(1);
  2869. }
  2870. if (i < rdev->usec_timeout) {
  2871. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2872. } else {
  2873. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2874. r = -EINVAL;
  2875. }
  2876. radeon_ib_free(rdev, &ib);
  2877. return r;
  2878. }
  2879. /**
  2880. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  2881. *
  2882. * @rdev: radeon_device pointer
  2883. * @ib: IB object to schedule
  2884. *
  2885. * Schedule an IB in the DMA ring (r6xx-r7xx).
  2886. */
  2887. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2888. {
  2889. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2890. if (rdev->wb.enabled) {
  2891. u32 next_rptr = ring->wptr + 4;
  2892. while ((next_rptr & 7) != 5)
  2893. next_rptr++;
  2894. next_rptr += 3;
  2895. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2896. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2897. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  2898. radeon_ring_write(ring, next_rptr);
  2899. }
  2900. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  2901. * Pad as necessary with NOPs.
  2902. */
  2903. while ((ring->wptr & 7) != 5)
  2904. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2905. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  2906. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  2907. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  2908. }
  2909. /*
  2910. * Interrupts
  2911. *
  2912. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2913. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2914. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2915. * and host consumes. As the host irq handler processes interrupts, it
  2916. * increments the rptr. When the rptr catches up with the wptr, all the
  2917. * current interrupts have been processed.
  2918. */
  2919. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2920. {
  2921. u32 rb_bufsz;
  2922. /* Align ring size */
  2923. rb_bufsz = drm_order(ring_size / 4);
  2924. ring_size = (1 << rb_bufsz) * 4;
  2925. rdev->ih.ring_size = ring_size;
  2926. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2927. rdev->ih.rptr = 0;
  2928. }
  2929. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2930. {
  2931. int r;
  2932. /* Allocate ring buffer */
  2933. if (rdev->ih.ring_obj == NULL) {
  2934. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2935. PAGE_SIZE, true,
  2936. RADEON_GEM_DOMAIN_GTT,
  2937. NULL, &rdev->ih.ring_obj);
  2938. if (r) {
  2939. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2940. return r;
  2941. }
  2942. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2943. if (unlikely(r != 0))
  2944. return r;
  2945. r = radeon_bo_pin(rdev->ih.ring_obj,
  2946. RADEON_GEM_DOMAIN_GTT,
  2947. &rdev->ih.gpu_addr);
  2948. if (r) {
  2949. radeon_bo_unreserve(rdev->ih.ring_obj);
  2950. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2951. return r;
  2952. }
  2953. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2954. (void **)&rdev->ih.ring);
  2955. radeon_bo_unreserve(rdev->ih.ring_obj);
  2956. if (r) {
  2957. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2958. return r;
  2959. }
  2960. }
  2961. return 0;
  2962. }
  2963. void r600_ih_ring_fini(struct radeon_device *rdev)
  2964. {
  2965. int r;
  2966. if (rdev->ih.ring_obj) {
  2967. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2968. if (likely(r == 0)) {
  2969. radeon_bo_kunmap(rdev->ih.ring_obj);
  2970. radeon_bo_unpin(rdev->ih.ring_obj);
  2971. radeon_bo_unreserve(rdev->ih.ring_obj);
  2972. }
  2973. radeon_bo_unref(&rdev->ih.ring_obj);
  2974. rdev->ih.ring = NULL;
  2975. rdev->ih.ring_obj = NULL;
  2976. }
  2977. }
  2978. void r600_rlc_stop(struct radeon_device *rdev)
  2979. {
  2980. if ((rdev->family >= CHIP_RV770) &&
  2981. (rdev->family <= CHIP_RV740)) {
  2982. /* r7xx asics need to soft reset RLC before halting */
  2983. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2984. RREG32(SRBM_SOFT_RESET);
  2985. mdelay(15);
  2986. WREG32(SRBM_SOFT_RESET, 0);
  2987. RREG32(SRBM_SOFT_RESET);
  2988. }
  2989. WREG32(RLC_CNTL, 0);
  2990. }
  2991. static void r600_rlc_start(struct radeon_device *rdev)
  2992. {
  2993. WREG32(RLC_CNTL, RLC_ENABLE);
  2994. }
  2995. static int r600_rlc_init(struct radeon_device *rdev)
  2996. {
  2997. u32 i;
  2998. const __be32 *fw_data;
  2999. if (!rdev->rlc_fw)
  3000. return -EINVAL;
  3001. r600_rlc_stop(rdev);
  3002. WREG32(RLC_HB_CNTL, 0);
  3003. if (rdev->family == CHIP_ARUBA) {
  3004. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3005. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3006. }
  3007. if (rdev->family <= CHIP_CAYMAN) {
  3008. WREG32(RLC_HB_BASE, 0);
  3009. WREG32(RLC_HB_RPTR, 0);
  3010. WREG32(RLC_HB_WPTR, 0);
  3011. }
  3012. if (rdev->family <= CHIP_CAICOS) {
  3013. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3014. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3015. }
  3016. WREG32(RLC_MC_CNTL, 0);
  3017. WREG32(RLC_UCODE_CNTL, 0);
  3018. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3019. if (rdev->family >= CHIP_ARUBA) {
  3020. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3021. WREG32(RLC_UCODE_ADDR, i);
  3022. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3023. }
  3024. } else if (rdev->family >= CHIP_CAYMAN) {
  3025. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3026. WREG32(RLC_UCODE_ADDR, i);
  3027. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3028. }
  3029. } else if (rdev->family >= CHIP_CEDAR) {
  3030. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3031. WREG32(RLC_UCODE_ADDR, i);
  3032. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3033. }
  3034. } else if (rdev->family >= CHIP_RV770) {
  3035. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3036. WREG32(RLC_UCODE_ADDR, i);
  3037. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3038. }
  3039. } else {
  3040. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3041. WREG32(RLC_UCODE_ADDR, i);
  3042. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3043. }
  3044. }
  3045. WREG32(RLC_UCODE_ADDR, 0);
  3046. r600_rlc_start(rdev);
  3047. return 0;
  3048. }
  3049. static void r600_enable_interrupts(struct radeon_device *rdev)
  3050. {
  3051. u32 ih_cntl = RREG32(IH_CNTL);
  3052. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3053. ih_cntl |= ENABLE_INTR;
  3054. ih_rb_cntl |= IH_RB_ENABLE;
  3055. WREG32(IH_CNTL, ih_cntl);
  3056. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3057. rdev->ih.enabled = true;
  3058. }
  3059. void r600_disable_interrupts(struct radeon_device *rdev)
  3060. {
  3061. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3062. u32 ih_cntl = RREG32(IH_CNTL);
  3063. ih_rb_cntl &= ~IH_RB_ENABLE;
  3064. ih_cntl &= ~ENABLE_INTR;
  3065. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3066. WREG32(IH_CNTL, ih_cntl);
  3067. /* set rptr, wptr to 0 */
  3068. WREG32(IH_RB_RPTR, 0);
  3069. WREG32(IH_RB_WPTR, 0);
  3070. rdev->ih.enabled = false;
  3071. rdev->ih.rptr = 0;
  3072. }
  3073. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3074. {
  3075. u32 tmp;
  3076. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3077. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3078. WREG32(DMA_CNTL, tmp);
  3079. WREG32(GRBM_INT_CNTL, 0);
  3080. WREG32(DxMODE_INT_MASK, 0);
  3081. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3082. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3083. if (ASIC_IS_DCE3(rdev)) {
  3084. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3085. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3086. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3087. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3088. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3089. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3090. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3091. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3092. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3093. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3094. if (ASIC_IS_DCE32(rdev)) {
  3095. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3096. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3097. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3098. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3099. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3100. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3101. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3102. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3103. } else {
  3104. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3105. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3106. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3107. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3108. }
  3109. } else {
  3110. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3111. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3112. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3113. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3114. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3115. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3116. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3117. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3118. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3119. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3120. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3121. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3122. }
  3123. }
  3124. int r600_irq_init(struct radeon_device *rdev)
  3125. {
  3126. int ret = 0;
  3127. int rb_bufsz;
  3128. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3129. /* allocate ring */
  3130. ret = r600_ih_ring_alloc(rdev);
  3131. if (ret)
  3132. return ret;
  3133. /* disable irqs */
  3134. r600_disable_interrupts(rdev);
  3135. /* init rlc */
  3136. ret = r600_rlc_init(rdev);
  3137. if (ret) {
  3138. r600_ih_ring_fini(rdev);
  3139. return ret;
  3140. }
  3141. /* setup interrupt control */
  3142. /* set dummy read address to ring address */
  3143. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3144. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3145. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3146. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3147. */
  3148. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3149. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3150. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3151. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3152. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3153. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3154. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3155. IH_WPTR_OVERFLOW_CLEAR |
  3156. (rb_bufsz << 1));
  3157. if (rdev->wb.enabled)
  3158. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3159. /* set the writeback address whether it's enabled or not */
  3160. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3161. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3162. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3163. /* set rptr, wptr to 0 */
  3164. WREG32(IH_RB_RPTR, 0);
  3165. WREG32(IH_RB_WPTR, 0);
  3166. /* Default settings for IH_CNTL (disabled at first) */
  3167. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3168. /* RPTR_REARM only works if msi's are enabled */
  3169. if (rdev->msi_enabled)
  3170. ih_cntl |= RPTR_REARM;
  3171. WREG32(IH_CNTL, ih_cntl);
  3172. /* force the active interrupt state to all disabled */
  3173. if (rdev->family >= CHIP_CEDAR)
  3174. evergreen_disable_interrupt_state(rdev);
  3175. else
  3176. r600_disable_interrupt_state(rdev);
  3177. /* at this point everything should be setup correctly to enable master */
  3178. pci_set_master(rdev->pdev);
  3179. /* enable irqs */
  3180. r600_enable_interrupts(rdev);
  3181. return ret;
  3182. }
  3183. void r600_irq_suspend(struct radeon_device *rdev)
  3184. {
  3185. r600_irq_disable(rdev);
  3186. r600_rlc_stop(rdev);
  3187. }
  3188. void r600_irq_fini(struct radeon_device *rdev)
  3189. {
  3190. r600_irq_suspend(rdev);
  3191. r600_ih_ring_fini(rdev);
  3192. }
  3193. int r600_irq_set(struct radeon_device *rdev)
  3194. {
  3195. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3196. u32 mode_int = 0;
  3197. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3198. u32 grbm_int_cntl = 0;
  3199. u32 hdmi0, hdmi1;
  3200. u32 d1grph = 0, d2grph = 0;
  3201. u32 dma_cntl;
  3202. if (!rdev->irq.installed) {
  3203. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3204. return -EINVAL;
  3205. }
  3206. /* don't enable anything if the ih is disabled */
  3207. if (!rdev->ih.enabled) {
  3208. r600_disable_interrupts(rdev);
  3209. /* force the active interrupt state to all disabled */
  3210. r600_disable_interrupt_state(rdev);
  3211. return 0;
  3212. }
  3213. if (ASIC_IS_DCE3(rdev)) {
  3214. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3215. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3216. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3217. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3218. if (ASIC_IS_DCE32(rdev)) {
  3219. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3220. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3221. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3222. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3223. } else {
  3224. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3225. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3226. }
  3227. } else {
  3228. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3229. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3230. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3231. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3232. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3233. }
  3234. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3235. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3236. DRM_DEBUG("r600_irq_set: sw int\n");
  3237. cp_int_cntl |= RB_INT_ENABLE;
  3238. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3239. }
  3240. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3241. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3242. dma_cntl |= TRAP_ENABLE;
  3243. }
  3244. if (rdev->irq.crtc_vblank_int[0] ||
  3245. atomic_read(&rdev->irq.pflip[0])) {
  3246. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3247. mode_int |= D1MODE_VBLANK_INT_MASK;
  3248. }
  3249. if (rdev->irq.crtc_vblank_int[1] ||
  3250. atomic_read(&rdev->irq.pflip[1])) {
  3251. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3252. mode_int |= D2MODE_VBLANK_INT_MASK;
  3253. }
  3254. if (rdev->irq.hpd[0]) {
  3255. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3256. hpd1 |= DC_HPDx_INT_EN;
  3257. }
  3258. if (rdev->irq.hpd[1]) {
  3259. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3260. hpd2 |= DC_HPDx_INT_EN;
  3261. }
  3262. if (rdev->irq.hpd[2]) {
  3263. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3264. hpd3 |= DC_HPDx_INT_EN;
  3265. }
  3266. if (rdev->irq.hpd[3]) {
  3267. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3268. hpd4 |= DC_HPDx_INT_EN;
  3269. }
  3270. if (rdev->irq.hpd[4]) {
  3271. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3272. hpd5 |= DC_HPDx_INT_EN;
  3273. }
  3274. if (rdev->irq.hpd[5]) {
  3275. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3276. hpd6 |= DC_HPDx_INT_EN;
  3277. }
  3278. if (rdev->irq.afmt[0]) {
  3279. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3280. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3281. }
  3282. if (rdev->irq.afmt[1]) {
  3283. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3284. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3285. }
  3286. WREG32(CP_INT_CNTL, cp_int_cntl);
  3287. WREG32(DMA_CNTL, dma_cntl);
  3288. WREG32(DxMODE_INT_MASK, mode_int);
  3289. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3290. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3291. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3292. if (ASIC_IS_DCE3(rdev)) {
  3293. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3294. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3295. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3296. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3297. if (ASIC_IS_DCE32(rdev)) {
  3298. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3299. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3300. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3301. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3302. } else {
  3303. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3304. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3305. }
  3306. } else {
  3307. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3308. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3309. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3310. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3311. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3312. }
  3313. return 0;
  3314. }
  3315. static void r600_irq_ack(struct radeon_device *rdev)
  3316. {
  3317. u32 tmp;
  3318. if (ASIC_IS_DCE3(rdev)) {
  3319. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3320. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3321. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3322. if (ASIC_IS_DCE32(rdev)) {
  3323. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3324. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3325. } else {
  3326. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3327. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3328. }
  3329. } else {
  3330. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3331. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3332. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3333. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3334. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3335. }
  3336. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3337. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3338. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3339. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3340. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3341. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3342. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3343. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3344. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3345. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3346. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3347. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3348. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3349. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3350. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3351. if (ASIC_IS_DCE3(rdev)) {
  3352. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3353. tmp |= DC_HPDx_INT_ACK;
  3354. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3355. } else {
  3356. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3357. tmp |= DC_HPDx_INT_ACK;
  3358. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3359. }
  3360. }
  3361. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3362. if (ASIC_IS_DCE3(rdev)) {
  3363. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3364. tmp |= DC_HPDx_INT_ACK;
  3365. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3366. } else {
  3367. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3368. tmp |= DC_HPDx_INT_ACK;
  3369. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3370. }
  3371. }
  3372. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3373. if (ASIC_IS_DCE3(rdev)) {
  3374. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3375. tmp |= DC_HPDx_INT_ACK;
  3376. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3377. } else {
  3378. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3379. tmp |= DC_HPDx_INT_ACK;
  3380. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3381. }
  3382. }
  3383. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3384. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3385. tmp |= DC_HPDx_INT_ACK;
  3386. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3387. }
  3388. if (ASIC_IS_DCE32(rdev)) {
  3389. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3390. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3391. tmp |= DC_HPDx_INT_ACK;
  3392. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3393. }
  3394. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3395. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3396. tmp |= DC_HPDx_INT_ACK;
  3397. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3398. }
  3399. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3400. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3401. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3402. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3403. }
  3404. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3405. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3406. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3407. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3408. }
  3409. } else {
  3410. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3411. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3412. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3413. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3414. }
  3415. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3416. if (ASIC_IS_DCE3(rdev)) {
  3417. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3418. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3419. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3420. } else {
  3421. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3422. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3423. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3424. }
  3425. }
  3426. }
  3427. }
  3428. void r600_irq_disable(struct radeon_device *rdev)
  3429. {
  3430. r600_disable_interrupts(rdev);
  3431. /* Wait and acknowledge irq */
  3432. mdelay(1);
  3433. r600_irq_ack(rdev);
  3434. r600_disable_interrupt_state(rdev);
  3435. }
  3436. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3437. {
  3438. u32 wptr, tmp;
  3439. if (rdev->wb.enabled)
  3440. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3441. else
  3442. wptr = RREG32(IH_RB_WPTR);
  3443. if (wptr & RB_OVERFLOW) {
  3444. /* When a ring buffer overflow happen start parsing interrupt
  3445. * from the last not overwritten vector (wptr + 16). Hopefully
  3446. * this should allow us to catchup.
  3447. */
  3448. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3449. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3450. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3451. tmp = RREG32(IH_RB_CNTL);
  3452. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3453. WREG32(IH_RB_CNTL, tmp);
  3454. }
  3455. return (wptr & rdev->ih.ptr_mask);
  3456. }
  3457. /* r600 IV Ring
  3458. * Each IV ring entry is 128 bits:
  3459. * [7:0] - interrupt source id
  3460. * [31:8] - reserved
  3461. * [59:32] - interrupt source data
  3462. * [127:60] - reserved
  3463. *
  3464. * The basic interrupt vector entries
  3465. * are decoded as follows:
  3466. * src_id src_data description
  3467. * 1 0 D1 Vblank
  3468. * 1 1 D1 Vline
  3469. * 5 0 D2 Vblank
  3470. * 5 1 D2 Vline
  3471. * 19 0 FP Hot plug detection A
  3472. * 19 1 FP Hot plug detection B
  3473. * 19 2 DAC A auto-detection
  3474. * 19 3 DAC B auto-detection
  3475. * 21 4 HDMI block A
  3476. * 21 5 HDMI block B
  3477. * 176 - CP_INT RB
  3478. * 177 - CP_INT IB1
  3479. * 178 - CP_INT IB2
  3480. * 181 - EOP Interrupt
  3481. * 233 - GUI Idle
  3482. *
  3483. * Note, these are based on r600 and may need to be
  3484. * adjusted or added to on newer asics
  3485. */
  3486. int r600_irq_process(struct radeon_device *rdev)
  3487. {
  3488. u32 wptr;
  3489. u32 rptr;
  3490. u32 src_id, src_data;
  3491. u32 ring_index;
  3492. bool queue_hotplug = false;
  3493. bool queue_hdmi = false;
  3494. if (!rdev->ih.enabled || rdev->shutdown)
  3495. return IRQ_NONE;
  3496. /* No MSIs, need a dummy read to flush PCI DMAs */
  3497. if (!rdev->msi_enabled)
  3498. RREG32(IH_RB_WPTR);
  3499. wptr = r600_get_ih_wptr(rdev);
  3500. restart_ih:
  3501. /* is somebody else already processing irqs? */
  3502. if (atomic_xchg(&rdev->ih.lock, 1))
  3503. return IRQ_NONE;
  3504. rptr = rdev->ih.rptr;
  3505. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3506. /* Order reading of wptr vs. reading of IH ring data */
  3507. rmb();
  3508. /* display interrupts */
  3509. r600_irq_ack(rdev);
  3510. while (rptr != wptr) {
  3511. /* wptr/rptr are in bytes! */
  3512. ring_index = rptr / 4;
  3513. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3514. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3515. switch (src_id) {
  3516. case 1: /* D1 vblank/vline */
  3517. switch (src_data) {
  3518. case 0: /* D1 vblank */
  3519. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3520. if (rdev->irq.crtc_vblank_int[0]) {
  3521. drm_handle_vblank(rdev->ddev, 0);
  3522. rdev->pm.vblank_sync = true;
  3523. wake_up(&rdev->irq.vblank_queue);
  3524. }
  3525. if (atomic_read(&rdev->irq.pflip[0]))
  3526. radeon_crtc_handle_flip(rdev, 0);
  3527. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3528. DRM_DEBUG("IH: D1 vblank\n");
  3529. }
  3530. break;
  3531. case 1: /* D1 vline */
  3532. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3533. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3534. DRM_DEBUG("IH: D1 vline\n");
  3535. }
  3536. break;
  3537. default:
  3538. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3539. break;
  3540. }
  3541. break;
  3542. case 5: /* D2 vblank/vline */
  3543. switch (src_data) {
  3544. case 0: /* D2 vblank */
  3545. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3546. if (rdev->irq.crtc_vblank_int[1]) {
  3547. drm_handle_vblank(rdev->ddev, 1);
  3548. rdev->pm.vblank_sync = true;
  3549. wake_up(&rdev->irq.vblank_queue);
  3550. }
  3551. if (atomic_read(&rdev->irq.pflip[1]))
  3552. radeon_crtc_handle_flip(rdev, 1);
  3553. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3554. DRM_DEBUG("IH: D2 vblank\n");
  3555. }
  3556. break;
  3557. case 1: /* D1 vline */
  3558. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3559. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3560. DRM_DEBUG("IH: D2 vline\n");
  3561. }
  3562. break;
  3563. default:
  3564. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3565. break;
  3566. }
  3567. break;
  3568. case 19: /* HPD/DAC hotplug */
  3569. switch (src_data) {
  3570. case 0:
  3571. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3572. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3573. queue_hotplug = true;
  3574. DRM_DEBUG("IH: HPD1\n");
  3575. }
  3576. break;
  3577. case 1:
  3578. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3579. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3580. queue_hotplug = true;
  3581. DRM_DEBUG("IH: HPD2\n");
  3582. }
  3583. break;
  3584. case 4:
  3585. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3586. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3587. queue_hotplug = true;
  3588. DRM_DEBUG("IH: HPD3\n");
  3589. }
  3590. break;
  3591. case 5:
  3592. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3593. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3594. queue_hotplug = true;
  3595. DRM_DEBUG("IH: HPD4\n");
  3596. }
  3597. break;
  3598. case 10:
  3599. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3600. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3601. queue_hotplug = true;
  3602. DRM_DEBUG("IH: HPD5\n");
  3603. }
  3604. break;
  3605. case 12:
  3606. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3607. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3608. queue_hotplug = true;
  3609. DRM_DEBUG("IH: HPD6\n");
  3610. }
  3611. break;
  3612. default:
  3613. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3614. break;
  3615. }
  3616. break;
  3617. case 21: /* hdmi */
  3618. switch (src_data) {
  3619. case 4:
  3620. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3621. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3622. queue_hdmi = true;
  3623. DRM_DEBUG("IH: HDMI0\n");
  3624. }
  3625. break;
  3626. case 5:
  3627. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3628. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3629. queue_hdmi = true;
  3630. DRM_DEBUG("IH: HDMI1\n");
  3631. }
  3632. break;
  3633. default:
  3634. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3635. break;
  3636. }
  3637. break;
  3638. case 176: /* CP_INT in ring buffer */
  3639. case 177: /* CP_INT in IB1 */
  3640. case 178: /* CP_INT in IB2 */
  3641. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3642. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3643. break;
  3644. case 181: /* CP EOP event */
  3645. DRM_DEBUG("IH: CP EOP\n");
  3646. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3647. break;
  3648. case 224: /* DMA trap event */
  3649. DRM_DEBUG("IH: DMA trap\n");
  3650. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3651. break;
  3652. case 233: /* GUI IDLE */
  3653. DRM_DEBUG("IH: GUI idle\n");
  3654. break;
  3655. default:
  3656. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3657. break;
  3658. }
  3659. /* wptr/rptr are in bytes! */
  3660. rptr += 16;
  3661. rptr &= rdev->ih.ptr_mask;
  3662. }
  3663. if (queue_hotplug)
  3664. schedule_work(&rdev->hotplug_work);
  3665. if (queue_hdmi)
  3666. schedule_work(&rdev->audio_work);
  3667. rdev->ih.rptr = rptr;
  3668. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3669. atomic_set(&rdev->ih.lock, 0);
  3670. /* make sure wptr hasn't changed while processing */
  3671. wptr = r600_get_ih_wptr(rdev);
  3672. if (wptr != rptr)
  3673. goto restart_ih;
  3674. return IRQ_HANDLED;
  3675. }
  3676. /*
  3677. * Debugfs info
  3678. */
  3679. #if defined(CONFIG_DEBUG_FS)
  3680. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3681. {
  3682. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3683. struct drm_device *dev = node->minor->dev;
  3684. struct radeon_device *rdev = dev->dev_private;
  3685. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3686. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3687. return 0;
  3688. }
  3689. static struct drm_info_list r600_mc_info_list[] = {
  3690. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3691. };
  3692. #endif
  3693. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3694. {
  3695. #if defined(CONFIG_DEBUG_FS)
  3696. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3697. #else
  3698. return 0;
  3699. #endif
  3700. }
  3701. /**
  3702. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3703. * rdev: radeon device structure
  3704. * bo: buffer object struct which userspace is waiting for idle
  3705. *
  3706. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3707. * through ring buffer, this leads to corruption in rendering, see
  3708. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3709. * directly perform HDP flush by writing register through MMIO.
  3710. */
  3711. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3712. {
  3713. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3714. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3715. * This seems to cause problems on some AGP cards. Just use the old
  3716. * method for them.
  3717. */
  3718. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3719. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3720. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3721. u32 tmp;
  3722. WREG32(HDP_DEBUG1, 0);
  3723. tmp = readl((void __iomem *)ptr);
  3724. } else
  3725. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3726. }
  3727. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3728. {
  3729. u32 link_width_cntl, mask, target_reg;
  3730. if (rdev->flags & RADEON_IS_IGP)
  3731. return;
  3732. if (!(rdev->flags & RADEON_IS_PCIE))
  3733. return;
  3734. /* x2 cards have a special sequence */
  3735. if (ASIC_IS_X2(rdev))
  3736. return;
  3737. /* FIXME wait for idle */
  3738. switch (lanes) {
  3739. case 0:
  3740. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3741. break;
  3742. case 1:
  3743. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3744. break;
  3745. case 2:
  3746. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3747. break;
  3748. case 4:
  3749. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3750. break;
  3751. case 8:
  3752. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3753. break;
  3754. case 12:
  3755. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3756. break;
  3757. case 16:
  3758. default:
  3759. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3760. break;
  3761. }
  3762. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3763. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3764. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3765. return;
  3766. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3767. return;
  3768. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3769. RADEON_PCIE_LC_RECONFIG_NOW |
  3770. R600_PCIE_LC_RENEGOTIATE_EN |
  3771. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3772. link_width_cntl |= mask;
  3773. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3774. /* some northbridges can renegotiate the link rather than requiring
  3775. * a complete re-config.
  3776. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3777. */
  3778. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3779. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3780. else
  3781. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3782. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3783. RADEON_PCIE_LC_RECONFIG_NOW));
  3784. if (rdev->family >= CHIP_RV770)
  3785. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3786. else
  3787. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3788. /* wait for lane set to complete */
  3789. link_width_cntl = RREG32(target_reg);
  3790. while (link_width_cntl == 0xffffffff)
  3791. link_width_cntl = RREG32(target_reg);
  3792. }
  3793. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3794. {
  3795. u32 link_width_cntl;
  3796. if (rdev->flags & RADEON_IS_IGP)
  3797. return 0;
  3798. if (!(rdev->flags & RADEON_IS_PCIE))
  3799. return 0;
  3800. /* x2 cards have a special sequence */
  3801. if (ASIC_IS_X2(rdev))
  3802. return 0;
  3803. /* FIXME wait for idle */
  3804. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3805. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3806. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3807. return 0;
  3808. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3809. return 1;
  3810. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3811. return 2;
  3812. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3813. return 4;
  3814. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3815. return 8;
  3816. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3817. default:
  3818. return 16;
  3819. }
  3820. }
  3821. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3822. {
  3823. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3824. u16 link_cntl2;
  3825. u32 mask;
  3826. int ret;
  3827. if (radeon_pcie_gen2 == 0)
  3828. return;
  3829. if (rdev->flags & RADEON_IS_IGP)
  3830. return;
  3831. if (!(rdev->flags & RADEON_IS_PCIE))
  3832. return;
  3833. /* x2 cards have a special sequence */
  3834. if (ASIC_IS_X2(rdev))
  3835. return;
  3836. /* only RV6xx+ chips are supported */
  3837. if (rdev->family <= CHIP_R600)
  3838. return;
  3839. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3840. if (ret != 0)
  3841. return;
  3842. if (!(mask & DRM_PCIE_SPEED_50))
  3843. return;
  3844. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3845. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3846. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3847. return;
  3848. }
  3849. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3850. /* 55 nm r6xx asics */
  3851. if ((rdev->family == CHIP_RV670) ||
  3852. (rdev->family == CHIP_RV620) ||
  3853. (rdev->family == CHIP_RV635)) {
  3854. /* advertise upconfig capability */
  3855. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3856. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3857. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3858. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3859. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3860. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3861. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3862. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3863. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3864. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3865. } else {
  3866. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3867. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3868. }
  3869. }
  3870. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3871. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3872. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3873. /* 55 nm r6xx asics */
  3874. if ((rdev->family == CHIP_RV670) ||
  3875. (rdev->family == CHIP_RV620) ||
  3876. (rdev->family == CHIP_RV635)) {
  3877. WREG32(MM_CFGREGS_CNTL, 0x8);
  3878. link_cntl2 = RREG32(0x4088);
  3879. WREG32(MM_CFGREGS_CNTL, 0);
  3880. /* not supported yet */
  3881. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3882. return;
  3883. }
  3884. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3885. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3886. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3887. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3888. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3889. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3890. tmp = RREG32(0x541c);
  3891. WREG32(0x541c, tmp | 0x8);
  3892. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3893. link_cntl2 = RREG16(0x4088);
  3894. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3895. link_cntl2 |= 0x2;
  3896. WREG16(0x4088, link_cntl2);
  3897. WREG32(MM_CFGREGS_CNTL, 0);
  3898. if ((rdev->family == CHIP_RV670) ||
  3899. (rdev->family == CHIP_RV620) ||
  3900. (rdev->family == CHIP_RV635)) {
  3901. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3902. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3903. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3904. } else {
  3905. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3906. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3907. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3908. }
  3909. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3910. speed_cntl |= LC_GEN2_EN_STRAP;
  3911. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3912. } else {
  3913. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3914. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3915. if (1)
  3916. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3917. else
  3918. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3919. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3920. }
  3921. }
  3922. /**
  3923. * r600_get_gpu_clock - return GPU clock counter snapshot
  3924. *
  3925. * @rdev: radeon_device pointer
  3926. *
  3927. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3928. * Returns the 64 bit clock counter snapshot.
  3929. */
  3930. uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
  3931. {
  3932. uint64_t clock;
  3933. mutex_lock(&rdev->gpu_clock_mutex);
  3934. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3935. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3936. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3937. mutex_unlock(&rdev->gpu_clock_mutex);
  3938. return clock;
  3939. }