hw.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <asm/unaligned.h>
  18. #include "hw.h"
  19. #include "rc.h"
  20. #include "initvals.h"
  21. #define ATH9K_CLOCK_RATE_CCK 22
  22. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  23. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  24. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  25. static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
  26. static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
  27. struct ar5416_eeprom_def *pEepData,
  28. u32 reg, u32 value);
  29. MODULE_AUTHOR("Atheros Communications");
  30. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  31. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  32. MODULE_LICENSE("Dual BSD/GPL");
  33. static int __init ath9k_init(void)
  34. {
  35. return 0;
  36. }
  37. module_init(ath9k_init);
  38. static void __exit ath9k_exit(void)
  39. {
  40. return;
  41. }
  42. module_exit(ath9k_exit);
  43. /********************/
  44. /* Helper Functions */
  45. /********************/
  46. static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
  47. {
  48. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  49. if (!ah->curchan) /* should really check for CCK instead */
  50. return usecs *ATH9K_CLOCK_RATE_CCK;
  51. if (conf->channel->band == IEEE80211_BAND_2GHZ)
  52. return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
  53. return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
  54. }
  55. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  56. {
  57. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  58. if (conf_is_ht40(conf))
  59. return ath9k_hw_mac_clks(ah, usecs) * 2;
  60. else
  61. return ath9k_hw_mac_clks(ah, usecs);
  62. }
  63. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  64. {
  65. int i;
  66. BUG_ON(timeout < AH_TIME_QUANTUM);
  67. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  68. if ((REG_READ(ah, reg) & mask) == val)
  69. return true;
  70. udelay(AH_TIME_QUANTUM);
  71. }
  72. ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
  73. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  74. timeout, reg, REG_READ(ah, reg), mask, val);
  75. return false;
  76. }
  77. EXPORT_SYMBOL(ath9k_hw_wait);
  78. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  79. {
  80. u32 retval;
  81. int i;
  82. for (i = 0, retval = 0; i < n; i++) {
  83. retval = (retval << 1) | (val & 1);
  84. val >>= 1;
  85. }
  86. return retval;
  87. }
  88. bool ath9k_get_channel_edges(struct ath_hw *ah,
  89. u16 flags, u16 *low,
  90. u16 *high)
  91. {
  92. struct ath9k_hw_capabilities *pCap = &ah->caps;
  93. if (flags & CHANNEL_5GHZ) {
  94. *low = pCap->low_5ghz_chan;
  95. *high = pCap->high_5ghz_chan;
  96. return true;
  97. }
  98. if ((flags & CHANNEL_2GHZ)) {
  99. *low = pCap->low_2ghz_chan;
  100. *high = pCap->high_2ghz_chan;
  101. return true;
  102. }
  103. return false;
  104. }
  105. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  106. u8 phy, int kbps,
  107. u32 frameLen, u16 rateix,
  108. bool shortPreamble)
  109. {
  110. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  111. if (kbps == 0)
  112. return 0;
  113. switch (phy) {
  114. case WLAN_RC_PHY_CCK:
  115. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  116. if (shortPreamble)
  117. phyTime >>= 1;
  118. numBits = frameLen << 3;
  119. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  120. break;
  121. case WLAN_RC_PHY_OFDM:
  122. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  123. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  124. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  125. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  126. txTime = OFDM_SIFS_TIME_QUARTER
  127. + OFDM_PREAMBLE_TIME_QUARTER
  128. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  129. } else if (ah->curchan &&
  130. IS_CHAN_HALF_RATE(ah->curchan)) {
  131. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  132. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  133. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  134. txTime = OFDM_SIFS_TIME_HALF +
  135. OFDM_PREAMBLE_TIME_HALF
  136. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  137. } else {
  138. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  139. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  140. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  141. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  142. + (numSymbols * OFDM_SYMBOL_TIME);
  143. }
  144. break;
  145. default:
  146. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  147. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  148. txTime = 0;
  149. break;
  150. }
  151. return txTime;
  152. }
  153. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  154. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  155. struct ath9k_channel *chan,
  156. struct chan_centers *centers)
  157. {
  158. int8_t extoff;
  159. if (!IS_CHAN_HT40(chan)) {
  160. centers->ctl_center = centers->ext_center =
  161. centers->synth_center = chan->channel;
  162. return;
  163. }
  164. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  165. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  166. centers->synth_center =
  167. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  168. extoff = 1;
  169. } else {
  170. centers->synth_center =
  171. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  172. extoff = -1;
  173. }
  174. centers->ctl_center =
  175. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  176. /* 25 MHz spacing is supported by hw but not on upper layers */
  177. centers->ext_center =
  178. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  179. }
  180. /******************/
  181. /* Chip Revisions */
  182. /******************/
  183. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  184. {
  185. u32 val;
  186. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  187. if (val == 0xFF) {
  188. val = REG_READ(ah, AR_SREV);
  189. ah->hw_version.macVersion =
  190. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  191. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  192. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  193. } else {
  194. if (!AR_SREV_9100(ah))
  195. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  196. ah->hw_version.macRev = val & AR_SREV_REVISION;
  197. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  198. ah->is_pciexpress = true;
  199. }
  200. }
  201. static int ath9k_hw_get_radiorev(struct ath_hw *ah)
  202. {
  203. u32 val;
  204. int i;
  205. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  206. for (i = 0; i < 8; i++)
  207. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  208. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  209. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  210. return ath9k_hw_reverse_bits(val, 8);
  211. }
  212. /************************************/
  213. /* HW Attach, Detach, Init Routines */
  214. /************************************/
  215. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  216. {
  217. if (AR_SREV_9100(ah))
  218. return;
  219. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  220. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  221. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  222. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  223. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  224. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  225. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  226. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  227. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  228. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  229. }
  230. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  231. {
  232. struct ath_common *common = ath9k_hw_common(ah);
  233. u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
  234. u32 regHold[2];
  235. u32 patternData[4] = { 0x55555555,
  236. 0xaaaaaaaa,
  237. 0x66666666,
  238. 0x99999999 };
  239. int i, j;
  240. for (i = 0; i < 2; i++) {
  241. u32 addr = regAddr[i];
  242. u32 wrData, rdData;
  243. regHold[i] = REG_READ(ah, addr);
  244. for (j = 0; j < 0x100; j++) {
  245. wrData = (j << 16) | j;
  246. REG_WRITE(ah, addr, wrData);
  247. rdData = REG_READ(ah, addr);
  248. if (rdData != wrData) {
  249. ath_print(common, ATH_DBG_FATAL,
  250. "address test failed "
  251. "addr: 0x%08x - wr:0x%08x != "
  252. "rd:0x%08x\n",
  253. addr, wrData, rdData);
  254. return false;
  255. }
  256. }
  257. for (j = 0; j < 4; j++) {
  258. wrData = patternData[j];
  259. REG_WRITE(ah, addr, wrData);
  260. rdData = REG_READ(ah, addr);
  261. if (wrData != rdData) {
  262. ath_print(common, ATH_DBG_FATAL,
  263. "address test failed "
  264. "addr: 0x%08x - wr:0x%08x != "
  265. "rd:0x%08x\n",
  266. addr, wrData, rdData);
  267. return false;
  268. }
  269. }
  270. REG_WRITE(ah, regAddr[i], regHold[i]);
  271. }
  272. udelay(100);
  273. return true;
  274. }
  275. static void ath9k_hw_init_config(struct ath_hw *ah)
  276. {
  277. int i;
  278. ah->config.dma_beacon_response_time = 2;
  279. ah->config.sw_beacon_response_time = 10;
  280. ah->config.additional_swba_backoff = 0;
  281. ah->config.ack_6mb = 0x0;
  282. ah->config.cwm_ignore_extcca = 0;
  283. ah->config.pcie_powersave_enable = 0;
  284. ah->config.pcie_clock_req = 0;
  285. ah->config.pcie_waen = 0;
  286. ah->config.analog_shiftreg = 1;
  287. ah->config.ofdm_trig_low = 200;
  288. ah->config.ofdm_trig_high = 500;
  289. ah->config.cck_trig_high = 200;
  290. ah->config.cck_trig_low = 100;
  291. ah->config.enable_ani = 1;
  292. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  293. ah->config.spurchans[i][0] = AR_NO_SPUR;
  294. ah->config.spurchans[i][1] = AR_NO_SPUR;
  295. }
  296. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  297. ah->config.ht_enable = 1;
  298. else
  299. ah->config.ht_enable = 0;
  300. ah->config.rx_intr_mitigation = true;
  301. /*
  302. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  303. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  304. * This means we use it for all AR5416 devices, and the few
  305. * minor PCI AR9280 devices out there.
  306. *
  307. * Serialization is required because these devices do not handle
  308. * well the case of two concurrent reads/writes due to the latency
  309. * involved. During one read/write another read/write can be issued
  310. * on another CPU while the previous read/write may still be working
  311. * on our hardware, if we hit this case the hardware poops in a loop.
  312. * We prevent this by serializing reads and writes.
  313. *
  314. * This issue is not present on PCI-Express devices or pre-AR5416
  315. * devices (legacy, 802.11abg).
  316. */
  317. if (num_possible_cpus() > 1)
  318. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  319. }
  320. EXPORT_SYMBOL(ath9k_hw_init);
  321. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  322. {
  323. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  324. regulatory->country_code = CTRY_DEFAULT;
  325. regulatory->power_limit = MAX_RATE_POWER;
  326. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  327. ah->hw_version.magic = AR5416_MAGIC;
  328. ah->hw_version.subvendorid = 0;
  329. ah->ah_flags = 0;
  330. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  331. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  332. if (!AR_SREV_9100(ah))
  333. ah->ah_flags = AH_USE_EEPROM;
  334. ah->atim_window = 0;
  335. ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
  336. ah->beacon_interval = 100;
  337. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  338. ah->slottime = (u32) -1;
  339. ah->globaltxtimeout = (u32) -1;
  340. ah->power_mode = ATH9K_PM_UNDEFINED;
  341. }
  342. static int ath9k_hw_rf_claim(struct ath_hw *ah)
  343. {
  344. u32 val;
  345. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  346. val = ath9k_hw_get_radiorev(ah);
  347. switch (val & AR_RADIO_SREV_MAJOR) {
  348. case 0:
  349. val = AR_RAD5133_SREV_MAJOR;
  350. break;
  351. case AR_RAD5133_SREV_MAJOR:
  352. case AR_RAD5122_SREV_MAJOR:
  353. case AR_RAD2133_SREV_MAJOR:
  354. case AR_RAD2122_SREV_MAJOR:
  355. break;
  356. default:
  357. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  358. "Radio Chip Rev 0x%02X not supported\n",
  359. val & AR_RADIO_SREV_MAJOR);
  360. return -EOPNOTSUPP;
  361. }
  362. ah->hw_version.analog5GhzRev = val;
  363. return 0;
  364. }
  365. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  366. {
  367. struct ath_common *common = ath9k_hw_common(ah);
  368. u32 sum;
  369. int i;
  370. u16 eeval;
  371. sum = 0;
  372. for (i = 0; i < 3; i++) {
  373. eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
  374. sum += eeval;
  375. common->macaddr[2 * i] = eeval >> 8;
  376. common->macaddr[2 * i + 1] = eeval & 0xff;
  377. }
  378. if (sum == 0 || sum == 0xffff * 3)
  379. return -EADDRNOTAVAIL;
  380. return 0;
  381. }
  382. static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
  383. {
  384. u32 rxgain_type;
  385. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
  386. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  387. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  388. INIT_INI_ARRAY(&ah->iniModesRxGain,
  389. ar9280Modes_backoff_13db_rxgain_9280_2,
  390. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
  391. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  392. INIT_INI_ARRAY(&ah->iniModesRxGain,
  393. ar9280Modes_backoff_23db_rxgain_9280_2,
  394. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
  395. else
  396. INIT_INI_ARRAY(&ah->iniModesRxGain,
  397. ar9280Modes_original_rxgain_9280_2,
  398. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  399. } else {
  400. INIT_INI_ARRAY(&ah->iniModesRxGain,
  401. ar9280Modes_original_rxgain_9280_2,
  402. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  403. }
  404. }
  405. static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
  406. {
  407. u32 txgain_type;
  408. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
  409. txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  410. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  411. INIT_INI_ARRAY(&ah->iniModesTxGain,
  412. ar9280Modes_high_power_tx_gain_9280_2,
  413. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
  414. else
  415. INIT_INI_ARRAY(&ah->iniModesTxGain,
  416. ar9280Modes_original_tx_gain_9280_2,
  417. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  418. } else {
  419. INIT_INI_ARRAY(&ah->iniModesTxGain,
  420. ar9280Modes_original_tx_gain_9280_2,
  421. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  422. }
  423. }
  424. static int ath9k_hw_post_init(struct ath_hw *ah)
  425. {
  426. int ecode;
  427. if (!ath9k_hw_chip_test(ah))
  428. return -ENODEV;
  429. ecode = ath9k_hw_rf_claim(ah);
  430. if (ecode != 0)
  431. return ecode;
  432. ecode = ath9k_hw_eeprom_init(ah);
  433. if (ecode != 0)
  434. return ecode;
  435. ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  436. "Eeprom VER: %d, REV: %d\n",
  437. ah->eep_ops->get_eeprom_ver(ah),
  438. ah->eep_ops->get_eeprom_rev(ah));
  439. if (!AR_SREV_9280_10_OR_LATER(ah)) {
  440. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  441. if (ecode) {
  442. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  443. "Failed allocating banks for "
  444. "external radio\n");
  445. return ecode;
  446. }
  447. }
  448. if (!AR_SREV_9100(ah)) {
  449. ath9k_hw_ani_setup(ah);
  450. ath9k_hw_ani_init(ah);
  451. }
  452. return 0;
  453. }
  454. static bool ath9k_hw_devid_supported(u16 devid)
  455. {
  456. switch (devid) {
  457. case AR5416_DEVID_PCI:
  458. case AR5416_DEVID_PCIE:
  459. case AR5416_AR9100_DEVID:
  460. case AR9160_DEVID_PCI:
  461. case AR9280_DEVID_PCI:
  462. case AR9280_DEVID_PCIE:
  463. case AR9285_DEVID_PCIE:
  464. case AR5416_DEVID_AR9287_PCI:
  465. case AR5416_DEVID_AR9287_PCIE:
  466. case AR9271_USB:
  467. case AR2427_DEVID_PCIE:
  468. return true;
  469. default:
  470. break;
  471. }
  472. return false;
  473. }
  474. static bool ath9k_hw_macversion_supported(u32 macversion)
  475. {
  476. switch (macversion) {
  477. case AR_SREV_VERSION_5416_PCI:
  478. case AR_SREV_VERSION_5416_PCIE:
  479. case AR_SREV_VERSION_9160:
  480. case AR_SREV_VERSION_9100:
  481. case AR_SREV_VERSION_9280:
  482. case AR_SREV_VERSION_9285:
  483. case AR_SREV_VERSION_9287:
  484. case AR_SREV_VERSION_9271:
  485. return true;
  486. default:
  487. break;
  488. }
  489. return false;
  490. }
  491. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  492. {
  493. if (AR_SREV_9160_10_OR_LATER(ah)) {
  494. if (AR_SREV_9280_10_OR_LATER(ah)) {
  495. ah->iq_caldata.calData = &iq_cal_single_sample;
  496. ah->adcgain_caldata.calData =
  497. &adc_gain_cal_single_sample;
  498. ah->adcdc_caldata.calData =
  499. &adc_dc_cal_single_sample;
  500. ah->adcdc_calinitdata.calData =
  501. &adc_init_dc_cal;
  502. } else {
  503. ah->iq_caldata.calData = &iq_cal_multi_sample;
  504. ah->adcgain_caldata.calData =
  505. &adc_gain_cal_multi_sample;
  506. ah->adcdc_caldata.calData =
  507. &adc_dc_cal_multi_sample;
  508. ah->adcdc_calinitdata.calData =
  509. &adc_init_dc_cal;
  510. }
  511. ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
  512. }
  513. }
  514. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  515. {
  516. if (AR_SREV_9271(ah)) {
  517. INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
  518. ARRAY_SIZE(ar9271Modes_9271), 6);
  519. INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
  520. ARRAY_SIZE(ar9271Common_9271), 2);
  521. INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
  522. ar9271Modes_9271_1_0_only,
  523. ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
  524. return;
  525. }
  526. if (AR_SREV_9287_11_OR_LATER(ah)) {
  527. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
  528. ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
  529. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
  530. ARRAY_SIZE(ar9287Common_9287_1_1), 2);
  531. if (ah->config.pcie_clock_req)
  532. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  533. ar9287PciePhy_clkreq_off_L1_9287_1_1,
  534. ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
  535. else
  536. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  537. ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
  538. ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
  539. 2);
  540. } else if (AR_SREV_9287_10_OR_LATER(ah)) {
  541. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
  542. ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
  543. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
  544. ARRAY_SIZE(ar9287Common_9287_1_0), 2);
  545. if (ah->config.pcie_clock_req)
  546. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  547. ar9287PciePhy_clkreq_off_L1_9287_1_0,
  548. ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
  549. else
  550. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  551. ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
  552. ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
  553. 2);
  554. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  555. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  556. ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
  557. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  558. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  559. if (ah->config.pcie_clock_req) {
  560. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  561. ar9285PciePhy_clkreq_off_L1_9285_1_2,
  562. ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
  563. } else {
  564. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  565. ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
  566. ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
  567. 2);
  568. }
  569. } else if (AR_SREV_9285_10_OR_LATER(ah)) {
  570. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
  571. ARRAY_SIZE(ar9285Modes_9285), 6);
  572. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
  573. ARRAY_SIZE(ar9285Common_9285), 2);
  574. if (ah->config.pcie_clock_req) {
  575. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  576. ar9285PciePhy_clkreq_off_L1_9285,
  577. ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
  578. } else {
  579. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  580. ar9285PciePhy_clkreq_always_on_L1_9285,
  581. ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
  582. }
  583. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  584. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  585. ARRAY_SIZE(ar9280Modes_9280_2), 6);
  586. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  587. ARRAY_SIZE(ar9280Common_9280_2), 2);
  588. if (ah->config.pcie_clock_req) {
  589. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  590. ar9280PciePhy_clkreq_off_L1_9280,
  591. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
  592. } else {
  593. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  594. ar9280PciePhy_clkreq_always_on_L1_9280,
  595. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  596. }
  597. INIT_INI_ARRAY(&ah->iniModesAdditional,
  598. ar9280Modes_fast_clock_9280_2,
  599. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  600. } else if (AR_SREV_9280_10_OR_LATER(ah)) {
  601. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
  602. ARRAY_SIZE(ar9280Modes_9280), 6);
  603. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
  604. ARRAY_SIZE(ar9280Common_9280), 2);
  605. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  606. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  607. ARRAY_SIZE(ar5416Modes_9160), 6);
  608. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  609. ARRAY_SIZE(ar5416Common_9160), 2);
  610. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
  611. ARRAY_SIZE(ar5416Bank0_9160), 2);
  612. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
  613. ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
  614. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
  615. ARRAY_SIZE(ar5416Bank1_9160), 2);
  616. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
  617. ARRAY_SIZE(ar5416Bank2_9160), 2);
  618. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
  619. ARRAY_SIZE(ar5416Bank3_9160), 3);
  620. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
  621. ARRAY_SIZE(ar5416Bank6_9160), 3);
  622. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
  623. ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
  624. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
  625. ARRAY_SIZE(ar5416Bank7_9160), 2);
  626. if (AR_SREV_9160_11(ah)) {
  627. INIT_INI_ARRAY(&ah->iniAddac,
  628. ar5416Addac_91601_1,
  629. ARRAY_SIZE(ar5416Addac_91601_1), 2);
  630. } else {
  631. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  632. ARRAY_SIZE(ar5416Addac_9160), 2);
  633. }
  634. } else if (AR_SREV_9100_OR_LATER(ah)) {
  635. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  636. ARRAY_SIZE(ar5416Modes_9100), 6);
  637. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  638. ARRAY_SIZE(ar5416Common_9100), 2);
  639. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
  640. ARRAY_SIZE(ar5416Bank0_9100), 2);
  641. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
  642. ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
  643. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
  644. ARRAY_SIZE(ar5416Bank1_9100), 2);
  645. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
  646. ARRAY_SIZE(ar5416Bank2_9100), 2);
  647. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
  648. ARRAY_SIZE(ar5416Bank3_9100), 3);
  649. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  650. ARRAY_SIZE(ar5416Bank6_9100), 3);
  651. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  652. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  653. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
  654. ARRAY_SIZE(ar5416Bank7_9100), 2);
  655. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  656. ARRAY_SIZE(ar5416Addac_9100), 2);
  657. } else {
  658. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  659. ARRAY_SIZE(ar5416Modes), 6);
  660. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  661. ARRAY_SIZE(ar5416Common), 2);
  662. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  663. ARRAY_SIZE(ar5416Bank0), 2);
  664. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  665. ARRAY_SIZE(ar5416BB_RfGain), 3);
  666. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  667. ARRAY_SIZE(ar5416Bank1), 2);
  668. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  669. ARRAY_SIZE(ar5416Bank2), 2);
  670. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  671. ARRAY_SIZE(ar5416Bank3), 3);
  672. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  673. ARRAY_SIZE(ar5416Bank6), 3);
  674. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  675. ARRAY_SIZE(ar5416Bank6TPC), 3);
  676. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  677. ARRAY_SIZE(ar5416Bank7), 2);
  678. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  679. ARRAY_SIZE(ar5416Addac), 2);
  680. }
  681. }
  682. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  683. {
  684. if (AR_SREV_9287_11_OR_LATER(ah))
  685. INIT_INI_ARRAY(&ah->iniModesRxGain,
  686. ar9287Modes_rx_gain_9287_1_1,
  687. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
  688. else if (AR_SREV_9287_10(ah))
  689. INIT_INI_ARRAY(&ah->iniModesRxGain,
  690. ar9287Modes_rx_gain_9287_1_0,
  691. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
  692. else if (AR_SREV_9280_20(ah))
  693. ath9k_hw_init_rxgain_ini(ah);
  694. if (AR_SREV_9287_11_OR_LATER(ah)) {
  695. INIT_INI_ARRAY(&ah->iniModesTxGain,
  696. ar9287Modes_tx_gain_9287_1_1,
  697. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
  698. } else if (AR_SREV_9287_10(ah)) {
  699. INIT_INI_ARRAY(&ah->iniModesTxGain,
  700. ar9287Modes_tx_gain_9287_1_0,
  701. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
  702. } else if (AR_SREV_9280_20(ah)) {
  703. ath9k_hw_init_txgain_ini(ah);
  704. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  705. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  706. /* txgain table */
  707. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  708. INIT_INI_ARRAY(&ah->iniModesTxGain,
  709. ar9285Modes_high_power_tx_gain_9285_1_2,
  710. ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
  711. } else {
  712. INIT_INI_ARRAY(&ah->iniModesTxGain,
  713. ar9285Modes_original_tx_gain_9285_1_2,
  714. ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
  715. }
  716. }
  717. }
  718. static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
  719. {
  720. u32 i, j;
  721. if (ah->hw_version.devid == AR9280_DEVID_PCI) {
  722. /* EEPROM Fixup */
  723. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  724. u32 reg = INI_RA(&ah->iniModes, i, 0);
  725. for (j = 1; j < ah->iniModes.ia_columns; j++) {
  726. u32 val = INI_RA(&ah->iniModes, i, j);
  727. INI_RA(&ah->iniModes, i, j) =
  728. ath9k_hw_ini_fixup(ah,
  729. &ah->eeprom.def,
  730. reg, val);
  731. }
  732. }
  733. }
  734. }
  735. int ath9k_hw_init(struct ath_hw *ah)
  736. {
  737. struct ath_common *common = ath9k_hw_common(ah);
  738. int r = 0;
  739. if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
  740. ath_print(common, ATH_DBG_FATAL,
  741. "Unsupported device ID: 0x%0x\n",
  742. ah->hw_version.devid);
  743. return -EOPNOTSUPP;
  744. }
  745. ath9k_hw_init_defaults(ah);
  746. ath9k_hw_init_config(ah);
  747. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  748. ath_print(common, ATH_DBG_FATAL,
  749. "Couldn't reset chip\n");
  750. return -EIO;
  751. }
  752. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  753. ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
  754. return -EIO;
  755. }
  756. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  757. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  758. (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
  759. ah->config.serialize_regmode =
  760. SER_REG_MODE_ON;
  761. } else {
  762. ah->config.serialize_regmode =
  763. SER_REG_MODE_OFF;
  764. }
  765. }
  766. ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  767. ah->config.serialize_regmode);
  768. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  769. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  770. else
  771. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  772. if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
  773. ath_print(common, ATH_DBG_FATAL,
  774. "Mac Chip Rev 0x%02x.%x is not supported by "
  775. "this driver\n", ah->hw_version.macVersion,
  776. ah->hw_version.macRev);
  777. return -EOPNOTSUPP;
  778. }
  779. if (AR_SREV_9100(ah)) {
  780. ah->iq_caldata.calData = &iq_cal_multi_sample;
  781. ah->supp_cals = IQ_MISMATCH_CAL;
  782. ah->is_pciexpress = false;
  783. }
  784. if (AR_SREV_9271(ah))
  785. ah->is_pciexpress = false;
  786. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  787. ath9k_hw_init_cal_settings(ah);
  788. ah->ani_function = ATH9K_ANI_ALL;
  789. if (AR_SREV_9280_10_OR_LATER(ah)) {
  790. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  791. ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
  792. ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
  793. } else {
  794. ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
  795. ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
  796. }
  797. ath9k_hw_init_mode_regs(ah);
  798. if (ah->is_pciexpress)
  799. ath9k_hw_configpcipowersave(ah, 0, 0);
  800. else
  801. ath9k_hw_disablepcie(ah);
  802. /* Support for Japan ch.14 (2484) spread */
  803. if (AR_SREV_9287_11_OR_LATER(ah)) {
  804. INIT_INI_ARRAY(&ah->iniCckfirNormal,
  805. ar9287Common_normal_cck_fir_coeff_92871_1,
  806. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
  807. INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
  808. ar9287Common_japan_2484_cck_fir_coeff_92871_1,
  809. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
  810. }
  811. r = ath9k_hw_post_init(ah);
  812. if (r)
  813. return r;
  814. ath9k_hw_init_mode_gain_regs(ah);
  815. r = ath9k_hw_fill_cap_info(ah);
  816. if (r)
  817. return r;
  818. ath9k_hw_init_eeprom_fix(ah);
  819. r = ath9k_hw_init_macaddr(ah);
  820. if (r) {
  821. ath_print(common, ATH_DBG_FATAL,
  822. "Failed to initialize MAC address\n");
  823. return r;
  824. }
  825. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  826. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  827. else
  828. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  829. ath9k_init_nfcal_hist_buffer(ah);
  830. common->state = ATH_HW_INITIALIZED;
  831. return 0;
  832. }
  833. static void ath9k_hw_init_bb(struct ath_hw *ah,
  834. struct ath9k_channel *chan)
  835. {
  836. u32 synthDelay;
  837. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  838. if (IS_CHAN_B(chan))
  839. synthDelay = (4 * synthDelay) / 22;
  840. else
  841. synthDelay /= 10;
  842. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  843. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  844. }
  845. static void ath9k_hw_init_qos(struct ath_hw *ah)
  846. {
  847. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  848. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  849. REG_WRITE(ah, AR_QOS_NO_ACK,
  850. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  851. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  852. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  853. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  854. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  855. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  856. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  857. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  858. }
  859. static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
  860. {
  861. u32 lcr;
  862. u32 baud_divider = freq * 1000 * 1000 / 16 / baud;
  863. lcr = REG_READ(ah , 0x5100c);
  864. lcr |= 0x80;
  865. REG_WRITE(ah, 0x5100c, lcr);
  866. REG_WRITE(ah, 0x51004, (baud_divider >> 8));
  867. REG_WRITE(ah, 0x51000, (baud_divider & 0xff));
  868. lcr &= ~0x80;
  869. REG_WRITE(ah, 0x5100c, lcr);
  870. }
  871. static void ath9k_hw_init_pll(struct ath_hw *ah,
  872. struct ath9k_channel *chan)
  873. {
  874. u32 pll;
  875. if (AR_SREV_9100(ah)) {
  876. if (chan && IS_CHAN_5GHZ(chan))
  877. pll = 0x1450;
  878. else
  879. pll = 0x1458;
  880. } else {
  881. if (AR_SREV_9280_10_OR_LATER(ah)) {
  882. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  883. if (chan && IS_CHAN_HALF_RATE(chan))
  884. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  885. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  886. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  887. if (chan && IS_CHAN_5GHZ(chan)) {
  888. pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
  889. if (AR_SREV_9280_20(ah)) {
  890. if (((chan->channel % 20) == 0)
  891. || ((chan->channel % 10) == 0))
  892. pll = 0x2850;
  893. else
  894. pll = 0x142c;
  895. }
  896. } else {
  897. pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
  898. }
  899. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  900. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  901. if (chan && IS_CHAN_HALF_RATE(chan))
  902. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  903. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  904. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  905. if (chan && IS_CHAN_5GHZ(chan))
  906. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  907. else
  908. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  909. } else {
  910. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  911. if (chan && IS_CHAN_HALF_RATE(chan))
  912. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  913. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  914. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  915. if (chan && IS_CHAN_5GHZ(chan))
  916. pll |= SM(0xa, AR_RTC_PLL_DIV);
  917. else
  918. pll |= SM(0xb, AR_RTC_PLL_DIV);
  919. }
  920. }
  921. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  922. /* Switch the core clock for ar9271 to 117Mhz */
  923. if (AR_SREV_9271(ah)) {
  924. if ((pll == 0x142c) || (pll == 0x2850) ) {
  925. udelay(500);
  926. /* set CLKOBS to output AHB clock */
  927. REG_WRITE(ah, 0x7020, 0xe);
  928. /*
  929. * 0x304: 117Mhz, ahb_ratio: 1x1
  930. * 0x306: 40Mhz, ahb_ratio: 1x1
  931. */
  932. REG_WRITE(ah, 0x50040, 0x304);
  933. /*
  934. * makes adjustments for the baud dividor to keep the
  935. * targetted baud rate based on the used core clock.
  936. */
  937. ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
  938. AR9271_TARGET_BAUD_RATE);
  939. }
  940. }
  941. udelay(RTC_PLL_SETTLE_DELAY);
  942. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  943. }
  944. static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
  945. {
  946. int rx_chainmask, tx_chainmask;
  947. rx_chainmask = ah->rxchainmask;
  948. tx_chainmask = ah->txchainmask;
  949. switch (rx_chainmask) {
  950. case 0x5:
  951. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  952. AR_PHY_SWAP_ALT_CHAIN);
  953. case 0x3:
  954. if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
  955. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  956. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  957. break;
  958. }
  959. case 0x1:
  960. case 0x2:
  961. case 0x7:
  962. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  963. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  964. break;
  965. default:
  966. break;
  967. }
  968. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  969. if (tx_chainmask == 0x5) {
  970. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  971. AR_PHY_SWAP_ALT_CHAIN);
  972. }
  973. if (AR_SREV_9100(ah))
  974. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  975. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  976. }
  977. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  978. enum nl80211_iftype opmode)
  979. {
  980. ah->mask_reg = AR_IMR_TXERR |
  981. AR_IMR_TXURN |
  982. AR_IMR_RXERR |
  983. AR_IMR_RXORN |
  984. AR_IMR_BCNMISC;
  985. if (ah->config.rx_intr_mitigation)
  986. ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  987. else
  988. ah->mask_reg |= AR_IMR_RXOK;
  989. ah->mask_reg |= AR_IMR_TXOK;
  990. if (opmode == NL80211_IFTYPE_AP)
  991. ah->mask_reg |= AR_IMR_MIB;
  992. REG_WRITE(ah, AR_IMR, ah->mask_reg);
  993. REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
  994. if (!AR_SREV_9100(ah)) {
  995. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  996. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  997. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  998. }
  999. }
  1000. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  1001. {
  1002. u32 val = ath9k_hw_mac_to_clks(ah, us);
  1003. val = min(val, (u32) 0xFFFF);
  1004. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  1005. }
  1006. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  1007. {
  1008. u32 val = ath9k_hw_mac_to_clks(ah, us);
  1009. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  1010. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  1011. }
  1012. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  1013. {
  1014. u32 val = ath9k_hw_mac_to_clks(ah, us);
  1015. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  1016. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  1017. }
  1018. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  1019. {
  1020. if (tu > 0xFFFF) {
  1021. ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
  1022. "bad global tx timeout %u\n", tu);
  1023. ah->globaltxtimeout = (u32) -1;
  1024. return false;
  1025. } else {
  1026. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  1027. ah->globaltxtimeout = tu;
  1028. return true;
  1029. }
  1030. }
  1031. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  1032. {
  1033. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1034. int acktimeout;
  1035. int slottime;
  1036. int sifstime;
  1037. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  1038. ah->misc_mode);
  1039. if (ah->misc_mode != 0)
  1040. REG_WRITE(ah, AR_PCU_MISC,
  1041. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  1042. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  1043. sifstime = 16;
  1044. else
  1045. sifstime = 10;
  1046. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  1047. slottime = ah->slottime + 3 * ah->coverage_class;
  1048. acktimeout = slottime + sifstime;
  1049. ath9k_hw_setslottime(ah, slottime);
  1050. ath9k_hw_set_ack_timeout(ah, acktimeout);
  1051. ath9k_hw_set_cts_timeout(ah, acktimeout);
  1052. if (ah->globaltxtimeout != (u32) -1)
  1053. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  1054. }
  1055. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  1056. void ath9k_hw_deinit(struct ath_hw *ah)
  1057. {
  1058. struct ath_common *common = ath9k_hw_common(ah);
  1059. if (common->state <= ATH_HW_INITIALIZED)
  1060. goto free_hw;
  1061. if (!AR_SREV_9100(ah))
  1062. ath9k_hw_ani_disable(ah);
  1063. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  1064. free_hw:
  1065. if (!AR_SREV_9280_10_OR_LATER(ah))
  1066. ath9k_hw_rf_free_ext_banks(ah);
  1067. kfree(ah);
  1068. ah = NULL;
  1069. }
  1070. EXPORT_SYMBOL(ath9k_hw_deinit);
  1071. /*******/
  1072. /* INI */
  1073. /*******/
  1074. static void ath9k_hw_override_ini(struct ath_hw *ah,
  1075. struct ath9k_channel *chan)
  1076. {
  1077. u32 val;
  1078. if (AR_SREV_9271(ah)) {
  1079. /*
  1080. * Enable spectral scan to solution for issues with stuck
  1081. * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
  1082. * AR9271 1.1
  1083. */
  1084. if (AR_SREV_9271_10(ah)) {
  1085. val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
  1086. AR_PHY_SPECTRAL_SCAN_ENABLE;
  1087. REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
  1088. }
  1089. else if (AR_SREV_9271_11(ah))
  1090. /*
  1091. * change AR_PHY_RF_CTL3 setting to fix MAC issue
  1092. * present on AR9271 1.1
  1093. */
  1094. REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
  1095. return;
  1096. }
  1097. /*
  1098. * Set the RX_ABORT and RX_DIS and clear if off only after
  1099. * RXE is set for MAC. This prevents frames with corrupted
  1100. * descriptor status.
  1101. */
  1102. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  1103. if (AR_SREV_9280_10_OR_LATER(ah)) {
  1104. val = REG_READ(ah, AR_PCU_MISC_MODE2) &
  1105. (~AR_PCU_MISC_MODE2_HWWAR1);
  1106. if (AR_SREV_9287_10_OR_LATER(ah))
  1107. val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
  1108. REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
  1109. }
  1110. if (!AR_SREV_5416_20_OR_LATER(ah) ||
  1111. AR_SREV_9280_10_OR_LATER(ah))
  1112. return;
  1113. /*
  1114. * Disable BB clock gating
  1115. * Necessary to avoid issues on AR5416 2.0
  1116. */
  1117. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  1118. }
  1119. static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
  1120. struct ar5416_eeprom_def *pEepData,
  1121. u32 reg, u32 value)
  1122. {
  1123. struct base_eep_header *pBase = &(pEepData->baseEepHeader);
  1124. struct ath_common *common = ath9k_hw_common(ah);
  1125. switch (ah->hw_version.devid) {
  1126. case AR9280_DEVID_PCI:
  1127. if (reg == 0x7894) {
  1128. ath_print(common, ATH_DBG_EEPROM,
  1129. "ini VAL: %x EEPROM: %x\n", value,
  1130. (pBase->version & 0xff));
  1131. if ((pBase->version & 0xff) > 0x0a) {
  1132. ath_print(common, ATH_DBG_EEPROM,
  1133. "PWDCLKIND: %d\n",
  1134. pBase->pwdclkind);
  1135. value &= ~AR_AN_TOP2_PWDCLKIND;
  1136. value |= AR_AN_TOP2_PWDCLKIND &
  1137. (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
  1138. } else {
  1139. ath_print(common, ATH_DBG_EEPROM,
  1140. "PWDCLKIND Earlier Rev\n");
  1141. }
  1142. ath_print(common, ATH_DBG_EEPROM,
  1143. "final ini VAL: %x\n", value);
  1144. }
  1145. break;
  1146. }
  1147. return value;
  1148. }
  1149. static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
  1150. struct ar5416_eeprom_def *pEepData,
  1151. u32 reg, u32 value)
  1152. {
  1153. if (ah->eep_map == EEP_MAP_4KBITS)
  1154. return value;
  1155. else
  1156. return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
  1157. }
  1158. static void ath9k_olc_init(struct ath_hw *ah)
  1159. {
  1160. u32 i;
  1161. if (OLC_FOR_AR9287_10_LATER) {
  1162. REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
  1163. AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
  1164. ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
  1165. AR9287_AN_TXPC0_TXPCMODE,
  1166. AR9287_AN_TXPC0_TXPCMODE_S,
  1167. AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
  1168. udelay(100);
  1169. } else {
  1170. for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
  1171. ah->originalGain[i] =
  1172. MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
  1173. AR_PHY_TX_GAIN);
  1174. ah->PDADCdelta = 0;
  1175. }
  1176. }
  1177. static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
  1178. struct ath9k_channel *chan)
  1179. {
  1180. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  1181. if (IS_CHAN_B(chan))
  1182. ctl |= CTL_11B;
  1183. else if (IS_CHAN_G(chan))
  1184. ctl |= CTL_11G;
  1185. else
  1186. ctl |= CTL_11A;
  1187. return ctl;
  1188. }
  1189. static int ath9k_hw_process_ini(struct ath_hw *ah,
  1190. struct ath9k_channel *chan)
  1191. {
  1192. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1193. int i, regWrites = 0;
  1194. struct ieee80211_channel *channel = chan->chan;
  1195. u32 modesIndex, freqIndex;
  1196. switch (chan->chanmode) {
  1197. case CHANNEL_A:
  1198. case CHANNEL_A_HT20:
  1199. modesIndex = 1;
  1200. freqIndex = 1;
  1201. break;
  1202. case CHANNEL_A_HT40PLUS:
  1203. case CHANNEL_A_HT40MINUS:
  1204. modesIndex = 2;
  1205. freqIndex = 1;
  1206. break;
  1207. case CHANNEL_G:
  1208. case CHANNEL_G_HT20:
  1209. case CHANNEL_B:
  1210. modesIndex = 4;
  1211. freqIndex = 2;
  1212. break;
  1213. case CHANNEL_G_HT40PLUS:
  1214. case CHANNEL_G_HT40MINUS:
  1215. modesIndex = 3;
  1216. freqIndex = 2;
  1217. break;
  1218. default:
  1219. return -EINVAL;
  1220. }
  1221. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  1222. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  1223. ah->eep_ops->set_addac(ah, chan);
  1224. if (AR_SREV_5416_22_OR_LATER(ah)) {
  1225. REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
  1226. } else {
  1227. struct ar5416IniArray temp;
  1228. u32 addacSize =
  1229. sizeof(u32) * ah->iniAddac.ia_rows *
  1230. ah->iniAddac.ia_columns;
  1231. memcpy(ah->addac5416_21,
  1232. ah->iniAddac.ia_array, addacSize);
  1233. (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
  1234. temp.ia_array = ah->addac5416_21;
  1235. temp.ia_columns = ah->iniAddac.ia_columns;
  1236. temp.ia_rows = ah->iniAddac.ia_rows;
  1237. REG_WRITE_ARRAY(&temp, 1, regWrites);
  1238. }
  1239. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  1240. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  1241. u32 reg = INI_RA(&ah->iniModes, i, 0);
  1242. u32 val = INI_RA(&ah->iniModes, i, modesIndex);
  1243. REG_WRITE(ah, reg, val);
  1244. if (reg >= 0x7800 && reg < 0x78a0
  1245. && ah->config.analog_shiftreg) {
  1246. udelay(100);
  1247. }
  1248. DO_DELAY(regWrites);
  1249. }
  1250. if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
  1251. REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
  1252. if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
  1253. AR_SREV_9287_10_OR_LATER(ah))
  1254. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  1255. for (i = 0; i < ah->iniCommon.ia_rows; i++) {
  1256. u32 reg = INI_RA(&ah->iniCommon, i, 0);
  1257. u32 val = INI_RA(&ah->iniCommon, i, 1);
  1258. REG_WRITE(ah, reg, val);
  1259. if (reg >= 0x7800 && reg < 0x78a0
  1260. && ah->config.analog_shiftreg) {
  1261. udelay(100);
  1262. }
  1263. DO_DELAY(regWrites);
  1264. }
  1265. ath9k_hw_write_regs(ah, freqIndex, regWrites);
  1266. if (AR_SREV_9271_10(ah))
  1267. REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
  1268. modesIndex, regWrites);
  1269. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
  1270. REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
  1271. regWrites);
  1272. }
  1273. ath9k_hw_override_ini(ah, chan);
  1274. ath9k_hw_set_regs(ah, chan);
  1275. ath9k_hw_init_chain_masks(ah);
  1276. if (OLC_FOR_AR9280_20_LATER)
  1277. ath9k_olc_init(ah);
  1278. ah->eep_ops->set_txpower(ah, chan,
  1279. ath9k_regd_get_ctl(regulatory, chan),
  1280. channel->max_antenna_gain * 2,
  1281. channel->max_power * 2,
  1282. min((u32) MAX_RATE_POWER,
  1283. (u32) regulatory->power_limit));
  1284. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  1285. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1286. "ar5416SetRfRegs failed\n");
  1287. return -EIO;
  1288. }
  1289. return 0;
  1290. }
  1291. /****************************************/
  1292. /* Reset and Channel Switching Routines */
  1293. /****************************************/
  1294. static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
  1295. {
  1296. u32 rfMode = 0;
  1297. if (chan == NULL)
  1298. return;
  1299. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  1300. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  1301. if (!AR_SREV_9280_10_OR_LATER(ah))
  1302. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  1303. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  1304. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
  1305. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  1306. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  1307. }
  1308. static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
  1309. {
  1310. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  1311. }
  1312. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  1313. {
  1314. u32 regval;
  1315. /*
  1316. * set AHB_MODE not to do cacheline prefetches
  1317. */
  1318. regval = REG_READ(ah, AR_AHB_MODE);
  1319. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  1320. /*
  1321. * let mac dma reads be in 128 byte chunks
  1322. */
  1323. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  1324. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  1325. /*
  1326. * Restore TX Trigger Level to its pre-reset value.
  1327. * The initial value depends on whether aggregation is enabled, and is
  1328. * adjusted whenever underruns are detected.
  1329. */
  1330. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  1331. /*
  1332. * let mac dma writes be in 128 byte chunks
  1333. */
  1334. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  1335. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  1336. /*
  1337. * Setup receive FIFO threshold to hold off TX activities
  1338. */
  1339. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  1340. /*
  1341. * reduce the number of usable entries in PCU TXBUF to avoid
  1342. * wrap around issues.
  1343. */
  1344. if (AR_SREV_9285(ah)) {
  1345. /* For AR9285 the number of Fifos are reduced to half.
  1346. * So set the usable tx buf size also to half to
  1347. * avoid data/delimiter underruns
  1348. */
  1349. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1350. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  1351. } else if (!AR_SREV_9271(ah)) {
  1352. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1353. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  1354. }
  1355. }
  1356. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  1357. {
  1358. u32 val;
  1359. val = REG_READ(ah, AR_STA_ID1);
  1360. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  1361. switch (opmode) {
  1362. case NL80211_IFTYPE_AP:
  1363. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  1364. | AR_STA_ID1_KSRCH_MODE);
  1365. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1366. break;
  1367. case NL80211_IFTYPE_ADHOC:
  1368. case NL80211_IFTYPE_MESH_POINT:
  1369. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  1370. | AR_STA_ID1_KSRCH_MODE);
  1371. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1372. break;
  1373. case NL80211_IFTYPE_STATION:
  1374. case NL80211_IFTYPE_MONITOR:
  1375. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  1376. break;
  1377. }
  1378. }
  1379. static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
  1380. u32 coef_scaled,
  1381. u32 *coef_mantissa,
  1382. u32 *coef_exponent)
  1383. {
  1384. u32 coef_exp, coef_man;
  1385. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1386. if ((coef_scaled >> coef_exp) & 0x1)
  1387. break;
  1388. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1389. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1390. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1391. *coef_exponent = coef_exp - 16;
  1392. }
  1393. static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
  1394. struct ath9k_channel *chan)
  1395. {
  1396. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  1397. u32 clockMhzScaled = 0x64000000;
  1398. struct chan_centers centers;
  1399. if (IS_CHAN_HALF_RATE(chan))
  1400. clockMhzScaled = clockMhzScaled >> 1;
  1401. else if (IS_CHAN_QUARTER_RATE(chan))
  1402. clockMhzScaled = clockMhzScaled >> 2;
  1403. ath9k_hw_get_channel_centers(ah, chan, &centers);
  1404. coef_scaled = clockMhzScaled / centers.synth_center;
  1405. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1406. &ds_coef_exp);
  1407. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1408. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  1409. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1410. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  1411. coef_scaled = (9 * coef_scaled) / 10;
  1412. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1413. &ds_coef_exp);
  1414. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1415. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  1416. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1417. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  1418. }
  1419. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  1420. {
  1421. u32 rst_flags;
  1422. u32 tmpReg;
  1423. if (AR_SREV_9100(ah)) {
  1424. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  1425. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  1426. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  1427. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  1428. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  1429. }
  1430. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1431. AR_RTC_FORCE_WAKE_ON_INT);
  1432. if (AR_SREV_9100(ah)) {
  1433. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1434. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1435. } else {
  1436. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1437. if (tmpReg &
  1438. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  1439. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  1440. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1441. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1442. } else {
  1443. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1444. }
  1445. rst_flags = AR_RTC_RC_MAC_WARM;
  1446. if (type == ATH9K_RESET_COLD)
  1447. rst_flags |= AR_RTC_RC_MAC_COLD;
  1448. }
  1449. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  1450. udelay(50);
  1451. REG_WRITE(ah, AR_RTC_RC, 0);
  1452. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  1453. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  1454. "RTC stuck in MAC reset\n");
  1455. return false;
  1456. }
  1457. if (!AR_SREV_9100(ah))
  1458. REG_WRITE(ah, AR_RC, 0);
  1459. if (AR_SREV_9100(ah))
  1460. udelay(50);
  1461. return true;
  1462. }
  1463. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  1464. {
  1465. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1466. AR_RTC_FORCE_WAKE_ON_INT);
  1467. if (!AR_SREV_9100(ah))
  1468. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1469. REG_WRITE(ah, AR_RTC_RESET, 0);
  1470. udelay(2);
  1471. if (!AR_SREV_9100(ah))
  1472. REG_WRITE(ah, AR_RC, 0);
  1473. REG_WRITE(ah, AR_RTC_RESET, 1);
  1474. if (!ath9k_hw_wait(ah,
  1475. AR_RTC_STATUS,
  1476. AR_RTC_STATUS_M,
  1477. AR_RTC_STATUS_ON,
  1478. AH_WAIT_TIMEOUT)) {
  1479. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  1480. "RTC not waking up\n");
  1481. return false;
  1482. }
  1483. ath9k_hw_read_revisions(ah);
  1484. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1485. }
  1486. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  1487. {
  1488. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1489. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1490. switch (type) {
  1491. case ATH9K_RESET_POWER_ON:
  1492. return ath9k_hw_set_reset_power_on(ah);
  1493. case ATH9K_RESET_WARM:
  1494. case ATH9K_RESET_COLD:
  1495. return ath9k_hw_set_reset(ah, type);
  1496. default:
  1497. return false;
  1498. }
  1499. }
  1500. static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
  1501. {
  1502. u32 phymode;
  1503. u32 enableDacFifo = 0;
  1504. if (AR_SREV_9285_10_OR_LATER(ah))
  1505. enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
  1506. AR_PHY_FC_ENABLE_DAC_FIFO);
  1507. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  1508. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
  1509. if (IS_CHAN_HT40(chan)) {
  1510. phymode |= AR_PHY_FC_DYN2040_EN;
  1511. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  1512. (chan->chanmode == CHANNEL_G_HT40PLUS))
  1513. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  1514. }
  1515. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  1516. ath9k_hw_set11nmac2040(ah);
  1517. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  1518. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  1519. }
  1520. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  1521. struct ath9k_channel *chan)
  1522. {
  1523. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  1524. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  1525. return false;
  1526. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1527. return false;
  1528. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1529. return false;
  1530. ah->chip_fullsleep = false;
  1531. ath9k_hw_init_pll(ah, chan);
  1532. ath9k_hw_set_rfmode(ah, chan);
  1533. return true;
  1534. }
  1535. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  1536. struct ath9k_channel *chan)
  1537. {
  1538. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1539. struct ath_common *common = ath9k_hw_common(ah);
  1540. struct ieee80211_channel *channel = chan->chan;
  1541. u32 synthDelay, qnum;
  1542. int r;
  1543. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1544. if (ath9k_hw_numtxpending(ah, qnum)) {
  1545. ath_print(common, ATH_DBG_QUEUE,
  1546. "Transmit frames pending on "
  1547. "queue %d\n", qnum);
  1548. return false;
  1549. }
  1550. }
  1551. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  1552. if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  1553. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
  1554. ath_print(common, ATH_DBG_FATAL,
  1555. "Could not kill baseband RX\n");
  1556. return false;
  1557. }
  1558. ath9k_hw_set_regs(ah, chan);
  1559. r = ah->ath9k_hw_rf_set_freq(ah, chan);
  1560. if (r) {
  1561. ath_print(common, ATH_DBG_FATAL,
  1562. "Failed to set channel\n");
  1563. return false;
  1564. }
  1565. ah->eep_ops->set_txpower(ah, chan,
  1566. ath9k_regd_get_ctl(regulatory, chan),
  1567. channel->max_antenna_gain * 2,
  1568. channel->max_power * 2,
  1569. min((u32) MAX_RATE_POWER,
  1570. (u32) regulatory->power_limit));
  1571. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  1572. if (IS_CHAN_B(chan))
  1573. synthDelay = (4 * synthDelay) / 22;
  1574. else
  1575. synthDelay /= 10;
  1576. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  1577. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  1578. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1579. ath9k_hw_set_delta_slope(ah, chan);
  1580. ah->ath9k_hw_spur_mitigate_freq(ah, chan);
  1581. if (!chan->oneTimeCalsDone)
  1582. chan->oneTimeCalsDone = true;
  1583. return true;
  1584. }
  1585. static void ath9k_enable_rfkill(struct ath_hw *ah)
  1586. {
  1587. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  1588. AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
  1589. REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
  1590. AR_GPIO_INPUT_MUX2_RFSILENT);
  1591. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1592. REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
  1593. }
  1594. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1595. bool bChannelChange)
  1596. {
  1597. struct ath_common *common = ath9k_hw_common(ah);
  1598. u32 saveLedState;
  1599. struct ath9k_channel *curchan = ah->curchan;
  1600. u32 saveDefAntenna;
  1601. u32 macStaId1;
  1602. u64 tsf = 0;
  1603. int i, rx_chainmask, r;
  1604. ah->txchainmask = common->tx_chainmask;
  1605. ah->rxchainmask = common->rx_chainmask;
  1606. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1607. return -EIO;
  1608. if (curchan && !ah->chip_fullsleep)
  1609. ath9k_hw_getnf(ah, curchan);
  1610. if (bChannelChange &&
  1611. (ah->chip_fullsleep != true) &&
  1612. (ah->curchan != NULL) &&
  1613. (chan->channel != ah->curchan->channel) &&
  1614. ((chan->channelFlags & CHANNEL_ALL) ==
  1615. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1616. !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
  1617. IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
  1618. if (ath9k_hw_channel_change(ah, chan)) {
  1619. ath9k_hw_loadnf(ah, ah->curchan);
  1620. ath9k_hw_start_nfcal(ah);
  1621. return 0;
  1622. }
  1623. }
  1624. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1625. if (saveDefAntenna == 0)
  1626. saveDefAntenna = 1;
  1627. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1628. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1629. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1630. tsf = ath9k_hw_gettsf64(ah);
  1631. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1632. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1633. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1634. ath9k_hw_mark_phy_inactive(ah);
  1635. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1636. REG_WRITE(ah,
  1637. AR9271_RESET_POWER_DOWN_CONTROL,
  1638. AR9271_RADIO_RF_RST);
  1639. udelay(50);
  1640. }
  1641. if (!ath9k_hw_chip_reset(ah, chan)) {
  1642. ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
  1643. return -EINVAL;
  1644. }
  1645. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1646. ah->htc_reset_init = false;
  1647. REG_WRITE(ah,
  1648. AR9271_RESET_POWER_DOWN_CONTROL,
  1649. AR9271_GATE_MAC_CTL);
  1650. udelay(50);
  1651. }
  1652. /* Restore TSF */
  1653. if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1654. ath9k_hw_settsf64(ah, tsf);
  1655. if (AR_SREV_9280_10_OR_LATER(ah))
  1656. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1657. if (AR_SREV_9287_12_OR_LATER(ah)) {
  1658. /* Enable ASYNC FIFO */
  1659. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  1660. AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
  1661. REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
  1662. REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  1663. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  1664. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  1665. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  1666. }
  1667. r = ath9k_hw_process_ini(ah, chan);
  1668. if (r)
  1669. return r;
  1670. /* Setup MFP options for CCMP */
  1671. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1672. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1673. * frames when constructing CCMP AAD. */
  1674. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1675. 0xc7ff);
  1676. ah->sw_mgmt_crypto = false;
  1677. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1678. /* Disable hardware crypto for management frames */
  1679. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1680. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1681. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1682. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1683. ah->sw_mgmt_crypto = true;
  1684. } else
  1685. ah->sw_mgmt_crypto = true;
  1686. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1687. ath9k_hw_set_delta_slope(ah, chan);
  1688. ah->ath9k_hw_spur_mitigate_freq(ah, chan);
  1689. ah->eep_ops->set_board_values(ah, chan);
  1690. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1691. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1692. | macStaId1
  1693. | AR_STA_ID1_RTS_USE_DEF
  1694. | (ah->config.
  1695. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1696. | ah->sta_id1_defaults);
  1697. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1698. ath_hw_setbssidmask(common);
  1699. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1700. ath9k_hw_write_associd(ah);
  1701. REG_WRITE(ah, AR_ISR, ~0);
  1702. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1703. r = ah->ath9k_hw_rf_set_freq(ah, chan);
  1704. if (r)
  1705. return r;
  1706. for (i = 0; i < AR_NUM_DCU; i++)
  1707. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1708. ah->intr_txqs = 0;
  1709. for (i = 0; i < ah->caps.total_queues; i++)
  1710. ath9k_hw_resettxqueue(ah, i);
  1711. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1712. ath9k_hw_init_qos(ah);
  1713. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1714. ath9k_enable_rfkill(ah);
  1715. ath9k_hw_init_global_settings(ah);
  1716. if (AR_SREV_9287_12_OR_LATER(ah)) {
  1717. REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
  1718. AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
  1719. REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
  1720. AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
  1721. REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
  1722. AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
  1723. REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
  1724. REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
  1725. REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
  1726. AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
  1727. REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
  1728. AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
  1729. }
  1730. if (AR_SREV_9287_12_OR_LATER(ah)) {
  1731. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1732. AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
  1733. }
  1734. REG_WRITE(ah, AR_STA_ID1,
  1735. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1736. ath9k_hw_set_dma(ah);
  1737. REG_WRITE(ah, AR_OBS, 8);
  1738. if (ah->config.rx_intr_mitigation) {
  1739. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1740. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1741. }
  1742. ath9k_hw_init_bb(ah, chan);
  1743. if (!ath9k_hw_init_cal(ah, chan))
  1744. return -EIO;
  1745. rx_chainmask = ah->rxchainmask;
  1746. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  1747. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  1748. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  1749. }
  1750. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1751. /*
  1752. * For big endian systems turn on swapping for descriptors
  1753. */
  1754. if (AR_SREV_9100(ah)) {
  1755. u32 mask;
  1756. mask = REG_READ(ah, AR_CFG);
  1757. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1758. ath_print(common, ATH_DBG_RESET,
  1759. "CFG Byte Swap Set 0x%x\n", mask);
  1760. } else {
  1761. mask =
  1762. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1763. REG_WRITE(ah, AR_CFG, mask);
  1764. ath_print(common, ATH_DBG_RESET,
  1765. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1766. }
  1767. } else {
  1768. /* Configure AR9271 target WLAN */
  1769. if (AR_SREV_9271(ah))
  1770. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1771. #ifdef __BIG_ENDIAN
  1772. else
  1773. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1774. #endif
  1775. }
  1776. if (ah->btcoex_hw.enabled)
  1777. ath9k_hw_btcoex_enable(ah);
  1778. return 0;
  1779. }
  1780. EXPORT_SYMBOL(ath9k_hw_reset);
  1781. /************************/
  1782. /* Key Cache Management */
  1783. /************************/
  1784. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
  1785. {
  1786. u32 keyType;
  1787. if (entry >= ah->caps.keycache_size) {
  1788. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1789. "keychache entry %u out of range\n", entry);
  1790. return false;
  1791. }
  1792. keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
  1793. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
  1794. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
  1795. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
  1796. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
  1797. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
  1798. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
  1799. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
  1800. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
  1801. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1802. u16 micentry = entry + 64;
  1803. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
  1804. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  1805. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
  1806. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  1807. }
  1808. return true;
  1809. }
  1810. EXPORT_SYMBOL(ath9k_hw_keyreset);
  1811. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
  1812. {
  1813. u32 macHi, macLo;
  1814. if (entry >= ah->caps.keycache_size) {
  1815. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1816. "keychache entry %u out of range\n", entry);
  1817. return false;
  1818. }
  1819. if (mac != NULL) {
  1820. macHi = (mac[5] << 8) | mac[4];
  1821. macLo = (mac[3] << 24) |
  1822. (mac[2] << 16) |
  1823. (mac[1] << 8) |
  1824. mac[0];
  1825. macLo >>= 1;
  1826. macLo |= (macHi & 1) << 31;
  1827. macHi >>= 1;
  1828. } else {
  1829. macLo = macHi = 0;
  1830. }
  1831. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
  1832. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
  1833. return true;
  1834. }
  1835. EXPORT_SYMBOL(ath9k_hw_keysetmac);
  1836. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  1837. const struct ath9k_keyval *k,
  1838. const u8 *mac)
  1839. {
  1840. const struct ath9k_hw_capabilities *pCap = &ah->caps;
  1841. struct ath_common *common = ath9k_hw_common(ah);
  1842. u32 key0, key1, key2, key3, key4;
  1843. u32 keyType;
  1844. if (entry >= pCap->keycache_size) {
  1845. ath_print(common, ATH_DBG_FATAL,
  1846. "keycache entry %u out of range\n", entry);
  1847. return false;
  1848. }
  1849. switch (k->kv_type) {
  1850. case ATH9K_CIPHER_AES_OCB:
  1851. keyType = AR_KEYTABLE_TYPE_AES;
  1852. break;
  1853. case ATH9K_CIPHER_AES_CCM:
  1854. if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
  1855. ath_print(common, ATH_DBG_ANY,
  1856. "AES-CCM not supported by mac rev 0x%x\n",
  1857. ah->hw_version.macRev);
  1858. return false;
  1859. }
  1860. keyType = AR_KEYTABLE_TYPE_CCM;
  1861. break;
  1862. case ATH9K_CIPHER_TKIP:
  1863. keyType = AR_KEYTABLE_TYPE_TKIP;
  1864. if (ATH9K_IS_MIC_ENABLED(ah)
  1865. && entry + 64 >= pCap->keycache_size) {
  1866. ath_print(common, ATH_DBG_ANY,
  1867. "entry %u inappropriate for TKIP\n", entry);
  1868. return false;
  1869. }
  1870. break;
  1871. case ATH9K_CIPHER_WEP:
  1872. if (k->kv_len < WLAN_KEY_LEN_WEP40) {
  1873. ath_print(common, ATH_DBG_ANY,
  1874. "WEP key length %u too small\n", k->kv_len);
  1875. return false;
  1876. }
  1877. if (k->kv_len <= WLAN_KEY_LEN_WEP40)
  1878. keyType = AR_KEYTABLE_TYPE_40;
  1879. else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
  1880. keyType = AR_KEYTABLE_TYPE_104;
  1881. else
  1882. keyType = AR_KEYTABLE_TYPE_128;
  1883. break;
  1884. case ATH9K_CIPHER_CLR:
  1885. keyType = AR_KEYTABLE_TYPE_CLR;
  1886. break;
  1887. default:
  1888. ath_print(common, ATH_DBG_FATAL,
  1889. "cipher %u not supported\n", k->kv_type);
  1890. return false;
  1891. }
  1892. key0 = get_unaligned_le32(k->kv_val + 0);
  1893. key1 = get_unaligned_le16(k->kv_val + 4);
  1894. key2 = get_unaligned_le32(k->kv_val + 6);
  1895. key3 = get_unaligned_le16(k->kv_val + 10);
  1896. key4 = get_unaligned_le32(k->kv_val + 12);
  1897. if (k->kv_len <= WLAN_KEY_LEN_WEP104)
  1898. key4 &= 0xff;
  1899. /*
  1900. * Note: Key cache registers access special memory area that requires
  1901. * two 32-bit writes to actually update the values in the internal
  1902. * memory. Consequently, the exact order and pairs used here must be
  1903. * maintained.
  1904. */
  1905. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1906. u16 micentry = entry + 64;
  1907. /*
  1908. * Write inverted key[47:0] first to avoid Michael MIC errors
  1909. * on frames that could be sent or received at the same time.
  1910. * The correct key will be written in the end once everything
  1911. * else is ready.
  1912. */
  1913. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
  1914. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
  1915. /* Write key[95:48] */
  1916. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  1917. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  1918. /* Write key[127:96] and key type */
  1919. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  1920. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  1921. /* Write MAC address for the entry */
  1922. (void) ath9k_hw_keysetmac(ah, entry, mac);
  1923. if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
  1924. /*
  1925. * TKIP uses two key cache entries:
  1926. * Michael MIC TX/RX keys in the same key cache entry
  1927. * (idx = main index + 64):
  1928. * key0 [31:0] = RX key [31:0]
  1929. * key1 [15:0] = TX key [31:16]
  1930. * key1 [31:16] = reserved
  1931. * key2 [31:0] = RX key [63:32]
  1932. * key3 [15:0] = TX key [15:0]
  1933. * key3 [31:16] = reserved
  1934. * key4 [31:0] = TX key [63:32]
  1935. */
  1936. u32 mic0, mic1, mic2, mic3, mic4;
  1937. mic0 = get_unaligned_le32(k->kv_mic + 0);
  1938. mic2 = get_unaligned_le32(k->kv_mic + 4);
  1939. mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
  1940. mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
  1941. mic4 = get_unaligned_le32(k->kv_txmic + 4);
  1942. /* Write RX[31:0] and TX[31:16] */
  1943. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  1944. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
  1945. /* Write RX[63:32] and TX[15:0] */
  1946. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  1947. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
  1948. /* Write TX[63:32] and keyType(reserved) */
  1949. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
  1950. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  1951. AR_KEYTABLE_TYPE_CLR);
  1952. } else {
  1953. /*
  1954. * TKIP uses four key cache entries (two for group
  1955. * keys):
  1956. * Michael MIC TX/RX keys are in different key cache
  1957. * entries (idx = main index + 64 for TX and
  1958. * main index + 32 + 96 for RX):
  1959. * key0 [31:0] = TX/RX MIC key [31:0]
  1960. * key1 [31:0] = reserved
  1961. * key2 [31:0] = TX/RX MIC key [63:32]
  1962. * key3 [31:0] = reserved
  1963. * key4 [31:0] = reserved
  1964. *
  1965. * Upper layer code will call this function separately
  1966. * for TX and RX keys when these registers offsets are
  1967. * used.
  1968. */
  1969. u32 mic0, mic2;
  1970. mic0 = get_unaligned_le32(k->kv_mic + 0);
  1971. mic2 = get_unaligned_le32(k->kv_mic + 4);
  1972. /* Write MIC key[31:0] */
  1973. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  1974. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  1975. /* Write MIC key[63:32] */
  1976. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  1977. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  1978. /* Write TX[63:32] and keyType(reserved) */
  1979. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
  1980. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  1981. AR_KEYTABLE_TYPE_CLR);
  1982. }
  1983. /* MAC address registers are reserved for the MIC entry */
  1984. REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
  1985. REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
  1986. /*
  1987. * Write the correct (un-inverted) key[47:0] last to enable
  1988. * TKIP now that all other registers are set with correct
  1989. * values.
  1990. */
  1991. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  1992. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  1993. } else {
  1994. /* Write key[47:0] */
  1995. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  1996. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  1997. /* Write key[95:48] */
  1998. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  1999. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  2000. /* Write key[127:96] and key type */
  2001. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  2002. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  2003. /* Write MAC address for the entry */
  2004. (void) ath9k_hw_keysetmac(ah, entry, mac);
  2005. }
  2006. return true;
  2007. }
  2008. EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
  2009. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
  2010. {
  2011. if (entry < ah->caps.keycache_size) {
  2012. u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
  2013. if (val & AR_KEYTABLE_VALID)
  2014. return true;
  2015. }
  2016. return false;
  2017. }
  2018. EXPORT_SYMBOL(ath9k_hw_keyisvalid);
  2019. /******************************/
  2020. /* Power Management (Chipset) */
  2021. /******************************/
  2022. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  2023. {
  2024. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2025. if (setChip) {
  2026. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2027. AR_RTC_FORCE_WAKE_EN);
  2028. if (!AR_SREV_9100(ah))
  2029. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  2030. if(!AR_SREV_5416(ah))
  2031. REG_CLR_BIT(ah, (AR_RTC_RESET),
  2032. AR_RTC_RESET_EN);
  2033. }
  2034. }
  2035. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  2036. {
  2037. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2038. if (setChip) {
  2039. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2040. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2041. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  2042. AR_RTC_FORCE_WAKE_ON_INT);
  2043. } else {
  2044. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2045. AR_RTC_FORCE_WAKE_EN);
  2046. }
  2047. }
  2048. }
  2049. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  2050. {
  2051. u32 val;
  2052. int i;
  2053. if (setChip) {
  2054. if ((REG_READ(ah, AR_RTC_STATUS) &
  2055. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  2056. if (ath9k_hw_set_reset_reg(ah,
  2057. ATH9K_RESET_POWER_ON) != true) {
  2058. return false;
  2059. }
  2060. ath9k_hw_init_pll(ah, NULL);
  2061. }
  2062. if (AR_SREV_9100(ah))
  2063. REG_SET_BIT(ah, AR_RTC_RESET,
  2064. AR_RTC_RESET_EN);
  2065. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2066. AR_RTC_FORCE_WAKE_EN);
  2067. udelay(50);
  2068. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  2069. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  2070. if (val == AR_RTC_STATUS_ON)
  2071. break;
  2072. udelay(50);
  2073. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2074. AR_RTC_FORCE_WAKE_EN);
  2075. }
  2076. if (i == 0) {
  2077. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  2078. "Failed to wakeup in %uus\n",
  2079. POWER_UP_TIME / 20);
  2080. return false;
  2081. }
  2082. }
  2083. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2084. return true;
  2085. }
  2086. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  2087. {
  2088. struct ath_common *common = ath9k_hw_common(ah);
  2089. int status = true, setChip = true;
  2090. static const char *modes[] = {
  2091. "AWAKE",
  2092. "FULL-SLEEP",
  2093. "NETWORK SLEEP",
  2094. "UNDEFINED"
  2095. };
  2096. if (ah->power_mode == mode)
  2097. return status;
  2098. ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
  2099. modes[ah->power_mode], modes[mode]);
  2100. switch (mode) {
  2101. case ATH9K_PM_AWAKE:
  2102. status = ath9k_hw_set_power_awake(ah, setChip);
  2103. break;
  2104. case ATH9K_PM_FULL_SLEEP:
  2105. ath9k_set_power_sleep(ah, setChip);
  2106. ah->chip_fullsleep = true;
  2107. break;
  2108. case ATH9K_PM_NETWORK_SLEEP:
  2109. ath9k_set_power_network_sleep(ah, setChip);
  2110. break;
  2111. default:
  2112. ath_print(common, ATH_DBG_FATAL,
  2113. "Unknown power mode %u\n", mode);
  2114. return false;
  2115. }
  2116. ah->power_mode = mode;
  2117. return status;
  2118. }
  2119. EXPORT_SYMBOL(ath9k_hw_setpower);
  2120. /*
  2121. * Helper for ASPM support.
  2122. *
  2123. * Disable PLL when in L0s as well as receiver clock when in L1.
  2124. * This power saving option must be enabled through the SerDes.
  2125. *
  2126. * Programming the SerDes must go through the same 288 bit serial shift
  2127. * register as the other analog registers. Hence the 9 writes.
  2128. */
  2129. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
  2130. {
  2131. u8 i;
  2132. u32 val;
  2133. if (ah->is_pciexpress != true)
  2134. return;
  2135. /* Do not touch SerDes registers */
  2136. if (ah->config.pcie_powersave_enable == 2)
  2137. return;
  2138. /* Nothing to do on restore for 11N */
  2139. if (!restore) {
  2140. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2141. /*
  2142. * AR9280 2.0 or later chips use SerDes values from the
  2143. * initvals.h initialized depending on chipset during
  2144. * ath9k_hw_init()
  2145. */
  2146. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  2147. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  2148. INI_RA(&ah->iniPcieSerdes, i, 1));
  2149. }
  2150. } else if (AR_SREV_9280(ah) &&
  2151. (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
  2152. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
  2153. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2154. /* RX shut off when elecidle is asserted */
  2155. REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
  2156. REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
  2157. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
  2158. /* Shut off CLKREQ active in L1 */
  2159. if (ah->config.pcie_clock_req)
  2160. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
  2161. else
  2162. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
  2163. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2164. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2165. REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
  2166. /* Load the new settings */
  2167. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2168. } else {
  2169. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  2170. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2171. /* RX shut off when elecidle is asserted */
  2172. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  2173. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  2174. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  2175. /*
  2176. * Ignore ah->ah_config.pcie_clock_req setting for
  2177. * pre-AR9280 11n
  2178. */
  2179. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  2180. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2181. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2182. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  2183. /* Load the new settings */
  2184. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2185. }
  2186. udelay(1000);
  2187. /* set bit 19 to allow forcing of pcie core into L1 state */
  2188. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  2189. /* Several PCIe massages to ensure proper behaviour */
  2190. if (ah->config.pcie_waen) {
  2191. val = ah->config.pcie_waen;
  2192. if (!power_off)
  2193. val &= (~AR_WA_D3_L1_DISABLE);
  2194. } else {
  2195. if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
  2196. AR_SREV_9287(ah)) {
  2197. val = AR9285_WA_DEFAULT;
  2198. if (!power_off)
  2199. val &= (~AR_WA_D3_L1_DISABLE);
  2200. } else if (AR_SREV_9280(ah)) {
  2201. /*
  2202. * On AR9280 chips bit 22 of 0x4004 needs to be
  2203. * set otherwise card may disappear.
  2204. */
  2205. val = AR9280_WA_DEFAULT;
  2206. if (!power_off)
  2207. val &= (~AR_WA_D3_L1_DISABLE);
  2208. } else
  2209. val = AR_WA_DEFAULT;
  2210. }
  2211. REG_WRITE(ah, AR_WA, val);
  2212. }
  2213. if (power_off) {
  2214. /*
  2215. * Set PCIe workaround bits
  2216. * bit 14 in WA register (disable L1) should only
  2217. * be set when device enters D3 and be cleared
  2218. * when device comes back to D0.
  2219. */
  2220. if (ah->config.pcie_waen) {
  2221. if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
  2222. REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
  2223. } else {
  2224. if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
  2225. AR_SREV_9287(ah)) &&
  2226. (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
  2227. (AR_SREV_9280(ah) &&
  2228. (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
  2229. REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
  2230. }
  2231. }
  2232. }
  2233. }
  2234. EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
  2235. /**********************/
  2236. /* Interrupt Handling */
  2237. /**********************/
  2238. bool ath9k_hw_intrpend(struct ath_hw *ah)
  2239. {
  2240. u32 host_isr;
  2241. if (AR_SREV_9100(ah))
  2242. return true;
  2243. host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
  2244. if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
  2245. return true;
  2246. host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  2247. if ((host_isr & AR_INTR_SYNC_DEFAULT)
  2248. && (host_isr != AR_INTR_SPURIOUS))
  2249. return true;
  2250. return false;
  2251. }
  2252. EXPORT_SYMBOL(ath9k_hw_intrpend);
  2253. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
  2254. {
  2255. u32 isr = 0;
  2256. u32 mask2 = 0;
  2257. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2258. u32 sync_cause = 0;
  2259. bool fatal_int = false;
  2260. struct ath_common *common = ath9k_hw_common(ah);
  2261. if (!AR_SREV_9100(ah)) {
  2262. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  2263. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  2264. == AR_RTC_STATUS_ON) {
  2265. isr = REG_READ(ah, AR_ISR);
  2266. }
  2267. }
  2268. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
  2269. AR_INTR_SYNC_DEFAULT;
  2270. *masked = 0;
  2271. if (!isr && !sync_cause)
  2272. return false;
  2273. } else {
  2274. *masked = 0;
  2275. isr = REG_READ(ah, AR_ISR);
  2276. }
  2277. if (isr) {
  2278. if (isr & AR_ISR_BCNMISC) {
  2279. u32 isr2;
  2280. isr2 = REG_READ(ah, AR_ISR_S2);
  2281. if (isr2 & AR_ISR_S2_TIM)
  2282. mask2 |= ATH9K_INT_TIM;
  2283. if (isr2 & AR_ISR_S2_DTIM)
  2284. mask2 |= ATH9K_INT_DTIM;
  2285. if (isr2 & AR_ISR_S2_DTIMSYNC)
  2286. mask2 |= ATH9K_INT_DTIMSYNC;
  2287. if (isr2 & (AR_ISR_S2_CABEND))
  2288. mask2 |= ATH9K_INT_CABEND;
  2289. if (isr2 & AR_ISR_S2_GTT)
  2290. mask2 |= ATH9K_INT_GTT;
  2291. if (isr2 & AR_ISR_S2_CST)
  2292. mask2 |= ATH9K_INT_CST;
  2293. if (isr2 & AR_ISR_S2_TSFOOR)
  2294. mask2 |= ATH9K_INT_TSFOOR;
  2295. }
  2296. isr = REG_READ(ah, AR_ISR_RAC);
  2297. if (isr == 0xffffffff) {
  2298. *masked = 0;
  2299. return false;
  2300. }
  2301. *masked = isr & ATH9K_INT_COMMON;
  2302. if (ah->config.rx_intr_mitigation) {
  2303. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  2304. *masked |= ATH9K_INT_RX;
  2305. }
  2306. if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
  2307. *masked |= ATH9K_INT_RX;
  2308. if (isr &
  2309. (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
  2310. AR_ISR_TXEOL)) {
  2311. u32 s0_s, s1_s;
  2312. *masked |= ATH9K_INT_TX;
  2313. s0_s = REG_READ(ah, AR_ISR_S0_S);
  2314. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
  2315. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
  2316. s1_s = REG_READ(ah, AR_ISR_S1_S);
  2317. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
  2318. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
  2319. }
  2320. if (isr & AR_ISR_RXORN) {
  2321. ath_print(common, ATH_DBG_INTERRUPT,
  2322. "receive FIFO overrun interrupt\n");
  2323. }
  2324. if (!AR_SREV_9100(ah)) {
  2325. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2326. u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
  2327. if (isr5 & AR_ISR_S5_TIM_TIMER)
  2328. *masked |= ATH9K_INT_TIM_TIMER;
  2329. }
  2330. }
  2331. *masked |= mask2;
  2332. }
  2333. if (AR_SREV_9100(ah))
  2334. return true;
  2335. if (isr & AR_ISR_GENTMR) {
  2336. u32 s5_s;
  2337. s5_s = REG_READ(ah, AR_ISR_S5_S);
  2338. if (isr & AR_ISR_GENTMR) {
  2339. ah->intr_gen_timer_trigger =
  2340. MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
  2341. ah->intr_gen_timer_thresh =
  2342. MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
  2343. if (ah->intr_gen_timer_trigger)
  2344. *masked |= ATH9K_INT_GENTIMER;
  2345. }
  2346. }
  2347. if (sync_cause) {
  2348. fatal_int =
  2349. (sync_cause &
  2350. (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
  2351. ? true : false;
  2352. if (fatal_int) {
  2353. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
  2354. ath_print(common, ATH_DBG_ANY,
  2355. "received PCI FATAL interrupt\n");
  2356. }
  2357. if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
  2358. ath_print(common, ATH_DBG_ANY,
  2359. "received PCI PERR interrupt\n");
  2360. }
  2361. *masked |= ATH9K_INT_FATAL;
  2362. }
  2363. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  2364. ath_print(common, ATH_DBG_INTERRUPT,
  2365. "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
  2366. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  2367. REG_WRITE(ah, AR_RC, 0);
  2368. *masked |= ATH9K_INT_FATAL;
  2369. }
  2370. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
  2371. ath_print(common, ATH_DBG_INTERRUPT,
  2372. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  2373. }
  2374. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  2375. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  2376. }
  2377. return true;
  2378. }
  2379. EXPORT_SYMBOL(ath9k_hw_getisr);
  2380. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
  2381. {
  2382. u32 omask = ah->mask_reg;
  2383. u32 mask, mask2;
  2384. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2385. struct ath_common *common = ath9k_hw_common(ah);
  2386. ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
  2387. if (omask & ATH9K_INT_GLOBAL) {
  2388. ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
  2389. REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
  2390. (void) REG_READ(ah, AR_IER);
  2391. if (!AR_SREV_9100(ah)) {
  2392. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
  2393. (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
  2394. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  2395. (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
  2396. }
  2397. }
  2398. mask = ints & ATH9K_INT_COMMON;
  2399. mask2 = 0;
  2400. if (ints & ATH9K_INT_TX) {
  2401. if (ah->txok_interrupt_mask)
  2402. mask |= AR_IMR_TXOK;
  2403. if (ah->txdesc_interrupt_mask)
  2404. mask |= AR_IMR_TXDESC;
  2405. if (ah->txerr_interrupt_mask)
  2406. mask |= AR_IMR_TXERR;
  2407. if (ah->txeol_interrupt_mask)
  2408. mask |= AR_IMR_TXEOL;
  2409. }
  2410. if (ints & ATH9K_INT_RX) {
  2411. mask |= AR_IMR_RXERR;
  2412. if (ah->config.rx_intr_mitigation)
  2413. mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
  2414. else
  2415. mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
  2416. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  2417. mask |= AR_IMR_GENTMR;
  2418. }
  2419. if (ints & (ATH9K_INT_BMISC)) {
  2420. mask |= AR_IMR_BCNMISC;
  2421. if (ints & ATH9K_INT_TIM)
  2422. mask2 |= AR_IMR_S2_TIM;
  2423. if (ints & ATH9K_INT_DTIM)
  2424. mask2 |= AR_IMR_S2_DTIM;
  2425. if (ints & ATH9K_INT_DTIMSYNC)
  2426. mask2 |= AR_IMR_S2_DTIMSYNC;
  2427. if (ints & ATH9K_INT_CABEND)
  2428. mask2 |= AR_IMR_S2_CABEND;
  2429. if (ints & ATH9K_INT_TSFOOR)
  2430. mask2 |= AR_IMR_S2_TSFOOR;
  2431. }
  2432. if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
  2433. mask |= AR_IMR_BCNMISC;
  2434. if (ints & ATH9K_INT_GTT)
  2435. mask2 |= AR_IMR_S2_GTT;
  2436. if (ints & ATH9K_INT_CST)
  2437. mask2 |= AR_IMR_S2_CST;
  2438. }
  2439. ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
  2440. REG_WRITE(ah, AR_IMR, mask);
  2441. mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
  2442. AR_IMR_S2_DTIM |
  2443. AR_IMR_S2_DTIMSYNC |
  2444. AR_IMR_S2_CABEND |
  2445. AR_IMR_S2_CABTO |
  2446. AR_IMR_S2_TSFOOR |
  2447. AR_IMR_S2_GTT | AR_IMR_S2_CST);
  2448. REG_WRITE(ah, AR_IMR_S2, mask | mask2);
  2449. ah->mask_reg = ints;
  2450. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2451. if (ints & ATH9K_INT_TIM_TIMER)
  2452. REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2453. else
  2454. REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2455. }
  2456. if (ints & ATH9K_INT_GLOBAL) {
  2457. ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
  2458. REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
  2459. if (!AR_SREV_9100(ah)) {
  2460. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
  2461. AR_INTR_MAC_IRQ);
  2462. REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
  2463. REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
  2464. AR_INTR_SYNC_DEFAULT);
  2465. REG_WRITE(ah, AR_INTR_SYNC_MASK,
  2466. AR_INTR_SYNC_DEFAULT);
  2467. }
  2468. ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
  2469. REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
  2470. }
  2471. return omask;
  2472. }
  2473. EXPORT_SYMBOL(ath9k_hw_set_interrupts);
  2474. /*******************/
  2475. /* Beacon Handling */
  2476. /*******************/
  2477. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  2478. {
  2479. int flags = 0;
  2480. ah->beacon_interval = beacon_period;
  2481. switch (ah->opmode) {
  2482. case NL80211_IFTYPE_STATION:
  2483. case NL80211_IFTYPE_MONITOR:
  2484. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2485. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
  2486. REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
  2487. flags |= AR_TBTT_TIMER_EN;
  2488. break;
  2489. case NL80211_IFTYPE_ADHOC:
  2490. case NL80211_IFTYPE_MESH_POINT:
  2491. REG_SET_BIT(ah, AR_TXCFG,
  2492. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  2493. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  2494. TU_TO_USEC(next_beacon +
  2495. (ah->atim_window ? ah->
  2496. atim_window : 1)));
  2497. flags |= AR_NDP_TIMER_EN;
  2498. case NL80211_IFTYPE_AP:
  2499. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2500. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  2501. TU_TO_USEC(next_beacon -
  2502. ah->config.
  2503. dma_beacon_response_time));
  2504. REG_WRITE(ah, AR_NEXT_SWBA,
  2505. TU_TO_USEC(next_beacon -
  2506. ah->config.
  2507. sw_beacon_response_time));
  2508. flags |=
  2509. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  2510. break;
  2511. default:
  2512. ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
  2513. "%s: unsupported opmode: %d\n",
  2514. __func__, ah->opmode);
  2515. return;
  2516. break;
  2517. }
  2518. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2519. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2520. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  2521. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  2522. beacon_period &= ~ATH9K_BEACON_ENA;
  2523. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  2524. ath9k_hw_reset_tsf(ah);
  2525. }
  2526. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  2527. }
  2528. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  2529. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  2530. const struct ath9k_beacon_state *bs)
  2531. {
  2532. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  2533. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2534. struct ath_common *common = ath9k_hw_common(ah);
  2535. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  2536. REG_WRITE(ah, AR_BEACON_PERIOD,
  2537. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2538. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  2539. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2540. REG_RMW_FIELD(ah, AR_RSSI_THR,
  2541. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  2542. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  2543. if (bs->bs_sleepduration > beaconintval)
  2544. beaconintval = bs->bs_sleepduration;
  2545. dtimperiod = bs->bs_dtimperiod;
  2546. if (bs->bs_sleepduration > dtimperiod)
  2547. dtimperiod = bs->bs_sleepduration;
  2548. if (beaconintval == dtimperiod)
  2549. nextTbtt = bs->bs_nextdtim;
  2550. else
  2551. nextTbtt = bs->bs_nexttbtt;
  2552. ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  2553. ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  2554. ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  2555. ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  2556. REG_WRITE(ah, AR_NEXT_DTIM,
  2557. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  2558. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  2559. REG_WRITE(ah, AR_SLEEP1,
  2560. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  2561. | AR_SLEEP1_ASSUME_DTIM);
  2562. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  2563. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  2564. else
  2565. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  2566. REG_WRITE(ah, AR_SLEEP2,
  2567. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  2568. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  2569. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  2570. REG_SET_BIT(ah, AR_TIMER_MODE,
  2571. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  2572. AR_DTIM_TIMER_EN);
  2573. /* TSF Out of Range Threshold */
  2574. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  2575. }
  2576. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  2577. /*******************/
  2578. /* HW Capabilities */
  2579. /*******************/
  2580. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  2581. {
  2582. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2583. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  2584. struct ath_common *common = ath9k_hw_common(ah);
  2585. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  2586. u16 capField = 0, eeval;
  2587. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  2588. regulatory->current_rd = eeval;
  2589. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  2590. if (AR_SREV_9285_10_OR_LATER(ah))
  2591. eeval |= AR9285_RDEXT_DEFAULT;
  2592. regulatory->current_rd_ext = eeval;
  2593. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  2594. if (ah->opmode != NL80211_IFTYPE_AP &&
  2595. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  2596. if (regulatory->current_rd == 0x64 ||
  2597. regulatory->current_rd == 0x65)
  2598. regulatory->current_rd += 5;
  2599. else if (regulatory->current_rd == 0x41)
  2600. regulatory->current_rd = 0x43;
  2601. ath_print(common, ATH_DBG_REGULATORY,
  2602. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  2603. }
  2604. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  2605. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  2606. ath_print(common, ATH_DBG_FATAL,
  2607. "no band has been marked as supported in EEPROM.\n");
  2608. return -EINVAL;
  2609. }
  2610. bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
  2611. if (eeval & AR5416_OPFLAGS_11A) {
  2612. set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
  2613. if (ah->config.ht_enable) {
  2614. if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
  2615. set_bit(ATH9K_MODE_11NA_HT20,
  2616. pCap->wireless_modes);
  2617. if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
  2618. set_bit(ATH9K_MODE_11NA_HT40PLUS,
  2619. pCap->wireless_modes);
  2620. set_bit(ATH9K_MODE_11NA_HT40MINUS,
  2621. pCap->wireless_modes);
  2622. }
  2623. }
  2624. }
  2625. if (eeval & AR5416_OPFLAGS_11G) {
  2626. set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
  2627. if (ah->config.ht_enable) {
  2628. if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
  2629. set_bit(ATH9K_MODE_11NG_HT20,
  2630. pCap->wireless_modes);
  2631. if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
  2632. set_bit(ATH9K_MODE_11NG_HT40PLUS,
  2633. pCap->wireless_modes);
  2634. set_bit(ATH9K_MODE_11NG_HT40MINUS,
  2635. pCap->wireless_modes);
  2636. }
  2637. }
  2638. }
  2639. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  2640. /*
  2641. * For AR9271 we will temporarilly uses the rx chainmax as read from
  2642. * the EEPROM.
  2643. */
  2644. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  2645. !(eeval & AR5416_OPFLAGS_11A) &&
  2646. !(AR_SREV_9271(ah)))
  2647. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  2648. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  2649. else
  2650. /* Use rx_chainmask from EEPROM. */
  2651. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  2652. if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
  2653. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  2654. pCap->low_2ghz_chan = 2312;
  2655. pCap->high_2ghz_chan = 2732;
  2656. pCap->low_5ghz_chan = 4920;
  2657. pCap->high_5ghz_chan = 6100;
  2658. pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
  2659. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
  2660. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
  2661. pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
  2662. pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
  2663. pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
  2664. if (ah->config.ht_enable)
  2665. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  2666. else
  2667. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  2668. pCap->hw_caps |= ATH9K_HW_CAP_GTT;
  2669. pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
  2670. pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
  2671. pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
  2672. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  2673. pCap->total_queues =
  2674. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  2675. else
  2676. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  2677. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  2678. pCap->keycache_size =
  2679. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  2680. else
  2681. pCap->keycache_size = AR_KEYTABLE_SIZE;
  2682. pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
  2683. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  2684. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  2685. else
  2686. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  2687. if (AR_SREV_9285_10_OR_LATER(ah))
  2688. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  2689. else if (AR_SREV_9280_10_OR_LATER(ah))
  2690. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2691. else
  2692. pCap->num_gpio_pins = AR_NUM_GPIO;
  2693. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  2694. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  2695. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2696. } else {
  2697. pCap->rts_aggr_limit = (8 * 1024);
  2698. }
  2699. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  2700. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  2701. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  2702. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  2703. ah->rfkill_gpio =
  2704. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  2705. ah->rfkill_polarity =
  2706. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  2707. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2708. }
  2709. #endif
  2710. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2711. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  2712. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2713. else
  2714. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2715. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  2716. pCap->reg_cap =
  2717. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2718. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  2719. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  2720. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  2721. } else {
  2722. pCap->reg_cap =
  2723. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2724. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  2725. }
  2726. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  2727. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  2728. AR_SREV_5416(ah))
  2729. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  2730. pCap->num_antcfg_5ghz =
  2731. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
  2732. pCap->num_antcfg_2ghz =
  2733. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
  2734. if (AR_SREV_9280_10_OR_LATER(ah) &&
  2735. ath9k_hw_btcoex_supported(ah)) {
  2736. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  2737. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  2738. if (AR_SREV_9285(ah)) {
  2739. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  2740. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  2741. } else {
  2742. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  2743. }
  2744. } else {
  2745. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  2746. }
  2747. return 0;
  2748. }
  2749. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  2750. u32 capability, u32 *result)
  2751. {
  2752. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  2753. switch (type) {
  2754. case ATH9K_CAP_CIPHER:
  2755. switch (capability) {
  2756. case ATH9K_CIPHER_AES_CCM:
  2757. case ATH9K_CIPHER_AES_OCB:
  2758. case ATH9K_CIPHER_TKIP:
  2759. case ATH9K_CIPHER_WEP:
  2760. case ATH9K_CIPHER_MIC:
  2761. case ATH9K_CIPHER_CLR:
  2762. return true;
  2763. default:
  2764. return false;
  2765. }
  2766. case ATH9K_CAP_TKIP_MIC:
  2767. switch (capability) {
  2768. case 0:
  2769. return true;
  2770. case 1:
  2771. return (ah->sta_id1_defaults &
  2772. AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
  2773. false;
  2774. }
  2775. case ATH9K_CAP_TKIP_SPLIT:
  2776. return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
  2777. false : true;
  2778. case ATH9K_CAP_DIVERSITY:
  2779. return (REG_READ(ah, AR_PHY_CCK_DETECT) &
  2780. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
  2781. true : false;
  2782. case ATH9K_CAP_MCAST_KEYSRCH:
  2783. switch (capability) {
  2784. case 0:
  2785. return true;
  2786. case 1:
  2787. if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
  2788. return false;
  2789. } else {
  2790. return (ah->sta_id1_defaults &
  2791. AR_STA_ID1_MCAST_KSRCH) ? true :
  2792. false;
  2793. }
  2794. }
  2795. return false;
  2796. case ATH9K_CAP_TXPOW:
  2797. switch (capability) {
  2798. case 0:
  2799. return 0;
  2800. case 1:
  2801. *result = regulatory->power_limit;
  2802. return 0;
  2803. case 2:
  2804. *result = regulatory->max_power_level;
  2805. return 0;
  2806. case 3:
  2807. *result = regulatory->tp_scale;
  2808. return 0;
  2809. }
  2810. return false;
  2811. case ATH9K_CAP_DS:
  2812. return (AR_SREV_9280_20_OR_LATER(ah) &&
  2813. (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
  2814. ? false : true;
  2815. default:
  2816. return false;
  2817. }
  2818. }
  2819. EXPORT_SYMBOL(ath9k_hw_getcapability);
  2820. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  2821. u32 capability, u32 setting, int *status)
  2822. {
  2823. u32 v;
  2824. switch (type) {
  2825. case ATH9K_CAP_TKIP_MIC:
  2826. if (setting)
  2827. ah->sta_id1_defaults |=
  2828. AR_STA_ID1_CRPT_MIC_ENABLE;
  2829. else
  2830. ah->sta_id1_defaults &=
  2831. ~AR_STA_ID1_CRPT_MIC_ENABLE;
  2832. return true;
  2833. case ATH9K_CAP_DIVERSITY:
  2834. v = REG_READ(ah, AR_PHY_CCK_DETECT);
  2835. if (setting)
  2836. v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2837. else
  2838. v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2839. REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
  2840. return true;
  2841. case ATH9K_CAP_MCAST_KEYSRCH:
  2842. if (setting)
  2843. ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
  2844. else
  2845. ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
  2846. return true;
  2847. default:
  2848. return false;
  2849. }
  2850. }
  2851. EXPORT_SYMBOL(ath9k_hw_setcapability);
  2852. /****************************/
  2853. /* GPIO / RFKILL / Antennae */
  2854. /****************************/
  2855. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  2856. u32 gpio, u32 type)
  2857. {
  2858. int addr;
  2859. u32 gpio_shift, tmp;
  2860. if (gpio > 11)
  2861. addr = AR_GPIO_OUTPUT_MUX3;
  2862. else if (gpio > 5)
  2863. addr = AR_GPIO_OUTPUT_MUX2;
  2864. else
  2865. addr = AR_GPIO_OUTPUT_MUX1;
  2866. gpio_shift = (gpio % 6) * 5;
  2867. if (AR_SREV_9280_20_OR_LATER(ah)
  2868. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2869. REG_RMW(ah, addr, (type << gpio_shift),
  2870. (0x1f << gpio_shift));
  2871. } else {
  2872. tmp = REG_READ(ah, addr);
  2873. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2874. tmp &= ~(0x1f << gpio_shift);
  2875. tmp |= (type << gpio_shift);
  2876. REG_WRITE(ah, addr, tmp);
  2877. }
  2878. }
  2879. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  2880. {
  2881. u32 gpio_shift;
  2882. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  2883. gpio_shift = gpio << 1;
  2884. REG_RMW(ah,
  2885. AR_GPIO_OE_OUT,
  2886. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  2887. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2888. }
  2889. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  2890. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  2891. {
  2892. #define MS_REG_READ(x, y) \
  2893. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  2894. if (gpio >= ah->caps.num_gpio_pins)
  2895. return 0xffffffff;
  2896. if (AR_SREV_9287_10_OR_LATER(ah))
  2897. return MS_REG_READ(AR9287, gpio) != 0;
  2898. else if (AR_SREV_9285_10_OR_LATER(ah))
  2899. return MS_REG_READ(AR9285, gpio) != 0;
  2900. else if (AR_SREV_9280_10_OR_LATER(ah))
  2901. return MS_REG_READ(AR928X, gpio) != 0;
  2902. else
  2903. return MS_REG_READ(AR, gpio) != 0;
  2904. }
  2905. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  2906. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  2907. u32 ah_signal_type)
  2908. {
  2909. u32 gpio_shift;
  2910. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  2911. gpio_shift = 2 * gpio;
  2912. REG_RMW(ah,
  2913. AR_GPIO_OE_OUT,
  2914. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  2915. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2916. }
  2917. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  2918. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  2919. {
  2920. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  2921. AR_GPIO_BIT(gpio));
  2922. }
  2923. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  2924. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  2925. {
  2926. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  2927. }
  2928. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  2929. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  2930. {
  2931. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  2932. }
  2933. EXPORT_SYMBOL(ath9k_hw_setantenna);
  2934. /*********************/
  2935. /* General Operation */
  2936. /*********************/
  2937. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  2938. {
  2939. u32 bits = REG_READ(ah, AR_RX_FILTER);
  2940. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  2941. if (phybits & AR_PHY_ERR_RADAR)
  2942. bits |= ATH9K_RX_FILTER_PHYRADAR;
  2943. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  2944. bits |= ATH9K_RX_FILTER_PHYERR;
  2945. return bits;
  2946. }
  2947. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  2948. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  2949. {
  2950. u32 phybits;
  2951. REG_WRITE(ah, AR_RX_FILTER, bits);
  2952. phybits = 0;
  2953. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  2954. phybits |= AR_PHY_ERR_RADAR;
  2955. if (bits & ATH9K_RX_FILTER_PHYERR)
  2956. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  2957. REG_WRITE(ah, AR_PHY_ERR, phybits);
  2958. if (phybits)
  2959. REG_WRITE(ah, AR_RXCFG,
  2960. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  2961. else
  2962. REG_WRITE(ah, AR_RXCFG,
  2963. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  2964. }
  2965. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  2966. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  2967. {
  2968. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  2969. return false;
  2970. ath9k_hw_init_pll(ah, NULL);
  2971. return true;
  2972. }
  2973. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  2974. bool ath9k_hw_disable(struct ath_hw *ah)
  2975. {
  2976. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  2977. return false;
  2978. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  2979. return false;
  2980. ath9k_hw_init_pll(ah, NULL);
  2981. return true;
  2982. }
  2983. EXPORT_SYMBOL(ath9k_hw_disable);
  2984. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
  2985. {
  2986. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  2987. struct ath9k_channel *chan = ah->curchan;
  2988. struct ieee80211_channel *channel = chan->chan;
  2989. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  2990. ah->eep_ops->set_txpower(ah, chan,
  2991. ath9k_regd_get_ctl(regulatory, chan),
  2992. channel->max_antenna_gain * 2,
  2993. channel->max_power * 2,
  2994. min((u32) MAX_RATE_POWER,
  2995. (u32) regulatory->power_limit));
  2996. }
  2997. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  2998. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
  2999. {
  3000. memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
  3001. }
  3002. EXPORT_SYMBOL(ath9k_hw_setmac);
  3003. void ath9k_hw_setopmode(struct ath_hw *ah)
  3004. {
  3005. ath9k_hw_set_operating_mode(ah, ah->opmode);
  3006. }
  3007. EXPORT_SYMBOL(ath9k_hw_setopmode);
  3008. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  3009. {
  3010. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  3011. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  3012. }
  3013. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  3014. void ath9k_hw_write_associd(struct ath_hw *ah)
  3015. {
  3016. struct ath_common *common = ath9k_hw_common(ah);
  3017. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  3018. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  3019. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  3020. }
  3021. EXPORT_SYMBOL(ath9k_hw_write_associd);
  3022. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  3023. {
  3024. u64 tsf;
  3025. tsf = REG_READ(ah, AR_TSF_U32);
  3026. tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
  3027. return tsf;
  3028. }
  3029. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  3030. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  3031. {
  3032. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  3033. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  3034. }
  3035. EXPORT_SYMBOL(ath9k_hw_settsf64);
  3036. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  3037. {
  3038. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  3039. AH_TSF_WRITE_TIMEOUT))
  3040. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  3041. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  3042. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  3043. }
  3044. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  3045. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  3046. {
  3047. if (setting)
  3048. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  3049. else
  3050. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  3051. }
  3052. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  3053. /*
  3054. * Extend 15-bit time stamp from rx descriptor to
  3055. * a full 64-bit TSF using the current h/w TSF.
  3056. */
  3057. u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
  3058. {
  3059. u64 tsf;
  3060. tsf = ath9k_hw_gettsf64(ah);
  3061. if ((tsf & 0x7fff) < rstamp)
  3062. tsf -= 0x8000;
  3063. return (tsf & ~0x7fff) | rstamp;
  3064. }
  3065. EXPORT_SYMBOL(ath9k_hw_extend_tsf);
  3066. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  3067. {
  3068. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  3069. u32 macmode;
  3070. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  3071. macmode = AR_2040_JOINED_RX_CLEAR;
  3072. else
  3073. macmode = 0;
  3074. REG_WRITE(ah, AR_2040_MODE, macmode);
  3075. }
  3076. /* HW Generic timers configuration */
  3077. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  3078. {
  3079. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3080. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3081. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3082. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3083. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3084. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3085. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3086. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3087. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  3088. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  3089. AR_NDP2_TIMER_MODE, 0x0002},
  3090. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  3091. AR_NDP2_TIMER_MODE, 0x0004},
  3092. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  3093. AR_NDP2_TIMER_MODE, 0x0008},
  3094. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  3095. AR_NDP2_TIMER_MODE, 0x0010},
  3096. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  3097. AR_NDP2_TIMER_MODE, 0x0020},
  3098. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  3099. AR_NDP2_TIMER_MODE, 0x0040},
  3100. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  3101. AR_NDP2_TIMER_MODE, 0x0080}
  3102. };
  3103. /* HW generic timer primitives */
  3104. /* compute and clear index of rightmost 1 */
  3105. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  3106. {
  3107. u32 b;
  3108. b = *mask;
  3109. b &= (0-b);
  3110. *mask &= ~b;
  3111. b *= debruijn32;
  3112. b >>= 27;
  3113. return timer_table->gen_timer_index[b];
  3114. }
  3115. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  3116. {
  3117. return REG_READ(ah, AR_TSF_L32);
  3118. }
  3119. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  3120. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  3121. void (*trigger)(void *),
  3122. void (*overflow)(void *),
  3123. void *arg,
  3124. u8 timer_index)
  3125. {
  3126. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3127. struct ath_gen_timer *timer;
  3128. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  3129. if (timer == NULL) {
  3130. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  3131. "Failed to allocate memory"
  3132. "for hw timer[%d]\n", timer_index);
  3133. return NULL;
  3134. }
  3135. /* allocate a hardware generic timer slot */
  3136. timer_table->timers[timer_index] = timer;
  3137. timer->index = timer_index;
  3138. timer->trigger = trigger;
  3139. timer->overflow = overflow;
  3140. timer->arg = arg;
  3141. return timer;
  3142. }
  3143. EXPORT_SYMBOL(ath_gen_timer_alloc);
  3144. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  3145. struct ath_gen_timer *timer,
  3146. u32 timer_next,
  3147. u32 timer_period)
  3148. {
  3149. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3150. u32 tsf;
  3151. BUG_ON(!timer_period);
  3152. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  3153. tsf = ath9k_hw_gettsf32(ah);
  3154. ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  3155. "curent tsf %x period %x"
  3156. "timer_next %x\n", tsf, timer_period, timer_next);
  3157. /*
  3158. * Pull timer_next forward if the current TSF already passed it
  3159. * because of software latency
  3160. */
  3161. if (timer_next < tsf)
  3162. timer_next = tsf + timer_period;
  3163. /*
  3164. * Program generic timer registers
  3165. */
  3166. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  3167. timer_next);
  3168. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  3169. timer_period);
  3170. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  3171. gen_tmr_configuration[timer->index].mode_mask);
  3172. /* Enable both trigger and thresh interrupt masks */
  3173. REG_SET_BIT(ah, AR_IMR_S5,
  3174. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  3175. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  3176. }
  3177. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  3178. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  3179. {
  3180. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3181. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  3182. (timer->index >= ATH_MAX_GEN_TIMER)) {
  3183. return;
  3184. }
  3185. /* Clear generic timer enable bits. */
  3186. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  3187. gen_tmr_configuration[timer->index].mode_mask);
  3188. /* Disable both trigger and thresh interrupt masks */
  3189. REG_CLR_BIT(ah, AR_IMR_S5,
  3190. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  3191. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  3192. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  3193. }
  3194. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  3195. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  3196. {
  3197. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3198. /* free the hardware generic timer slot */
  3199. timer_table->timers[timer->index] = NULL;
  3200. kfree(timer);
  3201. }
  3202. EXPORT_SYMBOL(ath_gen_timer_free);
  3203. /*
  3204. * Generic Timer Interrupts handling
  3205. */
  3206. void ath_gen_timer_isr(struct ath_hw *ah)
  3207. {
  3208. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3209. struct ath_gen_timer *timer;
  3210. struct ath_common *common = ath9k_hw_common(ah);
  3211. u32 trigger_mask, thresh_mask, index;
  3212. /* get hardware generic timer interrupt status */
  3213. trigger_mask = ah->intr_gen_timer_trigger;
  3214. thresh_mask = ah->intr_gen_timer_thresh;
  3215. trigger_mask &= timer_table->timer_mask.val;
  3216. thresh_mask &= timer_table->timer_mask.val;
  3217. trigger_mask &= ~thresh_mask;
  3218. while (thresh_mask) {
  3219. index = rightmost_index(timer_table, &thresh_mask);
  3220. timer = timer_table->timers[index];
  3221. BUG_ON(!timer);
  3222. ath_print(common, ATH_DBG_HWTIMER,
  3223. "TSF overflow for Gen timer %d\n", index);
  3224. timer->overflow(timer->arg);
  3225. }
  3226. while (trigger_mask) {
  3227. index = rightmost_index(timer_table, &trigger_mask);
  3228. timer = timer_table->timers[index];
  3229. BUG_ON(!timer);
  3230. ath_print(common, ATH_DBG_HWTIMER,
  3231. "Gen timer[%d] trigger\n", index);
  3232. timer->trigger(timer->arg);
  3233. }
  3234. }
  3235. EXPORT_SYMBOL(ath_gen_timer_isr);
  3236. static struct {
  3237. u32 version;
  3238. const char * name;
  3239. } ath_mac_bb_names[] = {
  3240. /* Devices with external radios */
  3241. { AR_SREV_VERSION_5416_PCI, "5416" },
  3242. { AR_SREV_VERSION_5416_PCIE, "5418" },
  3243. { AR_SREV_VERSION_9100, "9100" },
  3244. { AR_SREV_VERSION_9160, "9160" },
  3245. /* Single-chip solutions */
  3246. { AR_SREV_VERSION_9280, "9280" },
  3247. { AR_SREV_VERSION_9285, "9285" },
  3248. { AR_SREV_VERSION_9287, "9287" },
  3249. { AR_SREV_VERSION_9271, "9271" },
  3250. };
  3251. /* For devices with external radios */
  3252. static struct {
  3253. u16 version;
  3254. const char * name;
  3255. } ath_rf_names[] = {
  3256. { 0, "5133" },
  3257. { AR_RAD5133_SREV_MAJOR, "5133" },
  3258. { AR_RAD5122_SREV_MAJOR, "5122" },
  3259. { AR_RAD2133_SREV_MAJOR, "2133" },
  3260. { AR_RAD2122_SREV_MAJOR, "2122" }
  3261. };
  3262. /*
  3263. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  3264. */
  3265. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  3266. {
  3267. int i;
  3268. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  3269. if (ath_mac_bb_names[i].version == mac_bb_version) {
  3270. return ath_mac_bb_names[i].name;
  3271. }
  3272. }
  3273. return "????";
  3274. }
  3275. /*
  3276. * Return the RF name. "????" is returned if the RF is unknown.
  3277. * Used for devices with external radios.
  3278. */
  3279. static const char *ath9k_hw_rf_name(u16 rf_version)
  3280. {
  3281. int i;
  3282. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  3283. if (ath_rf_names[i].version == rf_version) {
  3284. return ath_rf_names[i].name;
  3285. }
  3286. }
  3287. return "????";
  3288. }
  3289. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  3290. {
  3291. int used;
  3292. /* chipsets >= AR9280 are single-chip */
  3293. if (AR_SREV_9280_10_OR_LATER(ah)) {
  3294. used = snprintf(hw_name, len,
  3295. "Atheros AR%s Rev:%x",
  3296. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  3297. ah->hw_version.macRev);
  3298. }
  3299. else {
  3300. used = snprintf(hw_name, len,
  3301. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  3302. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  3303. ah->hw_version.macRev,
  3304. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  3305. AR_RADIO_SREV_MAJOR)),
  3306. ah->hw_version.phyRev);
  3307. }
  3308. hw_name[used] = '\0';
  3309. }
  3310. EXPORT_SYMBOL(ath9k_hw_name);