ql4_83xx.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL483XX_H
  8. #define __QL483XX_H
  9. /* Indirectly Mapped Registers */
  10. #define QLA83XX_FLASH_SPI_STATUS 0x2808E010
  11. #define QLA83XX_FLASH_SPI_CONTROL 0x2808E014
  12. #define QLA83XX_FLASH_STATUS 0x42100004
  13. #define QLA83XX_FLASH_CONTROL 0x42110004
  14. #define QLA83XX_FLASH_ADDR 0x42110008
  15. #define QLA83XX_FLASH_WRDATA 0x4211000C
  16. #define QLA83XX_FLASH_RDDATA 0x42110018
  17. #define QLA83XX_FLASH_DIRECT_WINDOW 0x42110030
  18. #define QLA83XX_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA))
  19. /* Directly Mapped Registers in 83xx register table */
  20. /* Flash access regs */
  21. #define QLA83XX_FLASH_LOCK 0x3850
  22. #define QLA83XX_FLASH_UNLOCK 0x3854
  23. #define QLA83XX_FLASH_LOCK_ID 0x3500
  24. /* Driver Lock regs */
  25. #define QLA83XX_DRV_LOCK 0x3868
  26. #define QLA83XX_DRV_UNLOCK 0x386C
  27. #define QLA83XX_DRV_LOCK_ID 0x3504
  28. #define QLA83XX_DRV_LOCKRECOVERY 0x379C
  29. /* IDC version */
  30. #define QLA83XX_IDC_VER_MAJ_VALUE 0x1
  31. #define QLA83XX_IDC_VER_MIN_VALUE 0x0
  32. /* IDC Registers : Driver Coexistence Defines */
  33. #define QLA83XX_CRB_IDC_VER_MAJOR 0x3780
  34. #define QLA83XX_CRB_IDC_VER_MINOR 0x3798
  35. #define QLA83XX_IDC_DRV_CTRL 0x3790
  36. #define QLA83XX_IDC_DRV_AUDIT 0x3794
  37. /* qla_83xx_reg_tbl registers */
  38. #define QLA83XX_PEG_HALT_STATUS1 0x34A8
  39. #define QLA83XX_PEG_HALT_STATUS2 0x34AC
  40. #define QLA83XX_PEG_ALIVE_COUNTER 0x34B0 /* FW_HEARTBEAT */
  41. #define QLA83XX_FW_CAPABILITIES 0x3528
  42. #define QLA83XX_CRB_DRV_ACTIVE 0x3788 /* IDC_DRV_PRESENCE */
  43. #define QLA83XX_CRB_DEV_STATE 0x3784 /* IDC_DEV_STATE */
  44. #define QLA83XX_CRB_DRV_STATE 0x378C /* IDC_DRV_ACK */
  45. #define QLA83XX_CRB_DRV_SCRATCH 0x3548
  46. #define QLA83XX_CRB_DEV_PART_INFO1 0x37E0
  47. #define QLA83XX_CRB_DEV_PART_INFO2 0x37E4
  48. #define QLA83XX_FW_VER_MAJOR 0x3550
  49. #define QLA83XX_FW_VER_MINOR 0x3554
  50. #define QLA83XX_FW_VER_SUB 0x3558
  51. #define QLA83XX_NPAR_STATE 0x359C
  52. #define QLA83XX_FW_IMAGE_VALID 0x35FC
  53. #define QLA83XX_CMDPEG_STATE 0x3650
  54. #define QLA83XX_ASIC_TEMP 0x37B4
  55. #define QLA83XX_FW_API 0x356C
  56. #define QLA83XX_DRV_OP_MODE 0x3570
  57. static const uint32_t qla4_83xx_reg_tbl[] = {
  58. QLA83XX_PEG_HALT_STATUS1,
  59. QLA83XX_PEG_HALT_STATUS2,
  60. QLA83XX_PEG_ALIVE_COUNTER,
  61. QLA83XX_CRB_DRV_ACTIVE,
  62. QLA83XX_CRB_DEV_STATE,
  63. QLA83XX_CRB_DRV_STATE,
  64. QLA83XX_CRB_DRV_SCRATCH,
  65. QLA83XX_CRB_DEV_PART_INFO1,
  66. QLA83XX_CRB_IDC_VER_MAJOR,
  67. QLA83XX_FW_VER_MAJOR,
  68. QLA83XX_FW_VER_MINOR,
  69. QLA83XX_FW_VER_SUB,
  70. QLA83XX_CMDPEG_STATE,
  71. QLA83XX_ASIC_TEMP,
  72. };
  73. #define QLA83XX_CRB_WIN_BASE 0x3800
  74. #define QLA83XX_CRB_WIN_FUNC(f) (QLA83XX_CRB_WIN_BASE+((f)*4))
  75. #define QLA83XX_SEM_LOCK_BASE 0x3840
  76. #define QLA83XX_SEM_UNLOCK_BASE 0x3844
  77. #define QLA83XX_SEM_LOCK_FUNC(f) (QLA83XX_SEM_LOCK_BASE+((f)*8))
  78. #define QLA83XX_SEM_UNLOCK_FUNC(f) (QLA83XX_SEM_UNLOCK_BASE+((f)*8))
  79. #define QLA83XX_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0))
  80. #define QLA83XX_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4))
  81. #define QLA83XX_MAX_LINK_SPEED(f) (0x36F0+(((f) / 4) * 4))
  82. #define QLA83XX_LINK_SPEED_FACTOR 10
  83. /* FLASH API Defines */
  84. #define QLA83xx_FLASH_MAX_WAIT_USEC 100
  85. #define QLA83XX_FLASH_LOCK_TIMEOUT 10000
  86. #define QLA83XX_FLASH_SECTOR_SIZE 65536
  87. #define QLA83XX_DRV_LOCK_TIMEOUT 2000
  88. #define QLA83XX_FLASH_SECTOR_ERASE_CMD 0xdeadbeef
  89. #define QLA83XX_FLASH_WRITE_CMD 0xdacdacda
  90. #define QLA83XX_FLASH_BUFFER_WRITE_CMD 0xcadcadca
  91. #define QLA83XX_FLASH_READ_RETRY_COUNT 2000
  92. #define QLA83XX_FLASH_STATUS_READY 0x6
  93. #define QLA83XX_FLASH_BUFFER_WRITE_MIN 2
  94. #define QLA83XX_FLASH_BUFFER_WRITE_MAX 64
  95. #define QLA83XX_FLASH_STATUS_REG_POLL_DELAY 1
  96. #define QLA83XX_ERASE_MODE 1
  97. #define QLA83XX_WRITE_MODE 2
  98. #define QLA83XX_DWORD_WRITE_MODE 3
  99. #define QLA83XX_GLOBAL_RESET 0x38CC
  100. #define QLA83XX_WILDCARD 0x38F0
  101. #define QLA83XX_INFORMANT 0x38FC
  102. #define QLA83XX_HOST_MBX_CTRL 0x3038
  103. #define QLA83XX_FW_MBX_CTRL 0x303C
  104. #define QLA83XX_BOOTLOADER_ADDR 0x355C
  105. #define QLA83XX_BOOTLOADER_SIZE 0x3560
  106. #define QLA83XX_FW_IMAGE_ADDR 0x3564
  107. #define QLA83XX_MBX_INTR_ENABLE 0x1000
  108. #define QLA83XX_MBX_INTR_MASK 0x1200
  109. /* IDC Control Register bit defines */
  110. #define DONTRESET_BIT0 0x1
  111. #define GRACEFUL_RESET_BIT1 0x2
  112. #define QLA83XX_HALT_STATUS_INFORMATIONAL (0x1 << 29)
  113. #define QLA83XX_HALT_STATUS_FW_RESET (0x2 << 29)
  114. #define QLA83XX_HALT_STATUS_UNRECOVERABLE (0x4 << 29)
  115. /* Firmware image definitions */
  116. #define QLA83XX_BOOTLOADER_FLASH_ADDR 0x10000
  117. #define QLA83XX_BOOT_FROM_FLASH 0
  118. #define QLA83XX_IDC_PARAM_ADDR 0x3e8020
  119. /* Reset template definitions */
  120. #define QLA83XX_MAX_RESET_SEQ_ENTRIES 16
  121. #define QLA83XX_RESTART_TEMPLATE_SIZE 0x2000
  122. #define QLA83XX_RESET_TEMPLATE_ADDR 0x4F0000
  123. #define QLA83XX_RESET_SEQ_VERSION 0x0101
  124. /* Reset template entry opcodes */
  125. #define OPCODE_NOP 0x0000
  126. #define OPCODE_WRITE_LIST 0x0001
  127. #define OPCODE_READ_WRITE_LIST 0x0002
  128. #define OPCODE_POLL_LIST 0x0004
  129. #define OPCODE_POLL_WRITE_LIST 0x0008
  130. #define OPCODE_READ_MODIFY_WRITE 0x0010
  131. #define OPCODE_SEQ_PAUSE 0x0020
  132. #define OPCODE_SEQ_END 0x0040
  133. #define OPCODE_TMPL_END 0x0080
  134. #define OPCODE_POLL_READ_LIST 0x0100
  135. /* Template Header */
  136. #define RESET_TMPLT_HDR_SIGNATURE 0xCAFE
  137. struct qla4_83xx_reset_template_hdr {
  138. __le16 version;
  139. __le16 signature;
  140. __le16 size;
  141. __le16 entries;
  142. __le16 hdr_size;
  143. __le16 checksum;
  144. __le16 init_seq_offset;
  145. __le16 start_seq_offset;
  146. } __packed;
  147. /* Common Entry Header. */
  148. struct qla4_83xx_reset_entry_hdr {
  149. __le16 cmd;
  150. __le16 size;
  151. __le16 count;
  152. __le16 delay;
  153. } __packed;
  154. /* Generic poll entry type. */
  155. struct qla4_83xx_poll {
  156. __le32 test_mask;
  157. __le32 test_value;
  158. } __packed;
  159. /* Read modify write entry type. */
  160. struct qla4_83xx_rmw {
  161. __le32 test_mask;
  162. __le32 xor_value;
  163. __le32 or_value;
  164. uint8_t shl;
  165. uint8_t shr;
  166. uint8_t index_a;
  167. uint8_t rsvd;
  168. } __packed;
  169. /* Generic Entry Item with 2 DWords. */
  170. struct qla4_83xx_entry {
  171. __le32 arg1;
  172. __le32 arg2;
  173. } __packed;
  174. /* Generic Entry Item with 4 DWords.*/
  175. struct qla4_83xx_quad_entry {
  176. __le32 dr_addr;
  177. __le32 dr_value;
  178. __le32 ar_addr;
  179. __le32 ar_value;
  180. } __packed;
  181. struct qla4_83xx_reset_template {
  182. int seq_index;
  183. int seq_error;
  184. int array_index;
  185. uint32_t array[QLA83XX_MAX_RESET_SEQ_ENTRIES];
  186. uint8_t *buff;
  187. uint8_t *stop_offset;
  188. uint8_t *start_offset;
  189. uint8_t *init_offset;
  190. struct qla4_83xx_reset_template_hdr *hdr;
  191. uint8_t seq_end;
  192. uint8_t template_end;
  193. };
  194. /* POLLRD Entry */
  195. struct qla83xx_minidump_entry_pollrd {
  196. struct qla8xxx_minidump_entry_hdr h;
  197. uint32_t select_addr;
  198. uint32_t read_addr;
  199. uint32_t select_value;
  200. uint16_t select_value_stride;
  201. uint16_t op_count;
  202. uint32_t poll_wait;
  203. uint32_t poll_mask;
  204. uint32_t data_size;
  205. uint32_t rsvd_1;
  206. };
  207. /* RDMUX2 Entry */
  208. struct qla83xx_minidump_entry_rdmux2 {
  209. struct qla8xxx_minidump_entry_hdr h;
  210. uint32_t select_addr_1;
  211. uint32_t select_addr_2;
  212. uint32_t select_value_1;
  213. uint32_t select_value_2;
  214. uint32_t op_count;
  215. uint32_t select_value_mask;
  216. uint32_t read_addr;
  217. uint8_t select_value_stride;
  218. uint8_t data_size;
  219. uint8_t rsvd[2];
  220. };
  221. /* POLLRDMWR Entry */
  222. struct qla83xx_minidump_entry_pollrdmwr {
  223. struct qla8xxx_minidump_entry_hdr h;
  224. uint32_t addr_1;
  225. uint32_t addr_2;
  226. uint32_t value_1;
  227. uint32_t value_2;
  228. uint32_t poll_wait;
  229. uint32_t poll_mask;
  230. uint32_t modify_mask;
  231. uint32_t data_size;
  232. };
  233. #endif