ahci.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.2"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. AHCI_CMD_RESET = (1 << 8),
  66. AHCI_CMD_CLR_BUSY = (1 << 10),
  67. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  68. board_ahci = 0,
  69. /* global controller registers */
  70. HOST_CAP = 0x00, /* host capabilities */
  71. HOST_CTL = 0x04, /* global host control */
  72. HOST_IRQ_STAT = 0x08, /* interrupt status */
  73. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  74. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  75. /* HOST_CTL bits */
  76. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  77. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  78. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  79. /* HOST_CAP bits */
  80. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  81. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  82. /* registers for each SATA port */
  83. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  84. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  85. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  86. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  87. PORT_IRQ_STAT = 0x10, /* interrupt status */
  88. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  89. PORT_CMD = 0x18, /* port command */
  90. PORT_TFDATA = 0x20, /* taskfile data */
  91. PORT_SIG = 0x24, /* device TF signature */
  92. PORT_CMD_ISSUE = 0x38, /* command issue */
  93. PORT_SCR = 0x28, /* SATA phy register block */
  94. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  95. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  96. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  97. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  98. /* PORT_IRQ_{STAT,MASK} bits */
  99. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  100. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  101. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  102. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  103. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  104. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  105. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  106. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  107. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  108. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  109. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  110. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  111. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  112. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  113. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  114. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  115. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  116. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  117. PORT_IRQ_HBUS_ERR |
  118. PORT_IRQ_HBUS_DATA_ERR |
  119. PORT_IRQ_IF_ERR,
  120. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  121. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  122. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  123. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  124. PORT_IRQ_D2H_REG_FIS,
  125. /* PORT_CMD bits */
  126. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  127. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  128. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  129. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  130. PORT_CMD_CLO = (1 << 3), /* Command list override */
  131. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  132. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  133. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  134. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  135. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  136. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  137. /* hpriv->flags bits */
  138. AHCI_FLAG_MSI = (1 << 0),
  139. };
  140. struct ahci_cmd_hdr {
  141. u32 opts;
  142. u32 status;
  143. u32 tbl_addr;
  144. u32 tbl_addr_hi;
  145. u32 reserved[4];
  146. };
  147. struct ahci_sg {
  148. u32 addr;
  149. u32 addr_hi;
  150. u32 reserved;
  151. u32 flags_size;
  152. };
  153. struct ahci_host_priv {
  154. unsigned long flags;
  155. u32 cap; /* cache of HOST_CAP register */
  156. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  157. };
  158. struct ahci_port_priv {
  159. struct ahci_cmd_hdr *cmd_slot;
  160. dma_addr_t cmd_slot_dma;
  161. void *cmd_tbl;
  162. dma_addr_t cmd_tbl_dma;
  163. struct ahci_sg *cmd_tbl_sg;
  164. void *rx_fis;
  165. dma_addr_t rx_fis_dma;
  166. };
  167. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  168. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  169. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  170. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  171. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  172. static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes);
  173. static void ahci_irq_clear(struct ata_port *ap);
  174. static void ahci_eng_timeout(struct ata_port *ap);
  175. static int ahci_port_start(struct ata_port *ap);
  176. static void ahci_port_stop(struct ata_port *ap);
  177. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  178. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  179. static u8 ahci_check_status(struct ata_port *ap);
  180. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  181. static void ahci_remove_one (struct pci_dev *pdev);
  182. static struct scsi_host_template ahci_sht = {
  183. .module = THIS_MODULE,
  184. .name = DRV_NAME,
  185. .ioctl = ata_scsi_ioctl,
  186. .queuecommand = ata_scsi_queuecmd,
  187. .eh_timed_out = ata_scsi_timed_out,
  188. .eh_strategy_handler = ata_scsi_error,
  189. .can_queue = ATA_DEF_QUEUE,
  190. .this_id = ATA_SHT_THIS_ID,
  191. .sg_tablesize = AHCI_MAX_SG,
  192. .max_sectors = ATA_MAX_SECTORS,
  193. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  194. .emulated = ATA_SHT_EMULATED,
  195. .use_clustering = AHCI_USE_CLUSTERING,
  196. .proc_name = DRV_NAME,
  197. .dma_boundary = AHCI_DMA_BOUNDARY,
  198. .slave_configure = ata_scsi_slave_config,
  199. .bios_param = ata_std_bios_param,
  200. };
  201. static const struct ata_port_operations ahci_ops = {
  202. .port_disable = ata_port_disable,
  203. .check_status = ahci_check_status,
  204. .check_altstatus = ahci_check_status,
  205. .dev_select = ata_noop_dev_select,
  206. .tf_read = ahci_tf_read,
  207. .probe_reset = ahci_probe_reset,
  208. .qc_prep = ahci_qc_prep,
  209. .qc_issue = ahci_qc_issue,
  210. .eng_timeout = ahci_eng_timeout,
  211. .irq_handler = ahci_interrupt,
  212. .irq_clear = ahci_irq_clear,
  213. .scr_read = ahci_scr_read,
  214. .scr_write = ahci_scr_write,
  215. .port_start = ahci_port_start,
  216. .port_stop = ahci_port_stop,
  217. };
  218. static const struct ata_port_info ahci_port_info[] = {
  219. /* board_ahci */
  220. {
  221. .sht = &ahci_sht,
  222. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  223. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  224. .pio_mask = 0x1f, /* pio0-4 */
  225. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  226. .port_ops = &ahci_ops,
  227. },
  228. };
  229. static const struct pci_device_id ahci_pci_tbl[] = {
  230. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  231. board_ahci }, /* ICH6 */
  232. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  233. board_ahci }, /* ICH6M */
  234. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  235. board_ahci }, /* ICH7 */
  236. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  237. board_ahci }, /* ICH7M */
  238. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  239. board_ahci }, /* ICH7R */
  240. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  241. board_ahci }, /* ULi M5288 */
  242. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  243. board_ahci }, /* ESB2 */
  244. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  245. board_ahci }, /* ESB2 */
  246. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  247. board_ahci }, /* ESB2 */
  248. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  249. board_ahci }, /* ICH7-M DH */
  250. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  251. board_ahci }, /* ICH8 */
  252. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  253. board_ahci }, /* ICH8 */
  254. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  255. board_ahci }, /* ICH8 */
  256. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  257. board_ahci }, /* ICH8M */
  258. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  259. board_ahci }, /* ICH8M */
  260. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  261. board_ahci }, /* JMicron JMB360 */
  262. { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  263. board_ahci }, /* JMicron JMB363 */
  264. { } /* terminate list */
  265. };
  266. static struct pci_driver ahci_pci_driver = {
  267. .name = DRV_NAME,
  268. .id_table = ahci_pci_tbl,
  269. .probe = ahci_init_one,
  270. .remove = ahci_remove_one,
  271. };
  272. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  273. {
  274. return base + 0x100 + (port * 0x80);
  275. }
  276. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  277. {
  278. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  279. }
  280. static int ahci_port_start(struct ata_port *ap)
  281. {
  282. struct device *dev = ap->host_set->dev;
  283. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  284. struct ahci_port_priv *pp;
  285. void __iomem *mmio = ap->host_set->mmio_base;
  286. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  287. void *mem;
  288. dma_addr_t mem_dma;
  289. int rc;
  290. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  291. if (!pp)
  292. return -ENOMEM;
  293. memset(pp, 0, sizeof(*pp));
  294. rc = ata_pad_alloc(ap, dev);
  295. if (rc) {
  296. kfree(pp);
  297. return rc;
  298. }
  299. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  300. if (!mem) {
  301. ata_pad_free(ap, dev);
  302. kfree(pp);
  303. return -ENOMEM;
  304. }
  305. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  306. /*
  307. * First item in chunk of DMA memory: 32-slot command table,
  308. * 32 bytes each in size
  309. */
  310. pp->cmd_slot = mem;
  311. pp->cmd_slot_dma = mem_dma;
  312. mem += AHCI_CMD_SLOT_SZ;
  313. mem_dma += AHCI_CMD_SLOT_SZ;
  314. /*
  315. * Second item: Received-FIS area
  316. */
  317. pp->rx_fis = mem;
  318. pp->rx_fis_dma = mem_dma;
  319. mem += AHCI_RX_FIS_SZ;
  320. mem_dma += AHCI_RX_FIS_SZ;
  321. /*
  322. * Third item: data area for storing a single command
  323. * and its scatter-gather table
  324. */
  325. pp->cmd_tbl = mem;
  326. pp->cmd_tbl_dma = mem_dma;
  327. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  328. ap->private_data = pp;
  329. if (hpriv->cap & HOST_CAP_64)
  330. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  331. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  332. readl(port_mmio + PORT_LST_ADDR); /* flush */
  333. if (hpriv->cap & HOST_CAP_64)
  334. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  335. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  336. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  337. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  338. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  339. PORT_CMD_START, port_mmio + PORT_CMD);
  340. readl(port_mmio + PORT_CMD); /* flush */
  341. return 0;
  342. }
  343. static void ahci_port_stop(struct ata_port *ap)
  344. {
  345. struct device *dev = ap->host_set->dev;
  346. struct ahci_port_priv *pp = ap->private_data;
  347. void __iomem *mmio = ap->host_set->mmio_base;
  348. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  349. u32 tmp;
  350. tmp = readl(port_mmio + PORT_CMD);
  351. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  352. writel(tmp, port_mmio + PORT_CMD);
  353. readl(port_mmio + PORT_CMD); /* flush */
  354. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  355. * this is slightly incorrect.
  356. */
  357. msleep(500);
  358. ap->private_data = NULL;
  359. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  360. pp->cmd_slot, pp->cmd_slot_dma);
  361. ata_pad_free(ap, dev);
  362. kfree(pp);
  363. }
  364. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  365. {
  366. unsigned int sc_reg;
  367. switch (sc_reg_in) {
  368. case SCR_STATUS: sc_reg = 0; break;
  369. case SCR_CONTROL: sc_reg = 1; break;
  370. case SCR_ERROR: sc_reg = 2; break;
  371. case SCR_ACTIVE: sc_reg = 3; break;
  372. default:
  373. return 0xffffffffU;
  374. }
  375. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  376. }
  377. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  378. u32 val)
  379. {
  380. unsigned int sc_reg;
  381. switch (sc_reg_in) {
  382. case SCR_STATUS: sc_reg = 0; break;
  383. case SCR_CONTROL: sc_reg = 1; break;
  384. case SCR_ERROR: sc_reg = 2; break;
  385. case SCR_ACTIVE: sc_reg = 3; break;
  386. default:
  387. return;
  388. }
  389. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  390. }
  391. static int ahci_stop_engine(struct ata_port *ap)
  392. {
  393. void __iomem *mmio = ap->host_set->mmio_base;
  394. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  395. int work;
  396. u32 tmp;
  397. tmp = readl(port_mmio + PORT_CMD);
  398. tmp &= ~PORT_CMD_START;
  399. writel(tmp, port_mmio + PORT_CMD);
  400. /* wait for engine to stop. TODO: this could be
  401. * as long as 500 msec
  402. */
  403. work = 1000;
  404. while (work-- > 0) {
  405. tmp = readl(port_mmio + PORT_CMD);
  406. if ((tmp & PORT_CMD_LIST_ON) == 0)
  407. return 0;
  408. udelay(10);
  409. }
  410. return -EIO;
  411. }
  412. static void ahci_start_engine(struct ata_port *ap)
  413. {
  414. void __iomem *mmio = ap->host_set->mmio_base;
  415. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  416. u32 tmp;
  417. tmp = readl(port_mmio + PORT_CMD);
  418. tmp |= PORT_CMD_START;
  419. writel(tmp, port_mmio + PORT_CMD);
  420. readl(port_mmio + PORT_CMD); /* flush */
  421. }
  422. static unsigned int ahci_dev_classify(struct ata_port *ap)
  423. {
  424. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  425. struct ata_taskfile tf;
  426. u32 tmp;
  427. tmp = readl(port_mmio + PORT_SIG);
  428. tf.lbah = (tmp >> 24) & 0xff;
  429. tf.lbam = (tmp >> 16) & 0xff;
  430. tf.lbal = (tmp >> 8) & 0xff;
  431. tf.nsect = (tmp) & 0xff;
  432. return ata_dev_classify(&tf);
  433. }
  434. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, u32 opts)
  435. {
  436. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  437. pp->cmd_slot[0].status = 0;
  438. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  439. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  440. }
  441. static int ahci_hardreset(struct ata_port *ap, int verbose, unsigned int *class)
  442. {
  443. int rc;
  444. DPRINTK("ENTER\n");
  445. ahci_stop_engine(ap);
  446. rc = sata_std_hardreset(ap, verbose, class);
  447. ahci_start_engine(ap);
  448. if (rc == 0)
  449. *class = ahci_dev_classify(ap);
  450. if (*class == ATA_DEV_UNKNOWN)
  451. *class = ATA_DEV_NONE;
  452. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  453. return rc;
  454. }
  455. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  456. {
  457. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  458. u32 new_tmp, tmp;
  459. ata_std_postreset(ap, class);
  460. /* Make sure port's ATAPI bit is set appropriately */
  461. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  462. if (*class == ATA_DEV_ATAPI)
  463. new_tmp |= PORT_CMD_ATAPI;
  464. else
  465. new_tmp &= ~PORT_CMD_ATAPI;
  466. if (new_tmp != tmp) {
  467. writel(new_tmp, port_mmio + PORT_CMD);
  468. readl(port_mmio + PORT_CMD); /* flush */
  469. }
  470. }
  471. static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes)
  472. {
  473. return ata_drive_probe_reset(ap, NULL, NULL, ahci_hardreset,
  474. ahci_postreset, classes);
  475. }
  476. static u8 ahci_check_status(struct ata_port *ap)
  477. {
  478. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  479. return readl(mmio + PORT_TFDATA) & 0xFF;
  480. }
  481. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  482. {
  483. struct ahci_port_priv *pp = ap->private_data;
  484. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  485. ata_tf_from_fis(d2h_fis, tf);
  486. }
  487. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  488. {
  489. struct ahci_port_priv *pp = qc->ap->private_data;
  490. struct scatterlist *sg;
  491. struct ahci_sg *ahci_sg;
  492. unsigned int n_sg = 0;
  493. VPRINTK("ENTER\n");
  494. /*
  495. * Next, the S/G list.
  496. */
  497. ahci_sg = pp->cmd_tbl_sg;
  498. ata_for_each_sg(sg, qc) {
  499. dma_addr_t addr = sg_dma_address(sg);
  500. u32 sg_len = sg_dma_len(sg);
  501. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  502. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  503. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  504. ahci_sg++;
  505. n_sg++;
  506. }
  507. return n_sg;
  508. }
  509. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  510. {
  511. struct ata_port *ap = qc->ap;
  512. struct ahci_port_priv *pp = ap->private_data;
  513. int is_atapi = is_atapi_taskfile(&qc->tf);
  514. u32 opts;
  515. const u32 cmd_fis_len = 5; /* five dwords */
  516. unsigned int n_elem;
  517. /*
  518. * Fill in command table information. First, the header,
  519. * a SATA Register - Host to Device command FIS.
  520. */
  521. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  522. if (is_atapi) {
  523. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  524. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb,
  525. qc->dev->cdb_len);
  526. }
  527. n_elem = 0;
  528. if (qc->flags & ATA_QCFLAG_DMAMAP)
  529. n_elem = ahci_fill_sg(qc);
  530. /*
  531. * Fill in command slot information.
  532. */
  533. opts = cmd_fis_len | n_elem << 16;
  534. if (qc->tf.flags & ATA_TFLAG_WRITE)
  535. opts |= AHCI_CMD_WRITE;
  536. if (is_atapi)
  537. opts |= AHCI_CMD_ATAPI;
  538. ahci_fill_cmd_slot(pp, opts);
  539. }
  540. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  541. {
  542. void __iomem *mmio = ap->host_set->mmio_base;
  543. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  544. u32 tmp;
  545. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  546. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  547. printk(KERN_WARNING "ata%u: port reset, "
  548. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  549. ap->id,
  550. irq_stat,
  551. readl(mmio + HOST_IRQ_STAT),
  552. readl(port_mmio + PORT_IRQ_STAT),
  553. readl(port_mmio + PORT_CMD),
  554. readl(port_mmio + PORT_TFDATA),
  555. readl(port_mmio + PORT_SCR_STAT),
  556. readl(port_mmio + PORT_SCR_ERR));
  557. /* stop DMA */
  558. ahci_stop_engine(ap);
  559. /* clear SATA phy error, if any */
  560. tmp = readl(port_mmio + PORT_SCR_ERR);
  561. writel(tmp, port_mmio + PORT_SCR_ERR);
  562. /* if DRQ/BSY is set, device needs to be reset.
  563. * if so, issue COMRESET
  564. */
  565. tmp = readl(port_mmio + PORT_TFDATA);
  566. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  567. writel(0x301, port_mmio + PORT_SCR_CTL);
  568. readl(port_mmio + PORT_SCR_CTL); /* flush */
  569. udelay(10);
  570. writel(0x300, port_mmio + PORT_SCR_CTL);
  571. readl(port_mmio + PORT_SCR_CTL); /* flush */
  572. }
  573. /* re-start DMA */
  574. ahci_start_engine(ap);
  575. }
  576. static void ahci_eng_timeout(struct ata_port *ap)
  577. {
  578. struct ata_host_set *host_set = ap->host_set;
  579. void __iomem *mmio = host_set->mmio_base;
  580. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  581. struct ata_queued_cmd *qc;
  582. unsigned long flags;
  583. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  584. spin_lock_irqsave(&host_set->lock, flags);
  585. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  586. qc = ata_qc_from_tag(ap, ap->active_tag);
  587. qc->err_mask |= AC_ERR_TIMEOUT;
  588. spin_unlock_irqrestore(&host_set->lock, flags);
  589. ata_eh_qc_complete(qc);
  590. }
  591. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  592. {
  593. void __iomem *mmio = ap->host_set->mmio_base;
  594. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  595. u32 status, serr, ci;
  596. serr = readl(port_mmio + PORT_SCR_ERR);
  597. writel(serr, port_mmio + PORT_SCR_ERR);
  598. status = readl(port_mmio + PORT_IRQ_STAT);
  599. writel(status, port_mmio + PORT_IRQ_STAT);
  600. ci = readl(port_mmio + PORT_CMD_ISSUE);
  601. if (likely((ci & 0x1) == 0)) {
  602. if (qc) {
  603. WARN_ON(qc->err_mask);
  604. ata_qc_complete(qc);
  605. qc = NULL;
  606. }
  607. }
  608. if (status & PORT_IRQ_FATAL) {
  609. unsigned int err_mask;
  610. if (status & PORT_IRQ_TF_ERR)
  611. err_mask = AC_ERR_DEV;
  612. else if (status & PORT_IRQ_IF_ERR)
  613. err_mask = AC_ERR_ATA_BUS;
  614. else
  615. err_mask = AC_ERR_HOST_BUS;
  616. /* command processing has stopped due to error; restart */
  617. ahci_restart_port(ap, status);
  618. if (qc) {
  619. qc->err_mask |= err_mask;
  620. ata_qc_complete(qc);
  621. }
  622. }
  623. return 1;
  624. }
  625. static void ahci_irq_clear(struct ata_port *ap)
  626. {
  627. /* TODO */
  628. }
  629. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  630. {
  631. struct ata_host_set *host_set = dev_instance;
  632. struct ahci_host_priv *hpriv;
  633. unsigned int i, handled = 0;
  634. void __iomem *mmio;
  635. u32 irq_stat, irq_ack = 0;
  636. VPRINTK("ENTER\n");
  637. hpriv = host_set->private_data;
  638. mmio = host_set->mmio_base;
  639. /* sigh. 0xffffffff is a valid return from h/w */
  640. irq_stat = readl(mmio + HOST_IRQ_STAT);
  641. irq_stat &= hpriv->port_map;
  642. if (!irq_stat)
  643. return IRQ_NONE;
  644. spin_lock(&host_set->lock);
  645. for (i = 0; i < host_set->n_ports; i++) {
  646. struct ata_port *ap;
  647. if (!(irq_stat & (1 << i)))
  648. continue;
  649. ap = host_set->ports[i];
  650. if (ap) {
  651. struct ata_queued_cmd *qc;
  652. qc = ata_qc_from_tag(ap, ap->active_tag);
  653. if (!ahci_host_intr(ap, qc))
  654. if (ata_ratelimit()) {
  655. struct pci_dev *pdev =
  656. to_pci_dev(ap->host_set->dev);
  657. dev_printk(KERN_WARNING, &pdev->dev,
  658. "unhandled interrupt on port %u\n",
  659. i);
  660. }
  661. VPRINTK("port %u\n", i);
  662. } else {
  663. VPRINTK("port %u (no irq)\n", i);
  664. if (ata_ratelimit()) {
  665. struct pci_dev *pdev =
  666. to_pci_dev(ap->host_set->dev);
  667. dev_printk(KERN_WARNING, &pdev->dev,
  668. "interrupt on disabled port %u\n", i);
  669. }
  670. }
  671. irq_ack |= (1 << i);
  672. }
  673. if (irq_ack) {
  674. writel(irq_ack, mmio + HOST_IRQ_STAT);
  675. handled = 1;
  676. }
  677. spin_unlock(&host_set->lock);
  678. VPRINTK("EXIT\n");
  679. return IRQ_RETVAL(handled);
  680. }
  681. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  682. {
  683. struct ata_port *ap = qc->ap;
  684. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  685. writel(1, port_mmio + PORT_CMD_ISSUE);
  686. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  687. return 0;
  688. }
  689. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  690. unsigned int port_idx)
  691. {
  692. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  693. base = ahci_port_base_ul(base, port_idx);
  694. VPRINTK("base now==0x%lx\n", base);
  695. port->cmd_addr = base;
  696. port->scr_addr = base + PORT_SCR;
  697. VPRINTK("EXIT\n");
  698. }
  699. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  700. {
  701. struct ahci_host_priv *hpriv = probe_ent->private_data;
  702. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  703. void __iomem *mmio = probe_ent->mmio_base;
  704. u32 tmp, cap_save;
  705. unsigned int i, j, using_dac;
  706. int rc;
  707. void __iomem *port_mmio;
  708. cap_save = readl(mmio + HOST_CAP);
  709. cap_save &= ( (1<<28) | (1<<17) );
  710. cap_save |= (1 << 27);
  711. /* global controller reset */
  712. tmp = readl(mmio + HOST_CTL);
  713. if ((tmp & HOST_RESET) == 0) {
  714. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  715. readl(mmio + HOST_CTL); /* flush */
  716. }
  717. /* reset must complete within 1 second, or
  718. * the hardware should be considered fried.
  719. */
  720. ssleep(1);
  721. tmp = readl(mmio + HOST_CTL);
  722. if (tmp & HOST_RESET) {
  723. dev_printk(KERN_ERR, &pdev->dev,
  724. "controller reset failed (0x%x)\n", tmp);
  725. return -EIO;
  726. }
  727. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  728. (void) readl(mmio + HOST_CTL); /* flush */
  729. writel(cap_save, mmio + HOST_CAP);
  730. writel(0xf, mmio + HOST_PORTS_IMPL);
  731. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  732. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  733. u16 tmp16;
  734. pci_read_config_word(pdev, 0x92, &tmp16);
  735. tmp16 |= 0xf;
  736. pci_write_config_word(pdev, 0x92, tmp16);
  737. }
  738. hpriv->cap = readl(mmio + HOST_CAP);
  739. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  740. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  741. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  742. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  743. using_dac = hpriv->cap & HOST_CAP_64;
  744. if (using_dac &&
  745. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  746. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  747. if (rc) {
  748. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  749. if (rc) {
  750. dev_printk(KERN_ERR, &pdev->dev,
  751. "64-bit DMA enable failed\n");
  752. return rc;
  753. }
  754. }
  755. } else {
  756. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  757. if (rc) {
  758. dev_printk(KERN_ERR, &pdev->dev,
  759. "32-bit DMA enable failed\n");
  760. return rc;
  761. }
  762. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  763. if (rc) {
  764. dev_printk(KERN_ERR, &pdev->dev,
  765. "32-bit consistent DMA enable failed\n");
  766. return rc;
  767. }
  768. }
  769. for (i = 0; i < probe_ent->n_ports; i++) {
  770. #if 0 /* BIOSen initialize this incorrectly */
  771. if (!(hpriv->port_map & (1 << i)))
  772. continue;
  773. #endif
  774. port_mmio = ahci_port_base(mmio, i);
  775. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  776. ahci_setup_port(&probe_ent->port[i],
  777. (unsigned long) mmio, i);
  778. /* make sure port is not active */
  779. tmp = readl(port_mmio + PORT_CMD);
  780. VPRINTK("PORT_CMD 0x%x\n", tmp);
  781. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  782. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  783. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  784. PORT_CMD_FIS_RX | PORT_CMD_START);
  785. writel(tmp, port_mmio + PORT_CMD);
  786. readl(port_mmio + PORT_CMD); /* flush */
  787. /* spec says 500 msecs for each bit, so
  788. * this is slightly incorrect.
  789. */
  790. msleep(500);
  791. }
  792. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  793. j = 0;
  794. while (j < 100) {
  795. msleep(10);
  796. tmp = readl(port_mmio + PORT_SCR_STAT);
  797. if ((tmp & 0xf) == 0x3)
  798. break;
  799. j++;
  800. }
  801. tmp = readl(port_mmio + PORT_SCR_ERR);
  802. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  803. writel(tmp, port_mmio + PORT_SCR_ERR);
  804. /* ack any pending irq events for this port */
  805. tmp = readl(port_mmio + PORT_IRQ_STAT);
  806. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  807. if (tmp)
  808. writel(tmp, port_mmio + PORT_IRQ_STAT);
  809. writel(1 << i, mmio + HOST_IRQ_STAT);
  810. /* set irq mask (enables interrupts) */
  811. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  812. }
  813. tmp = readl(mmio + HOST_CTL);
  814. VPRINTK("HOST_CTL 0x%x\n", tmp);
  815. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  816. tmp = readl(mmio + HOST_CTL);
  817. VPRINTK("HOST_CTL 0x%x\n", tmp);
  818. pci_set_master(pdev);
  819. return 0;
  820. }
  821. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  822. {
  823. struct ahci_host_priv *hpriv = probe_ent->private_data;
  824. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  825. void __iomem *mmio = probe_ent->mmio_base;
  826. u32 vers, cap, impl, speed;
  827. const char *speed_s;
  828. u16 cc;
  829. const char *scc_s;
  830. vers = readl(mmio + HOST_VERSION);
  831. cap = hpriv->cap;
  832. impl = hpriv->port_map;
  833. speed = (cap >> 20) & 0xf;
  834. if (speed == 1)
  835. speed_s = "1.5";
  836. else if (speed == 2)
  837. speed_s = "3";
  838. else
  839. speed_s = "?";
  840. pci_read_config_word(pdev, 0x0a, &cc);
  841. if (cc == 0x0101)
  842. scc_s = "IDE";
  843. else if (cc == 0x0106)
  844. scc_s = "SATA";
  845. else if (cc == 0x0104)
  846. scc_s = "RAID";
  847. else
  848. scc_s = "unknown";
  849. dev_printk(KERN_INFO, &pdev->dev,
  850. "AHCI %02x%02x.%02x%02x "
  851. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  852. ,
  853. (vers >> 24) & 0xff,
  854. (vers >> 16) & 0xff,
  855. (vers >> 8) & 0xff,
  856. vers & 0xff,
  857. ((cap >> 8) & 0x1f) + 1,
  858. (cap & 0x1f) + 1,
  859. speed_s,
  860. impl,
  861. scc_s);
  862. dev_printk(KERN_INFO, &pdev->dev,
  863. "flags: "
  864. "%s%s%s%s%s%s"
  865. "%s%s%s%s%s%s%s\n"
  866. ,
  867. cap & (1 << 31) ? "64bit " : "",
  868. cap & (1 << 30) ? "ncq " : "",
  869. cap & (1 << 28) ? "ilck " : "",
  870. cap & (1 << 27) ? "stag " : "",
  871. cap & (1 << 26) ? "pm " : "",
  872. cap & (1 << 25) ? "led " : "",
  873. cap & (1 << 24) ? "clo " : "",
  874. cap & (1 << 19) ? "nz " : "",
  875. cap & (1 << 18) ? "only " : "",
  876. cap & (1 << 17) ? "pmp " : "",
  877. cap & (1 << 15) ? "pio " : "",
  878. cap & (1 << 14) ? "slum " : "",
  879. cap & (1 << 13) ? "part " : ""
  880. );
  881. }
  882. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  883. {
  884. static int printed_version;
  885. struct ata_probe_ent *probe_ent = NULL;
  886. struct ahci_host_priv *hpriv;
  887. unsigned long base;
  888. void __iomem *mmio_base;
  889. unsigned int board_idx = (unsigned int) ent->driver_data;
  890. int have_msi, pci_dev_busy = 0;
  891. int rc;
  892. VPRINTK("ENTER\n");
  893. if (!printed_version++)
  894. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  895. rc = pci_enable_device(pdev);
  896. if (rc)
  897. return rc;
  898. rc = pci_request_regions(pdev, DRV_NAME);
  899. if (rc) {
  900. pci_dev_busy = 1;
  901. goto err_out;
  902. }
  903. if (pci_enable_msi(pdev) == 0)
  904. have_msi = 1;
  905. else {
  906. pci_intx(pdev, 1);
  907. have_msi = 0;
  908. }
  909. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  910. if (probe_ent == NULL) {
  911. rc = -ENOMEM;
  912. goto err_out_msi;
  913. }
  914. memset(probe_ent, 0, sizeof(*probe_ent));
  915. probe_ent->dev = pci_dev_to_dev(pdev);
  916. INIT_LIST_HEAD(&probe_ent->node);
  917. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  918. if (mmio_base == NULL) {
  919. rc = -ENOMEM;
  920. goto err_out_free_ent;
  921. }
  922. base = (unsigned long) mmio_base;
  923. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  924. if (!hpriv) {
  925. rc = -ENOMEM;
  926. goto err_out_iounmap;
  927. }
  928. memset(hpriv, 0, sizeof(*hpriv));
  929. probe_ent->sht = ahci_port_info[board_idx].sht;
  930. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  931. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  932. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  933. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  934. probe_ent->irq = pdev->irq;
  935. probe_ent->irq_flags = SA_SHIRQ;
  936. probe_ent->mmio_base = mmio_base;
  937. probe_ent->private_data = hpriv;
  938. if (have_msi)
  939. hpriv->flags |= AHCI_FLAG_MSI;
  940. /* JMicron-specific fixup: make sure we're in AHCI mode */
  941. if (pdev->vendor == 0x197b)
  942. pci_write_config_byte(pdev, 0x41, 0xa1);
  943. /* initialize adapter */
  944. rc = ahci_host_init(probe_ent);
  945. if (rc)
  946. goto err_out_hpriv;
  947. ahci_print_info(probe_ent);
  948. /* FIXME: check ata_device_add return value */
  949. ata_device_add(probe_ent);
  950. kfree(probe_ent);
  951. return 0;
  952. err_out_hpriv:
  953. kfree(hpriv);
  954. err_out_iounmap:
  955. pci_iounmap(pdev, mmio_base);
  956. err_out_free_ent:
  957. kfree(probe_ent);
  958. err_out_msi:
  959. if (have_msi)
  960. pci_disable_msi(pdev);
  961. else
  962. pci_intx(pdev, 0);
  963. pci_release_regions(pdev);
  964. err_out:
  965. if (!pci_dev_busy)
  966. pci_disable_device(pdev);
  967. return rc;
  968. }
  969. static void ahci_remove_one (struct pci_dev *pdev)
  970. {
  971. struct device *dev = pci_dev_to_dev(pdev);
  972. struct ata_host_set *host_set = dev_get_drvdata(dev);
  973. struct ahci_host_priv *hpriv = host_set->private_data;
  974. struct ata_port *ap;
  975. unsigned int i;
  976. int have_msi;
  977. for (i = 0; i < host_set->n_ports; i++) {
  978. ap = host_set->ports[i];
  979. scsi_remove_host(ap->host);
  980. }
  981. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  982. free_irq(host_set->irq, host_set);
  983. for (i = 0; i < host_set->n_ports; i++) {
  984. ap = host_set->ports[i];
  985. ata_scsi_release(ap->host);
  986. scsi_host_put(ap->host);
  987. }
  988. kfree(hpriv);
  989. pci_iounmap(pdev, host_set->mmio_base);
  990. kfree(host_set);
  991. if (have_msi)
  992. pci_disable_msi(pdev);
  993. else
  994. pci_intx(pdev, 0);
  995. pci_release_regions(pdev);
  996. pci_disable_device(pdev);
  997. dev_set_drvdata(dev, NULL);
  998. }
  999. static int __init ahci_init(void)
  1000. {
  1001. return pci_module_init(&ahci_pci_driver);
  1002. }
  1003. static void __exit ahci_exit(void)
  1004. {
  1005. pci_unregister_driver(&ahci_pci_driver);
  1006. }
  1007. MODULE_AUTHOR("Jeff Garzik");
  1008. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1009. MODULE_LICENSE("GPL");
  1010. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1011. MODULE_VERSION(DRV_VERSION);
  1012. module_init(ahci_init);
  1013. module_exit(ahci_exit);