atombios_encoders.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  34. static u8
  35. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  36. {
  37. u8 backlight_level;
  38. u32 bios_2_scratch;
  39. if (rdev->family >= CHIP_R600)
  40. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  41. else
  42. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  43. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  44. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  45. return backlight_level;
  46. }
  47. static void
  48. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  49. u8 backlight_level)
  50. {
  51. u32 bios_2_scratch;
  52. if (rdev->family >= CHIP_R600)
  53. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  54. else
  55. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  56. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  57. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  58. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  59. if (rdev->family >= CHIP_R600)
  60. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  61. else
  62. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  63. }
  64. void
  65. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  66. {
  67. struct drm_encoder *encoder = &radeon_encoder->base;
  68. struct drm_device *dev = radeon_encoder->base.dev;
  69. struct radeon_device *rdev = dev->dev_private;
  70. struct radeon_encoder_atom_dig *dig;
  71. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  72. int index;
  73. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  74. return;
  75. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  76. radeon_encoder->enc_priv) {
  77. dig = radeon_encoder->enc_priv;
  78. dig->backlight_level = level;
  79. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  80. switch (radeon_encoder->encoder_id) {
  81. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  82. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  83. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  84. if (dig->backlight_level == 0) {
  85. args.ucAction = ATOM_LCD_BLOFF;
  86. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  87. } else {
  88. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  89. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  90. args.ucAction = ATOM_LCD_BLON;
  91. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  92. }
  93. break;
  94. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  95. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  96. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  97. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  98. if (dig->backlight_level == 0)
  99. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  100. else {
  101. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  102. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  103. }
  104. break;
  105. default:
  106. break;
  107. }
  108. }
  109. }
  110. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  111. {
  112. u8 level;
  113. /* Convert brightness to hardware level */
  114. if (bd->props.brightness < 0)
  115. level = 0;
  116. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  117. level = RADEON_MAX_BL_LEVEL;
  118. else
  119. level = bd->props.brightness;
  120. return level;
  121. }
  122. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  123. {
  124. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  125. struct radeon_encoder *radeon_encoder = pdata->encoder;
  126. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  127. return 0;
  128. }
  129. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  130. {
  131. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  132. struct radeon_encoder *radeon_encoder = pdata->encoder;
  133. struct drm_device *dev = radeon_encoder->base.dev;
  134. struct radeon_device *rdev = dev->dev_private;
  135. return radeon_atom_get_backlight_level_from_reg(rdev);
  136. }
  137. static const struct backlight_ops radeon_atom_backlight_ops = {
  138. .get_brightness = radeon_atom_backlight_get_brightness,
  139. .update_status = radeon_atom_backlight_update_status,
  140. };
  141. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  142. struct drm_connector *drm_connector)
  143. {
  144. struct drm_device *dev = radeon_encoder->base.dev;
  145. struct radeon_device *rdev = dev->dev_private;
  146. struct backlight_device *bd;
  147. struct backlight_properties props;
  148. struct radeon_backlight_privdata *pdata;
  149. struct radeon_encoder_atom_dig *dig;
  150. u8 backlight_level;
  151. if (!radeon_encoder->enc_priv)
  152. return;
  153. if (!rdev->is_atom_bios)
  154. return;
  155. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  156. return;
  157. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  158. if (!pdata) {
  159. DRM_ERROR("Memory allocation failed\n");
  160. goto error;
  161. }
  162. memset(&props, 0, sizeof(props));
  163. props.max_brightness = RADEON_MAX_BL_LEVEL;
  164. props.type = BACKLIGHT_RAW;
  165. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  166. pdata, &radeon_atom_backlight_ops, &props);
  167. if (IS_ERR(bd)) {
  168. DRM_ERROR("Backlight registration failed\n");
  169. goto error;
  170. }
  171. pdata->encoder = radeon_encoder;
  172. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  173. dig = radeon_encoder->enc_priv;
  174. dig->bl_dev = bd;
  175. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  176. bd->props.power = FB_BLANK_UNBLANK;
  177. backlight_update_status(bd);
  178. DRM_INFO("radeon atom DIG backlight initialized\n");
  179. return;
  180. error:
  181. kfree(pdata);
  182. return;
  183. }
  184. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  185. {
  186. struct drm_device *dev = radeon_encoder->base.dev;
  187. struct radeon_device *rdev = dev->dev_private;
  188. struct backlight_device *bd = NULL;
  189. struct radeon_encoder_atom_dig *dig;
  190. if (!radeon_encoder->enc_priv)
  191. return;
  192. if (!rdev->is_atom_bios)
  193. return;
  194. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  195. return;
  196. dig = radeon_encoder->enc_priv;
  197. bd = dig->bl_dev;
  198. dig->bl_dev = NULL;
  199. if (bd) {
  200. struct radeon_legacy_backlight_privdata *pdata;
  201. pdata = bl_get_data(bd);
  202. backlight_device_unregister(bd);
  203. kfree(pdata);
  204. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  205. }
  206. }
  207. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  208. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  209. {
  210. }
  211. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  212. {
  213. }
  214. #endif
  215. /* evil but including atombios.h is much worse */
  216. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  217. struct drm_display_mode *mode);
  218. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  219. {
  220. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  221. switch (radeon_encoder->encoder_id) {
  222. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  223. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  224. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  225. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  226. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  227. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  228. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  229. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  230. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  231. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  232. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  233. return true;
  234. default:
  235. return false;
  236. }
  237. }
  238. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  239. const struct drm_display_mode *mode,
  240. struct drm_display_mode *adjusted_mode)
  241. {
  242. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  243. struct drm_device *dev = encoder->dev;
  244. struct radeon_device *rdev = dev->dev_private;
  245. /* set the active encoder to connector routing */
  246. radeon_encoder_set_active_device(encoder);
  247. drm_mode_set_crtcinfo(adjusted_mode, 0);
  248. /* hw bug */
  249. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  250. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  251. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  252. /* get the native mode for LVDS */
  253. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  254. radeon_panel_mode_fixup(encoder, adjusted_mode);
  255. /* get the native mode for TV */
  256. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  257. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  258. if (tv_dac) {
  259. if (tv_dac->tv_std == TV_STD_NTSC ||
  260. tv_dac->tv_std == TV_STD_NTSC_J ||
  261. tv_dac->tv_std == TV_STD_PAL_M)
  262. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  263. else
  264. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  265. }
  266. }
  267. if (ASIC_IS_DCE3(rdev) &&
  268. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  269. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  270. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  271. radeon_dp_set_link_config(connector, mode);
  272. }
  273. return true;
  274. }
  275. static void
  276. atombios_dac_setup(struct drm_encoder *encoder, int action)
  277. {
  278. struct drm_device *dev = encoder->dev;
  279. struct radeon_device *rdev = dev->dev_private;
  280. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  281. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  282. int index = 0;
  283. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  284. memset(&args, 0, sizeof(args));
  285. switch (radeon_encoder->encoder_id) {
  286. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  287. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  288. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  289. break;
  290. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  291. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  292. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  293. break;
  294. }
  295. args.ucAction = action;
  296. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  297. args.ucDacStandard = ATOM_DAC1_PS2;
  298. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  299. args.ucDacStandard = ATOM_DAC1_CV;
  300. else {
  301. switch (dac_info->tv_std) {
  302. case TV_STD_PAL:
  303. case TV_STD_PAL_M:
  304. case TV_STD_SCART_PAL:
  305. case TV_STD_SECAM:
  306. case TV_STD_PAL_CN:
  307. args.ucDacStandard = ATOM_DAC1_PAL;
  308. break;
  309. case TV_STD_NTSC:
  310. case TV_STD_NTSC_J:
  311. case TV_STD_PAL_60:
  312. default:
  313. args.ucDacStandard = ATOM_DAC1_NTSC;
  314. break;
  315. }
  316. }
  317. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  318. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  319. }
  320. static void
  321. atombios_tv_setup(struct drm_encoder *encoder, int action)
  322. {
  323. struct drm_device *dev = encoder->dev;
  324. struct radeon_device *rdev = dev->dev_private;
  325. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  326. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  327. int index = 0;
  328. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  329. memset(&args, 0, sizeof(args));
  330. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  331. args.sTVEncoder.ucAction = action;
  332. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  333. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  334. else {
  335. switch (dac_info->tv_std) {
  336. case TV_STD_NTSC:
  337. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  338. break;
  339. case TV_STD_PAL:
  340. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  341. break;
  342. case TV_STD_PAL_M:
  343. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  344. break;
  345. case TV_STD_PAL_60:
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  347. break;
  348. case TV_STD_NTSC_J:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  350. break;
  351. case TV_STD_SCART_PAL:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  353. break;
  354. case TV_STD_SECAM:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  356. break;
  357. case TV_STD_PAL_CN:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  359. break;
  360. default:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  362. break;
  363. }
  364. }
  365. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  366. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  367. }
  368. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  369. {
  370. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  371. int bpc = 8;
  372. if (connector)
  373. bpc = radeon_get_monitor_bpc(connector);
  374. switch (bpc) {
  375. case 0:
  376. return PANEL_BPC_UNDEFINE;
  377. case 6:
  378. return PANEL_6BIT_PER_COLOR;
  379. case 8:
  380. default:
  381. return PANEL_8BIT_PER_COLOR;
  382. case 10:
  383. return PANEL_10BIT_PER_COLOR;
  384. case 12:
  385. return PANEL_12BIT_PER_COLOR;
  386. case 16:
  387. return PANEL_16BIT_PER_COLOR;
  388. }
  389. }
  390. union dvo_encoder_control {
  391. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  392. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  393. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  394. };
  395. void
  396. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  397. {
  398. struct drm_device *dev = encoder->dev;
  399. struct radeon_device *rdev = dev->dev_private;
  400. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  401. union dvo_encoder_control args;
  402. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  403. uint8_t frev, crev;
  404. memset(&args, 0, sizeof(args));
  405. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  406. return;
  407. /* some R4xx chips have the wrong frev */
  408. if (rdev->family <= CHIP_RV410)
  409. frev = 1;
  410. switch (frev) {
  411. case 1:
  412. switch (crev) {
  413. case 1:
  414. /* R4xx, R5xx */
  415. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  416. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  417. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  418. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  419. break;
  420. case 2:
  421. /* RS600/690/740 */
  422. args.dvo.sDVOEncoder.ucAction = action;
  423. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  424. /* DFP1, CRT1, TV1 depending on the type of port */
  425. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  426. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  427. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  428. break;
  429. case 3:
  430. /* R6xx */
  431. args.dvo_v3.ucAction = action;
  432. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  433. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  434. break;
  435. default:
  436. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  437. break;
  438. }
  439. break;
  440. default:
  441. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  442. break;
  443. }
  444. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  445. }
  446. union lvds_encoder_control {
  447. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  448. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  449. };
  450. void
  451. atombios_digital_setup(struct drm_encoder *encoder, int action)
  452. {
  453. struct drm_device *dev = encoder->dev;
  454. struct radeon_device *rdev = dev->dev_private;
  455. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  456. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  457. union lvds_encoder_control args;
  458. int index = 0;
  459. int hdmi_detected = 0;
  460. uint8_t frev, crev;
  461. if (!dig)
  462. return;
  463. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  464. hdmi_detected = 1;
  465. memset(&args, 0, sizeof(args));
  466. switch (radeon_encoder->encoder_id) {
  467. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  468. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  469. break;
  470. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  471. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  472. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  473. break;
  474. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  475. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  476. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  477. else
  478. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  479. break;
  480. }
  481. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  482. return;
  483. switch (frev) {
  484. case 1:
  485. case 2:
  486. switch (crev) {
  487. case 1:
  488. args.v1.ucMisc = 0;
  489. args.v1.ucAction = action;
  490. if (hdmi_detected)
  491. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  492. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  493. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  494. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  495. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  496. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  497. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  498. } else {
  499. if (dig->linkb)
  500. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  501. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  502. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  503. /*if (pScrn->rgbBits == 8) */
  504. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  505. }
  506. break;
  507. case 2:
  508. case 3:
  509. args.v2.ucMisc = 0;
  510. args.v2.ucAction = action;
  511. if (crev == 3) {
  512. if (dig->coherent_mode)
  513. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  514. }
  515. if (hdmi_detected)
  516. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  517. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  518. args.v2.ucTruncate = 0;
  519. args.v2.ucSpatial = 0;
  520. args.v2.ucTemporal = 0;
  521. args.v2.ucFRC = 0;
  522. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  523. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  524. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  525. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  526. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  527. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  528. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  529. }
  530. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  531. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  532. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  533. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  534. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  535. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  536. }
  537. } else {
  538. if (dig->linkb)
  539. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  540. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  541. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  542. }
  543. break;
  544. default:
  545. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  546. break;
  547. }
  548. break;
  549. default:
  550. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  551. break;
  552. }
  553. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  554. }
  555. int
  556. atombios_get_encoder_mode(struct drm_encoder *encoder)
  557. {
  558. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  559. struct drm_connector *connector;
  560. struct radeon_connector *radeon_connector;
  561. struct radeon_connector_atom_dig *dig_connector;
  562. /* dp bridges are always DP */
  563. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  564. return ATOM_ENCODER_MODE_DP;
  565. /* DVO is always DVO */
  566. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  567. return ATOM_ENCODER_MODE_DVO;
  568. connector = radeon_get_connector_for_encoder(encoder);
  569. /* if we don't have an active device yet, just use one of
  570. * the connectors tied to the encoder.
  571. */
  572. if (!connector)
  573. connector = radeon_get_connector_for_encoder_init(encoder);
  574. radeon_connector = to_radeon_connector(connector);
  575. switch (connector->connector_type) {
  576. case DRM_MODE_CONNECTOR_DVII:
  577. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  578. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  579. radeon_audio)
  580. return ATOM_ENCODER_MODE_HDMI;
  581. else if (radeon_connector->use_digital)
  582. return ATOM_ENCODER_MODE_DVI;
  583. else
  584. return ATOM_ENCODER_MODE_CRT;
  585. break;
  586. case DRM_MODE_CONNECTOR_DVID:
  587. case DRM_MODE_CONNECTOR_HDMIA:
  588. default:
  589. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  590. radeon_audio)
  591. return ATOM_ENCODER_MODE_HDMI;
  592. else
  593. return ATOM_ENCODER_MODE_DVI;
  594. break;
  595. case DRM_MODE_CONNECTOR_LVDS:
  596. return ATOM_ENCODER_MODE_LVDS;
  597. break;
  598. case DRM_MODE_CONNECTOR_DisplayPort:
  599. dig_connector = radeon_connector->con_priv;
  600. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  601. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  602. return ATOM_ENCODER_MODE_DP;
  603. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  604. radeon_audio)
  605. return ATOM_ENCODER_MODE_HDMI;
  606. else
  607. return ATOM_ENCODER_MODE_DVI;
  608. break;
  609. case DRM_MODE_CONNECTOR_eDP:
  610. return ATOM_ENCODER_MODE_DP;
  611. case DRM_MODE_CONNECTOR_DVIA:
  612. case DRM_MODE_CONNECTOR_VGA:
  613. return ATOM_ENCODER_MODE_CRT;
  614. break;
  615. case DRM_MODE_CONNECTOR_Composite:
  616. case DRM_MODE_CONNECTOR_SVIDEO:
  617. case DRM_MODE_CONNECTOR_9PinDIN:
  618. /* fix me */
  619. return ATOM_ENCODER_MODE_TV;
  620. /*return ATOM_ENCODER_MODE_CV;*/
  621. break;
  622. }
  623. }
  624. /*
  625. * DIG Encoder/Transmitter Setup
  626. *
  627. * DCE 3.0/3.1
  628. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  629. * Supports up to 3 digital outputs
  630. * - 2 DIG encoder blocks.
  631. * DIG1 can drive UNIPHY link A or link B
  632. * DIG2 can drive UNIPHY link B or LVTMA
  633. *
  634. * DCE 3.2
  635. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  636. * Supports up to 5 digital outputs
  637. * - 2 DIG encoder blocks.
  638. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  639. *
  640. * DCE 4.0/5.0/6.0
  641. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  642. * Supports up to 6 digital outputs
  643. * - 6 DIG encoder blocks.
  644. * - DIG to PHY mapping is hardcoded
  645. * DIG1 drives UNIPHY0 link A, A+B
  646. * DIG2 drives UNIPHY0 link B
  647. * DIG3 drives UNIPHY1 link A, A+B
  648. * DIG4 drives UNIPHY1 link B
  649. * DIG5 drives UNIPHY2 link A, A+B
  650. * DIG6 drives UNIPHY2 link B
  651. *
  652. * DCE 4.1
  653. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  654. * Supports up to 6 digital outputs
  655. * - 2 DIG encoder blocks.
  656. * llano
  657. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  658. * ontario
  659. * DIG1 drives UNIPHY0/1/2 link A
  660. * DIG2 drives UNIPHY0/1/2 link B
  661. *
  662. * Routing
  663. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  664. * Examples:
  665. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  666. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  667. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  668. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  669. */
  670. union dig_encoder_control {
  671. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  672. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  673. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  674. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  675. };
  676. void
  677. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  678. {
  679. struct drm_device *dev = encoder->dev;
  680. struct radeon_device *rdev = dev->dev_private;
  681. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  682. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  683. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  684. union dig_encoder_control args;
  685. int index = 0;
  686. uint8_t frev, crev;
  687. int dp_clock = 0;
  688. int dp_lane_count = 0;
  689. int hpd_id = RADEON_HPD_NONE;
  690. if (connector) {
  691. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  692. struct radeon_connector_atom_dig *dig_connector =
  693. radeon_connector->con_priv;
  694. dp_clock = dig_connector->dp_clock;
  695. dp_lane_count = dig_connector->dp_lane_count;
  696. hpd_id = radeon_connector->hpd.hpd;
  697. }
  698. /* no dig encoder assigned */
  699. if (dig->dig_encoder == -1)
  700. return;
  701. memset(&args, 0, sizeof(args));
  702. if (ASIC_IS_DCE4(rdev))
  703. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  704. else {
  705. if (dig->dig_encoder)
  706. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  707. else
  708. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  709. }
  710. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  711. return;
  712. switch (frev) {
  713. case 1:
  714. switch (crev) {
  715. case 1:
  716. args.v1.ucAction = action;
  717. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  718. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  719. args.v3.ucPanelMode = panel_mode;
  720. else
  721. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  722. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  723. args.v1.ucLaneNum = dp_lane_count;
  724. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  725. args.v1.ucLaneNum = 8;
  726. else
  727. args.v1.ucLaneNum = 4;
  728. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  729. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  730. switch (radeon_encoder->encoder_id) {
  731. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  732. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  733. break;
  734. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  735. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  736. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  737. break;
  738. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  739. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  740. break;
  741. }
  742. if (dig->linkb)
  743. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  744. else
  745. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  746. break;
  747. case 2:
  748. case 3:
  749. args.v3.ucAction = action;
  750. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  751. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  752. args.v3.ucPanelMode = panel_mode;
  753. else
  754. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  755. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  756. args.v3.ucLaneNum = dp_lane_count;
  757. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  758. args.v3.ucLaneNum = 8;
  759. else
  760. args.v3.ucLaneNum = 4;
  761. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  762. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  763. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  764. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  765. break;
  766. case 4:
  767. args.v4.ucAction = action;
  768. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  769. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  770. args.v4.ucPanelMode = panel_mode;
  771. else
  772. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  773. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  774. args.v4.ucLaneNum = dp_lane_count;
  775. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  776. args.v4.ucLaneNum = 8;
  777. else
  778. args.v4.ucLaneNum = 4;
  779. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  780. if (dp_clock == 270000)
  781. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  782. else if (dp_clock == 540000)
  783. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  784. }
  785. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  786. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  787. if (hpd_id == RADEON_HPD_NONE)
  788. args.v4.ucHPD_ID = 0;
  789. else
  790. args.v4.ucHPD_ID = hpd_id + 1;
  791. break;
  792. default:
  793. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  794. break;
  795. }
  796. break;
  797. default:
  798. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  799. break;
  800. }
  801. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  802. }
  803. union dig_transmitter_control {
  804. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  805. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  806. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  807. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  808. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  809. };
  810. void
  811. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  812. {
  813. struct drm_device *dev = encoder->dev;
  814. struct radeon_device *rdev = dev->dev_private;
  815. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  816. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  817. struct drm_connector *connector;
  818. union dig_transmitter_control args;
  819. int index = 0;
  820. uint8_t frev, crev;
  821. bool is_dp = false;
  822. int pll_id = 0;
  823. int dp_clock = 0;
  824. int dp_lane_count = 0;
  825. int connector_object_id = 0;
  826. int igp_lane_info = 0;
  827. int dig_encoder = dig->dig_encoder;
  828. int hpd_id = RADEON_HPD_NONE;
  829. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  830. connector = radeon_get_connector_for_encoder_init(encoder);
  831. /* just needed to avoid bailing in the encoder check. the encoder
  832. * isn't used for init
  833. */
  834. dig_encoder = 0;
  835. } else
  836. connector = radeon_get_connector_for_encoder(encoder);
  837. if (connector) {
  838. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  839. struct radeon_connector_atom_dig *dig_connector =
  840. radeon_connector->con_priv;
  841. hpd_id = radeon_connector->hpd.hpd;
  842. dp_clock = dig_connector->dp_clock;
  843. dp_lane_count = dig_connector->dp_lane_count;
  844. connector_object_id =
  845. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  846. igp_lane_info = dig_connector->igp_lane_info;
  847. }
  848. if (encoder->crtc) {
  849. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  850. pll_id = radeon_crtc->pll_id;
  851. }
  852. /* no dig encoder assigned */
  853. if (dig_encoder == -1)
  854. return;
  855. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  856. is_dp = true;
  857. memset(&args, 0, sizeof(args));
  858. switch (radeon_encoder->encoder_id) {
  859. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  860. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  861. break;
  862. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  863. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  865. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  866. break;
  867. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  868. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  869. break;
  870. }
  871. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  872. return;
  873. switch (frev) {
  874. case 1:
  875. switch (crev) {
  876. case 1:
  877. args.v1.ucAction = action;
  878. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  879. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  880. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  881. args.v1.asMode.ucLaneSel = lane_num;
  882. args.v1.asMode.ucLaneSet = lane_set;
  883. } else {
  884. if (is_dp)
  885. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  886. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  887. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  888. else
  889. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  890. }
  891. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  892. if (dig_encoder)
  893. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  894. else
  895. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  896. if ((rdev->flags & RADEON_IS_IGP) &&
  897. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  898. if (is_dp ||
  899. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  900. if (igp_lane_info & 0x1)
  901. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  902. else if (igp_lane_info & 0x2)
  903. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  904. else if (igp_lane_info & 0x4)
  905. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  906. else if (igp_lane_info & 0x8)
  907. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  908. } else {
  909. if (igp_lane_info & 0x3)
  910. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  911. else if (igp_lane_info & 0xc)
  912. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  913. }
  914. }
  915. if (dig->linkb)
  916. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  917. else
  918. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  919. if (is_dp)
  920. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  921. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  922. if (dig->coherent_mode)
  923. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  924. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  925. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  926. }
  927. break;
  928. case 2:
  929. args.v2.ucAction = action;
  930. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  931. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  932. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  933. args.v2.asMode.ucLaneSel = lane_num;
  934. args.v2.asMode.ucLaneSet = lane_set;
  935. } else {
  936. if (is_dp)
  937. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  938. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  939. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  940. else
  941. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  942. }
  943. args.v2.acConfig.ucEncoderSel = dig_encoder;
  944. if (dig->linkb)
  945. args.v2.acConfig.ucLinkSel = 1;
  946. switch (radeon_encoder->encoder_id) {
  947. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  948. args.v2.acConfig.ucTransmitterSel = 0;
  949. break;
  950. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  951. args.v2.acConfig.ucTransmitterSel = 1;
  952. break;
  953. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  954. args.v2.acConfig.ucTransmitterSel = 2;
  955. break;
  956. }
  957. if (is_dp) {
  958. args.v2.acConfig.fCoherentMode = 1;
  959. args.v2.acConfig.fDPConnector = 1;
  960. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  961. if (dig->coherent_mode)
  962. args.v2.acConfig.fCoherentMode = 1;
  963. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  964. args.v2.acConfig.fDualLinkConnector = 1;
  965. }
  966. break;
  967. case 3:
  968. args.v3.ucAction = action;
  969. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  970. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  971. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  972. args.v3.asMode.ucLaneSel = lane_num;
  973. args.v3.asMode.ucLaneSet = lane_set;
  974. } else {
  975. if (is_dp)
  976. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  977. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  978. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  979. else
  980. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  981. }
  982. if (is_dp)
  983. args.v3.ucLaneNum = dp_lane_count;
  984. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  985. args.v3.ucLaneNum = 8;
  986. else
  987. args.v3.ucLaneNum = 4;
  988. if (dig->linkb)
  989. args.v3.acConfig.ucLinkSel = 1;
  990. if (dig_encoder & 1)
  991. args.v3.acConfig.ucEncoderSel = 1;
  992. /* Select the PLL for the PHY
  993. * DP PHY should be clocked from external src if there is
  994. * one.
  995. */
  996. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  997. if (is_dp && rdev->clock.dp_extclk)
  998. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  999. else
  1000. args.v3.acConfig.ucRefClkSource = pll_id;
  1001. switch (radeon_encoder->encoder_id) {
  1002. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1003. args.v3.acConfig.ucTransmitterSel = 0;
  1004. break;
  1005. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1006. args.v3.acConfig.ucTransmitterSel = 1;
  1007. break;
  1008. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1009. args.v3.acConfig.ucTransmitterSel = 2;
  1010. break;
  1011. }
  1012. if (is_dp)
  1013. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1014. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1015. if (dig->coherent_mode)
  1016. args.v3.acConfig.fCoherentMode = 1;
  1017. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1018. args.v3.acConfig.fDualLinkConnector = 1;
  1019. }
  1020. break;
  1021. case 4:
  1022. args.v4.ucAction = action;
  1023. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1024. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1025. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1026. args.v4.asMode.ucLaneSel = lane_num;
  1027. args.v4.asMode.ucLaneSet = lane_set;
  1028. } else {
  1029. if (is_dp)
  1030. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1031. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1032. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1033. else
  1034. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1035. }
  1036. if (is_dp)
  1037. args.v4.ucLaneNum = dp_lane_count;
  1038. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1039. args.v4.ucLaneNum = 8;
  1040. else
  1041. args.v4.ucLaneNum = 4;
  1042. if (dig->linkb)
  1043. args.v4.acConfig.ucLinkSel = 1;
  1044. if (dig_encoder & 1)
  1045. args.v4.acConfig.ucEncoderSel = 1;
  1046. /* Select the PLL for the PHY
  1047. * DP PHY should be clocked from external src if there is
  1048. * one.
  1049. */
  1050. /* On DCE5 DCPLL usually generates the DP ref clock */
  1051. if (is_dp) {
  1052. if (rdev->clock.dp_extclk)
  1053. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1054. else
  1055. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1056. } else
  1057. args.v4.acConfig.ucRefClkSource = pll_id;
  1058. switch (radeon_encoder->encoder_id) {
  1059. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1060. args.v4.acConfig.ucTransmitterSel = 0;
  1061. break;
  1062. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1063. args.v4.acConfig.ucTransmitterSel = 1;
  1064. break;
  1065. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1066. args.v4.acConfig.ucTransmitterSel = 2;
  1067. break;
  1068. }
  1069. if (is_dp)
  1070. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1071. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1072. if (dig->coherent_mode)
  1073. args.v4.acConfig.fCoherentMode = 1;
  1074. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1075. args.v4.acConfig.fDualLinkConnector = 1;
  1076. }
  1077. break;
  1078. case 5:
  1079. args.v5.ucAction = action;
  1080. if (is_dp)
  1081. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1082. else
  1083. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1084. switch (radeon_encoder->encoder_id) {
  1085. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1086. if (dig->linkb)
  1087. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1088. else
  1089. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1090. break;
  1091. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1092. if (dig->linkb)
  1093. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1094. else
  1095. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1096. break;
  1097. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1098. if (dig->linkb)
  1099. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1100. else
  1101. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1102. break;
  1103. }
  1104. if (is_dp)
  1105. args.v5.ucLaneNum = dp_lane_count;
  1106. else if (radeon_encoder->pixel_clock > 165000)
  1107. args.v5.ucLaneNum = 8;
  1108. else
  1109. args.v5.ucLaneNum = 4;
  1110. args.v5.ucConnObjId = connector_object_id;
  1111. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1112. if (is_dp && rdev->clock.dp_extclk)
  1113. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1114. else
  1115. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1116. if (is_dp)
  1117. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1118. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1119. if (dig->coherent_mode)
  1120. args.v5.asConfig.ucCoherentMode = 1;
  1121. }
  1122. if (hpd_id == RADEON_HPD_NONE)
  1123. args.v5.asConfig.ucHPDSel = 0;
  1124. else
  1125. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1126. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1127. args.v5.ucDPLaneSet = lane_set;
  1128. break;
  1129. default:
  1130. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1131. break;
  1132. }
  1133. break;
  1134. default:
  1135. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1136. break;
  1137. }
  1138. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1139. }
  1140. bool
  1141. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1142. {
  1143. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1144. struct drm_device *dev = radeon_connector->base.dev;
  1145. struct radeon_device *rdev = dev->dev_private;
  1146. union dig_transmitter_control args;
  1147. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1148. uint8_t frev, crev;
  1149. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1150. goto done;
  1151. if (!ASIC_IS_DCE4(rdev))
  1152. goto done;
  1153. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1154. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1155. goto done;
  1156. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1157. goto done;
  1158. memset(&args, 0, sizeof(args));
  1159. args.v1.ucAction = action;
  1160. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1161. /* wait for the panel to power up */
  1162. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1163. int i;
  1164. for (i = 0; i < 300; i++) {
  1165. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1166. return true;
  1167. mdelay(1);
  1168. }
  1169. return false;
  1170. }
  1171. done:
  1172. return true;
  1173. }
  1174. union external_encoder_control {
  1175. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1176. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1177. };
  1178. static void
  1179. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1180. struct drm_encoder *ext_encoder,
  1181. int action)
  1182. {
  1183. struct drm_device *dev = encoder->dev;
  1184. struct radeon_device *rdev = dev->dev_private;
  1185. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1186. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1187. union external_encoder_control args;
  1188. struct drm_connector *connector;
  1189. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1190. u8 frev, crev;
  1191. int dp_clock = 0;
  1192. int dp_lane_count = 0;
  1193. int connector_object_id = 0;
  1194. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1195. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1196. connector = radeon_get_connector_for_encoder_init(encoder);
  1197. else
  1198. connector = radeon_get_connector_for_encoder(encoder);
  1199. if (connector) {
  1200. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1201. struct radeon_connector_atom_dig *dig_connector =
  1202. radeon_connector->con_priv;
  1203. dp_clock = dig_connector->dp_clock;
  1204. dp_lane_count = dig_connector->dp_lane_count;
  1205. connector_object_id =
  1206. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1207. }
  1208. memset(&args, 0, sizeof(args));
  1209. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1210. return;
  1211. switch (frev) {
  1212. case 1:
  1213. /* no params on frev 1 */
  1214. break;
  1215. case 2:
  1216. switch (crev) {
  1217. case 1:
  1218. case 2:
  1219. args.v1.sDigEncoder.ucAction = action;
  1220. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1221. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1222. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1223. if (dp_clock == 270000)
  1224. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1225. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1226. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1227. args.v1.sDigEncoder.ucLaneNum = 8;
  1228. else
  1229. args.v1.sDigEncoder.ucLaneNum = 4;
  1230. break;
  1231. case 3:
  1232. args.v3.sExtEncoder.ucAction = action;
  1233. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1234. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1235. else
  1236. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1237. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1238. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1239. if (dp_clock == 270000)
  1240. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1241. else if (dp_clock == 540000)
  1242. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1243. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1244. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1245. args.v3.sExtEncoder.ucLaneNum = 8;
  1246. else
  1247. args.v3.sExtEncoder.ucLaneNum = 4;
  1248. switch (ext_enum) {
  1249. case GRAPH_OBJECT_ENUM_ID1:
  1250. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1251. break;
  1252. case GRAPH_OBJECT_ENUM_ID2:
  1253. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1254. break;
  1255. case GRAPH_OBJECT_ENUM_ID3:
  1256. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1257. break;
  1258. }
  1259. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1260. break;
  1261. default:
  1262. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1263. return;
  1264. }
  1265. break;
  1266. default:
  1267. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1268. return;
  1269. }
  1270. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1271. }
  1272. static void
  1273. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1274. {
  1275. struct drm_device *dev = encoder->dev;
  1276. struct radeon_device *rdev = dev->dev_private;
  1277. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1278. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1279. ENABLE_YUV_PS_ALLOCATION args;
  1280. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1281. uint32_t temp, reg;
  1282. memset(&args, 0, sizeof(args));
  1283. if (rdev->family >= CHIP_R600)
  1284. reg = R600_BIOS_3_SCRATCH;
  1285. else
  1286. reg = RADEON_BIOS_3_SCRATCH;
  1287. /* XXX: fix up scratch reg handling */
  1288. temp = RREG32(reg);
  1289. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1290. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1291. (radeon_crtc->crtc_id << 18)));
  1292. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1293. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1294. else
  1295. WREG32(reg, 0);
  1296. if (enable)
  1297. args.ucEnable = ATOM_ENABLE;
  1298. args.ucCRTC = radeon_crtc->crtc_id;
  1299. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1300. WREG32(reg, temp);
  1301. }
  1302. static void
  1303. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1304. {
  1305. struct drm_device *dev = encoder->dev;
  1306. struct radeon_device *rdev = dev->dev_private;
  1307. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1308. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1309. int index = 0;
  1310. memset(&args, 0, sizeof(args));
  1311. switch (radeon_encoder->encoder_id) {
  1312. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1313. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1314. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1315. break;
  1316. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1317. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1318. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1319. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1320. break;
  1321. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1322. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1323. break;
  1324. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1325. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1326. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1327. else
  1328. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1329. break;
  1330. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1331. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1332. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1333. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1334. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1335. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1336. else
  1337. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1338. break;
  1339. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1340. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1341. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1342. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1343. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1344. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1345. else
  1346. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1347. break;
  1348. default:
  1349. return;
  1350. }
  1351. switch (mode) {
  1352. case DRM_MODE_DPMS_ON:
  1353. args.ucAction = ATOM_ENABLE;
  1354. /* workaround for DVOOutputControl on some RS690 systems */
  1355. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1356. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1357. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1358. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1359. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1360. } else
  1361. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1362. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1363. args.ucAction = ATOM_LCD_BLON;
  1364. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1365. }
  1366. break;
  1367. case DRM_MODE_DPMS_STANDBY:
  1368. case DRM_MODE_DPMS_SUSPEND:
  1369. case DRM_MODE_DPMS_OFF:
  1370. args.ucAction = ATOM_DISABLE;
  1371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1372. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1373. args.ucAction = ATOM_LCD_BLOFF;
  1374. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1375. }
  1376. break;
  1377. }
  1378. }
  1379. static void
  1380. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1381. {
  1382. struct drm_device *dev = encoder->dev;
  1383. struct radeon_device *rdev = dev->dev_private;
  1384. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1385. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1386. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1387. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1388. struct radeon_connector *radeon_connector = NULL;
  1389. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1390. if (connector) {
  1391. radeon_connector = to_radeon_connector(connector);
  1392. radeon_dig_connector = radeon_connector->con_priv;
  1393. }
  1394. switch (mode) {
  1395. case DRM_MODE_DPMS_ON:
  1396. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1397. if (!connector)
  1398. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1399. else
  1400. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1401. /* setup and enable the encoder */
  1402. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1403. atombios_dig_encoder_setup(encoder,
  1404. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1405. dig->panel_mode);
  1406. if (ext_encoder) {
  1407. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1408. atombios_external_encoder_setup(encoder, ext_encoder,
  1409. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1410. }
  1411. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1412. } else if (ASIC_IS_DCE4(rdev)) {
  1413. /* setup and enable the encoder */
  1414. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1415. /* enable the transmitter */
  1416. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1417. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1418. } else {
  1419. /* setup and enable the encoder and transmitter */
  1420. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1421. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1422. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1423. /* some early dce3.2 boards have a bug in their transmitter control table */
  1424. if ((rdev->family != CHIP_RV710) || (rdev->family != CHIP_RV730))
  1425. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1426. }
  1427. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1428. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1429. atombios_set_edp_panel_power(connector,
  1430. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1431. radeon_dig_connector->edp_on = true;
  1432. }
  1433. radeon_dp_link_train(encoder, connector);
  1434. if (ASIC_IS_DCE4(rdev))
  1435. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1436. }
  1437. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1438. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1439. break;
  1440. case DRM_MODE_DPMS_STANDBY:
  1441. case DRM_MODE_DPMS_SUSPEND:
  1442. case DRM_MODE_DPMS_OFF:
  1443. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1444. /* disable the transmitter */
  1445. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1446. } else if (ASIC_IS_DCE4(rdev)) {
  1447. /* disable the transmitter */
  1448. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1449. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1450. } else {
  1451. /* disable the encoder and transmitter */
  1452. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1453. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1454. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1455. }
  1456. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1457. if (ASIC_IS_DCE4(rdev))
  1458. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1459. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1460. atombios_set_edp_panel_power(connector,
  1461. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1462. radeon_dig_connector->edp_on = false;
  1463. }
  1464. }
  1465. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1466. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1467. break;
  1468. }
  1469. }
  1470. static void
  1471. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1472. struct drm_encoder *ext_encoder,
  1473. int mode)
  1474. {
  1475. struct drm_device *dev = encoder->dev;
  1476. struct radeon_device *rdev = dev->dev_private;
  1477. switch (mode) {
  1478. case DRM_MODE_DPMS_ON:
  1479. default:
  1480. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1481. atombios_external_encoder_setup(encoder, ext_encoder,
  1482. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1483. atombios_external_encoder_setup(encoder, ext_encoder,
  1484. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1485. } else
  1486. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1487. break;
  1488. case DRM_MODE_DPMS_STANDBY:
  1489. case DRM_MODE_DPMS_SUSPEND:
  1490. case DRM_MODE_DPMS_OFF:
  1491. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1492. atombios_external_encoder_setup(encoder, ext_encoder,
  1493. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1494. atombios_external_encoder_setup(encoder, ext_encoder,
  1495. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1496. } else
  1497. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1498. break;
  1499. }
  1500. }
  1501. static void
  1502. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1503. {
  1504. struct drm_device *dev = encoder->dev;
  1505. struct radeon_device *rdev = dev->dev_private;
  1506. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1507. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1508. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1509. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1510. radeon_encoder->active_device);
  1511. switch (radeon_encoder->encoder_id) {
  1512. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1513. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1514. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1515. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1516. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1517. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1518. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1519. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1520. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1521. break;
  1522. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1523. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1524. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1525. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1526. radeon_atom_encoder_dpms_dig(encoder, mode);
  1527. break;
  1528. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1529. if (ASIC_IS_DCE5(rdev)) {
  1530. switch (mode) {
  1531. case DRM_MODE_DPMS_ON:
  1532. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1533. break;
  1534. case DRM_MODE_DPMS_STANDBY:
  1535. case DRM_MODE_DPMS_SUSPEND:
  1536. case DRM_MODE_DPMS_OFF:
  1537. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1538. break;
  1539. }
  1540. } else if (ASIC_IS_DCE3(rdev))
  1541. radeon_atom_encoder_dpms_dig(encoder, mode);
  1542. else
  1543. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1544. break;
  1545. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1546. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1547. if (ASIC_IS_DCE5(rdev)) {
  1548. switch (mode) {
  1549. case DRM_MODE_DPMS_ON:
  1550. atombios_dac_setup(encoder, ATOM_ENABLE);
  1551. break;
  1552. case DRM_MODE_DPMS_STANDBY:
  1553. case DRM_MODE_DPMS_SUSPEND:
  1554. case DRM_MODE_DPMS_OFF:
  1555. atombios_dac_setup(encoder, ATOM_DISABLE);
  1556. break;
  1557. }
  1558. } else
  1559. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1560. break;
  1561. default:
  1562. return;
  1563. }
  1564. if (ext_encoder)
  1565. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1566. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1567. }
  1568. union crtc_source_param {
  1569. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1570. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1571. };
  1572. static void
  1573. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1574. {
  1575. struct drm_device *dev = encoder->dev;
  1576. struct radeon_device *rdev = dev->dev_private;
  1577. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1578. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1579. union crtc_source_param args;
  1580. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1581. uint8_t frev, crev;
  1582. struct radeon_encoder_atom_dig *dig;
  1583. memset(&args, 0, sizeof(args));
  1584. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1585. return;
  1586. switch (frev) {
  1587. case 1:
  1588. switch (crev) {
  1589. case 1:
  1590. default:
  1591. if (ASIC_IS_AVIVO(rdev))
  1592. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1593. else {
  1594. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1595. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1596. } else {
  1597. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1598. }
  1599. }
  1600. switch (radeon_encoder->encoder_id) {
  1601. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1602. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1603. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1604. break;
  1605. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1606. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1607. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1608. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1609. else
  1610. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1611. break;
  1612. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1613. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1614. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1615. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1616. break;
  1617. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1618. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1619. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1620. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1621. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1622. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1623. else
  1624. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1625. break;
  1626. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1627. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1628. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1629. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1630. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1631. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1632. else
  1633. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1634. break;
  1635. }
  1636. break;
  1637. case 2:
  1638. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1639. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1640. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1641. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1642. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1643. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1644. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1645. else
  1646. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1647. } else
  1648. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1649. switch (radeon_encoder->encoder_id) {
  1650. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1651. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1652. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1653. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1654. dig = radeon_encoder->enc_priv;
  1655. switch (dig->dig_encoder) {
  1656. case 0:
  1657. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1658. break;
  1659. case 1:
  1660. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1661. break;
  1662. case 2:
  1663. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1664. break;
  1665. case 3:
  1666. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1667. break;
  1668. case 4:
  1669. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1670. break;
  1671. case 5:
  1672. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1673. break;
  1674. }
  1675. break;
  1676. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1677. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1678. break;
  1679. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1680. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1681. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1682. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1683. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1684. else
  1685. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1686. break;
  1687. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1688. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1689. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1690. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1691. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1692. else
  1693. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1694. break;
  1695. }
  1696. break;
  1697. }
  1698. break;
  1699. default:
  1700. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1701. return;
  1702. }
  1703. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1704. /* update scratch regs with new routing */
  1705. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1706. }
  1707. static void
  1708. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1709. struct drm_display_mode *mode)
  1710. {
  1711. struct drm_device *dev = encoder->dev;
  1712. struct radeon_device *rdev = dev->dev_private;
  1713. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1714. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1715. /* Funky macbooks */
  1716. if ((dev->pdev->device == 0x71C5) &&
  1717. (dev->pdev->subsystem_vendor == 0x106b) &&
  1718. (dev->pdev->subsystem_device == 0x0080)) {
  1719. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1720. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1721. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1722. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1723. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1724. }
  1725. }
  1726. /* set scaler clears this on some chips */
  1727. if (ASIC_IS_AVIVO(rdev) &&
  1728. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1729. if (ASIC_IS_DCE4(rdev)) {
  1730. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1731. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1732. EVERGREEN_INTERLEAVE_EN);
  1733. else
  1734. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1735. } else {
  1736. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1737. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1738. AVIVO_D1MODE_INTERLEAVE_EN);
  1739. else
  1740. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1741. }
  1742. }
  1743. }
  1744. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1745. {
  1746. struct drm_device *dev = encoder->dev;
  1747. struct radeon_device *rdev = dev->dev_private;
  1748. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1749. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1750. struct drm_encoder *test_encoder;
  1751. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1752. uint32_t dig_enc_in_use = 0;
  1753. if (ASIC_IS_DCE6(rdev)) {
  1754. /* DCE6 */
  1755. switch (radeon_encoder->encoder_id) {
  1756. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1757. if (dig->linkb)
  1758. return 1;
  1759. else
  1760. return 0;
  1761. break;
  1762. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1763. if (dig->linkb)
  1764. return 3;
  1765. else
  1766. return 2;
  1767. break;
  1768. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1769. if (dig->linkb)
  1770. return 5;
  1771. else
  1772. return 4;
  1773. break;
  1774. }
  1775. } else if (ASIC_IS_DCE4(rdev)) {
  1776. /* DCE4/5 */
  1777. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1778. /* ontario follows DCE4 */
  1779. if (rdev->family == CHIP_PALM) {
  1780. if (dig->linkb)
  1781. return 1;
  1782. else
  1783. return 0;
  1784. } else
  1785. /* llano follows DCE3.2 */
  1786. return radeon_crtc->crtc_id;
  1787. } else {
  1788. switch (radeon_encoder->encoder_id) {
  1789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1790. if (dig->linkb)
  1791. return 1;
  1792. else
  1793. return 0;
  1794. break;
  1795. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1796. if (dig->linkb)
  1797. return 3;
  1798. else
  1799. return 2;
  1800. break;
  1801. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1802. if (dig->linkb)
  1803. return 5;
  1804. else
  1805. return 4;
  1806. break;
  1807. }
  1808. }
  1809. }
  1810. /* on DCE32 and encoder can driver any block so just crtc id */
  1811. if (ASIC_IS_DCE32(rdev)) {
  1812. return radeon_crtc->crtc_id;
  1813. }
  1814. /* on DCE3 - LVTMA can only be driven by DIGB */
  1815. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1816. struct radeon_encoder *radeon_test_encoder;
  1817. if (encoder == test_encoder)
  1818. continue;
  1819. if (!radeon_encoder_is_digital(test_encoder))
  1820. continue;
  1821. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1822. dig = radeon_test_encoder->enc_priv;
  1823. if (dig->dig_encoder >= 0)
  1824. dig_enc_in_use |= (1 << dig->dig_encoder);
  1825. }
  1826. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1827. if (dig_enc_in_use & 0x2)
  1828. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1829. return 1;
  1830. }
  1831. if (!(dig_enc_in_use & 1))
  1832. return 0;
  1833. return 1;
  1834. }
  1835. /* This only needs to be called once at startup */
  1836. void
  1837. radeon_atom_encoder_init(struct radeon_device *rdev)
  1838. {
  1839. struct drm_device *dev = rdev->ddev;
  1840. struct drm_encoder *encoder;
  1841. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1842. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1843. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1844. switch (radeon_encoder->encoder_id) {
  1845. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1846. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1847. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1848. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1849. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1850. break;
  1851. default:
  1852. break;
  1853. }
  1854. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1855. atombios_external_encoder_setup(encoder, ext_encoder,
  1856. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1857. }
  1858. }
  1859. static void
  1860. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1861. struct drm_display_mode *mode,
  1862. struct drm_display_mode *adjusted_mode)
  1863. {
  1864. struct drm_device *dev = encoder->dev;
  1865. struct radeon_device *rdev = dev->dev_private;
  1866. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1867. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1868. /* need to call this here rather than in prepare() since we need some crtc info */
  1869. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1870. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1871. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1872. atombios_yuv_setup(encoder, true);
  1873. else
  1874. atombios_yuv_setup(encoder, false);
  1875. }
  1876. switch (radeon_encoder->encoder_id) {
  1877. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1878. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1879. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1880. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1881. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1882. break;
  1883. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1884. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1885. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1886. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1887. /* handled in dpms */
  1888. break;
  1889. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1890. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1891. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1892. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1893. break;
  1894. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1895. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1896. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1897. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1898. atombios_dac_setup(encoder, ATOM_ENABLE);
  1899. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1900. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1901. atombios_tv_setup(encoder, ATOM_ENABLE);
  1902. else
  1903. atombios_tv_setup(encoder, ATOM_DISABLE);
  1904. }
  1905. break;
  1906. }
  1907. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1908. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1909. r600_hdmi_enable(encoder);
  1910. if (ASIC_IS_DCE6(rdev))
  1911. ; /* TODO (use pointers instead of if-s?) */
  1912. else if (ASIC_IS_DCE4(rdev))
  1913. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1914. else
  1915. r600_hdmi_setmode(encoder, adjusted_mode);
  1916. }
  1917. }
  1918. static bool
  1919. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1920. {
  1921. struct drm_device *dev = encoder->dev;
  1922. struct radeon_device *rdev = dev->dev_private;
  1923. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1924. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1925. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1926. ATOM_DEVICE_CV_SUPPORT |
  1927. ATOM_DEVICE_CRT_SUPPORT)) {
  1928. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1929. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1930. uint8_t frev, crev;
  1931. memset(&args, 0, sizeof(args));
  1932. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1933. return false;
  1934. args.sDacload.ucMisc = 0;
  1935. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1936. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1937. args.sDacload.ucDacType = ATOM_DAC_A;
  1938. else
  1939. args.sDacload.ucDacType = ATOM_DAC_B;
  1940. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1941. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1942. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1943. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1944. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1945. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1946. if (crev >= 3)
  1947. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1948. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1949. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1950. if (crev >= 3)
  1951. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1952. }
  1953. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1954. return true;
  1955. } else
  1956. return false;
  1957. }
  1958. static enum drm_connector_status
  1959. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1960. {
  1961. struct drm_device *dev = encoder->dev;
  1962. struct radeon_device *rdev = dev->dev_private;
  1963. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1964. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1965. uint32_t bios_0_scratch;
  1966. if (!atombios_dac_load_detect(encoder, connector)) {
  1967. DRM_DEBUG_KMS("detect returned false \n");
  1968. return connector_status_unknown;
  1969. }
  1970. if (rdev->family >= CHIP_R600)
  1971. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1972. else
  1973. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1974. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1975. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1976. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1977. return connector_status_connected;
  1978. }
  1979. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1980. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1981. return connector_status_connected;
  1982. }
  1983. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1984. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1985. return connector_status_connected;
  1986. }
  1987. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1988. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1989. return connector_status_connected; /* CTV */
  1990. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1991. return connector_status_connected; /* STV */
  1992. }
  1993. return connector_status_disconnected;
  1994. }
  1995. static enum drm_connector_status
  1996. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1997. {
  1998. struct drm_device *dev = encoder->dev;
  1999. struct radeon_device *rdev = dev->dev_private;
  2000. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2001. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2002. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2003. u32 bios_0_scratch;
  2004. if (!ASIC_IS_DCE4(rdev))
  2005. return connector_status_unknown;
  2006. if (!ext_encoder)
  2007. return connector_status_unknown;
  2008. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2009. return connector_status_unknown;
  2010. /* load detect on the dp bridge */
  2011. atombios_external_encoder_setup(encoder, ext_encoder,
  2012. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2013. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2014. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2015. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2016. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2017. return connector_status_connected;
  2018. }
  2019. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2020. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2021. return connector_status_connected;
  2022. }
  2023. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2024. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2025. return connector_status_connected;
  2026. }
  2027. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2028. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2029. return connector_status_connected; /* CTV */
  2030. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2031. return connector_status_connected; /* STV */
  2032. }
  2033. return connector_status_disconnected;
  2034. }
  2035. void
  2036. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2037. {
  2038. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2039. if (ext_encoder)
  2040. /* ddc_setup on the dp bridge */
  2041. atombios_external_encoder_setup(encoder, ext_encoder,
  2042. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2043. }
  2044. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2045. {
  2046. struct radeon_device *rdev = encoder->dev->dev_private;
  2047. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2048. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2049. if ((radeon_encoder->active_device &
  2050. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2051. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2052. ENCODER_OBJECT_ID_NONE)) {
  2053. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2054. if (dig) {
  2055. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2056. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2057. if (rdev->family >= CHIP_R600)
  2058. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2059. else
  2060. /* RS600/690/740 have only 1 afmt block */
  2061. dig->afmt = rdev->mode_info.afmt[0];
  2062. }
  2063. }
  2064. }
  2065. radeon_atom_output_lock(encoder, true);
  2066. if (connector) {
  2067. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2068. /* select the clock/data port if it uses a router */
  2069. if (radeon_connector->router.cd_valid)
  2070. radeon_router_select_cd_port(radeon_connector);
  2071. /* turn eDP panel on for mode set */
  2072. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2073. atombios_set_edp_panel_power(connector,
  2074. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2075. }
  2076. /* this is needed for the pll/ss setup to work correctly in some cases */
  2077. atombios_set_encoder_crtc_source(encoder);
  2078. }
  2079. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2080. {
  2081. /* need to call this here as we need the crtc set up */
  2082. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2083. radeon_atom_output_lock(encoder, false);
  2084. }
  2085. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2086. {
  2087. struct drm_device *dev = encoder->dev;
  2088. struct radeon_device *rdev = dev->dev_private;
  2089. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2090. struct radeon_encoder_atom_dig *dig;
  2091. /* check for pre-DCE3 cards with shared encoders;
  2092. * can't really use the links individually, so don't disable
  2093. * the encoder if it's in use by another connector
  2094. */
  2095. if (!ASIC_IS_DCE3(rdev)) {
  2096. struct drm_encoder *other_encoder;
  2097. struct radeon_encoder *other_radeon_encoder;
  2098. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2099. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2100. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2101. drm_helper_encoder_in_use(other_encoder))
  2102. goto disable_done;
  2103. }
  2104. }
  2105. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2106. switch (radeon_encoder->encoder_id) {
  2107. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2109. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2110. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2111. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2112. break;
  2113. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2114. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2115. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2116. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2117. /* handled in dpms */
  2118. break;
  2119. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2120. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2121. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2122. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2123. break;
  2124. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2125. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2126. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2127. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2128. atombios_dac_setup(encoder, ATOM_DISABLE);
  2129. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2130. atombios_tv_setup(encoder, ATOM_DISABLE);
  2131. break;
  2132. }
  2133. disable_done:
  2134. if (radeon_encoder_is_digital(encoder)) {
  2135. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2136. r600_hdmi_disable(encoder);
  2137. dig = radeon_encoder->enc_priv;
  2138. dig->dig_encoder = -1;
  2139. }
  2140. radeon_encoder->active_device = 0;
  2141. }
  2142. /* these are handled by the primary encoders */
  2143. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2144. {
  2145. }
  2146. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2147. {
  2148. }
  2149. static void
  2150. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2151. struct drm_display_mode *mode,
  2152. struct drm_display_mode *adjusted_mode)
  2153. {
  2154. }
  2155. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2156. {
  2157. }
  2158. static void
  2159. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2160. {
  2161. }
  2162. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2163. const struct drm_display_mode *mode,
  2164. struct drm_display_mode *adjusted_mode)
  2165. {
  2166. return true;
  2167. }
  2168. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2169. .dpms = radeon_atom_ext_dpms,
  2170. .mode_fixup = radeon_atom_ext_mode_fixup,
  2171. .prepare = radeon_atom_ext_prepare,
  2172. .mode_set = radeon_atom_ext_mode_set,
  2173. .commit = radeon_atom_ext_commit,
  2174. .disable = radeon_atom_ext_disable,
  2175. /* no detect for TMDS/LVDS yet */
  2176. };
  2177. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2178. .dpms = radeon_atom_encoder_dpms,
  2179. .mode_fixup = radeon_atom_mode_fixup,
  2180. .prepare = radeon_atom_encoder_prepare,
  2181. .mode_set = radeon_atom_encoder_mode_set,
  2182. .commit = radeon_atom_encoder_commit,
  2183. .disable = radeon_atom_encoder_disable,
  2184. .detect = radeon_atom_dig_detect,
  2185. };
  2186. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2187. .dpms = radeon_atom_encoder_dpms,
  2188. .mode_fixup = radeon_atom_mode_fixup,
  2189. .prepare = radeon_atom_encoder_prepare,
  2190. .mode_set = radeon_atom_encoder_mode_set,
  2191. .commit = radeon_atom_encoder_commit,
  2192. .detect = radeon_atom_dac_detect,
  2193. };
  2194. void radeon_enc_destroy(struct drm_encoder *encoder)
  2195. {
  2196. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2197. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2198. radeon_atom_backlight_exit(radeon_encoder);
  2199. kfree(radeon_encoder->enc_priv);
  2200. drm_encoder_cleanup(encoder);
  2201. kfree(radeon_encoder);
  2202. }
  2203. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2204. .destroy = radeon_enc_destroy,
  2205. };
  2206. static struct radeon_encoder_atom_dac *
  2207. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2208. {
  2209. struct drm_device *dev = radeon_encoder->base.dev;
  2210. struct radeon_device *rdev = dev->dev_private;
  2211. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2212. if (!dac)
  2213. return NULL;
  2214. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2215. return dac;
  2216. }
  2217. static struct radeon_encoder_atom_dig *
  2218. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2219. {
  2220. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2221. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2222. if (!dig)
  2223. return NULL;
  2224. /* coherent mode by default */
  2225. dig->coherent_mode = true;
  2226. dig->dig_encoder = -1;
  2227. if (encoder_enum == 2)
  2228. dig->linkb = true;
  2229. else
  2230. dig->linkb = false;
  2231. return dig;
  2232. }
  2233. void
  2234. radeon_add_atom_encoder(struct drm_device *dev,
  2235. uint32_t encoder_enum,
  2236. uint32_t supported_device,
  2237. u16 caps)
  2238. {
  2239. struct radeon_device *rdev = dev->dev_private;
  2240. struct drm_encoder *encoder;
  2241. struct radeon_encoder *radeon_encoder;
  2242. /* see if we already added it */
  2243. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2244. radeon_encoder = to_radeon_encoder(encoder);
  2245. if (radeon_encoder->encoder_enum == encoder_enum) {
  2246. radeon_encoder->devices |= supported_device;
  2247. return;
  2248. }
  2249. }
  2250. /* add a new one */
  2251. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2252. if (!radeon_encoder)
  2253. return;
  2254. encoder = &radeon_encoder->base;
  2255. switch (rdev->num_crtc) {
  2256. case 1:
  2257. encoder->possible_crtcs = 0x1;
  2258. break;
  2259. case 2:
  2260. default:
  2261. encoder->possible_crtcs = 0x3;
  2262. break;
  2263. case 4:
  2264. encoder->possible_crtcs = 0xf;
  2265. break;
  2266. case 6:
  2267. encoder->possible_crtcs = 0x3f;
  2268. break;
  2269. }
  2270. radeon_encoder->enc_priv = NULL;
  2271. radeon_encoder->encoder_enum = encoder_enum;
  2272. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2273. radeon_encoder->devices = supported_device;
  2274. radeon_encoder->rmx_type = RMX_OFF;
  2275. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2276. radeon_encoder->is_ext_encoder = false;
  2277. radeon_encoder->caps = caps;
  2278. switch (radeon_encoder->encoder_id) {
  2279. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2280. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2281. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2282. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2283. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2284. radeon_encoder->rmx_type = RMX_FULL;
  2285. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2286. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2287. } else {
  2288. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2289. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2290. }
  2291. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2292. break;
  2293. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2294. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2295. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2296. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2297. break;
  2298. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2299. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2301. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2302. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2303. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2304. break;
  2305. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2306. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2307. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2308. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2309. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2310. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2311. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2312. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2313. radeon_encoder->rmx_type = RMX_FULL;
  2314. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2315. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2316. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2317. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2318. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2319. } else {
  2320. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2321. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2322. }
  2323. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2324. break;
  2325. case ENCODER_OBJECT_ID_SI170B:
  2326. case ENCODER_OBJECT_ID_CH7303:
  2327. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2328. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2329. case ENCODER_OBJECT_ID_TITFP513:
  2330. case ENCODER_OBJECT_ID_VT1623:
  2331. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2332. case ENCODER_OBJECT_ID_TRAVIS:
  2333. case ENCODER_OBJECT_ID_NUTMEG:
  2334. /* these are handled by the primary encoders */
  2335. radeon_encoder->is_ext_encoder = true;
  2336. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2337. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2338. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2339. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2340. else
  2341. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2342. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2343. break;
  2344. }
  2345. }