pmac.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775
  1. /*
  2. * Support for IDE interfaces on PowerMacs.
  3. *
  4. * These IDE interfaces are memory-mapped and have a DBDMA channel
  5. * for doing DMA.
  6. *
  7. * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
  8. * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. * Some code taken from drivers/ide/ide-dma.c:
  16. *
  17. * Copyright (c) 1995-1998 Mark Lord
  18. *
  19. * TODO: - Use pre-calculated (kauai) timing tables all the time and
  20. * get rid of the "rounded" tables used previously, so we have the
  21. * same table format for all controllers and can then just have one
  22. * big table
  23. *
  24. */
  25. #include <linux/types.h>
  26. #include <linux/kernel.h>
  27. #include <linux/init.h>
  28. #include <linux/delay.h>
  29. #include <linux/ide.h>
  30. #include <linux/notifier.h>
  31. #include <linux/reboot.h>
  32. #include <linux/pci.h>
  33. #include <linux/adb.h>
  34. #include <linux/pmu.h>
  35. #include <linux/scatterlist.h>
  36. #include <asm/prom.h>
  37. #include <asm/io.h>
  38. #include <asm/dbdma.h>
  39. #include <asm/ide.h>
  40. #include <asm/pci-bridge.h>
  41. #include <asm/machdep.h>
  42. #include <asm/pmac_feature.h>
  43. #include <asm/sections.h>
  44. #include <asm/irq.h>
  45. #ifndef CONFIG_PPC64
  46. #include <asm/mediabay.h>
  47. #endif
  48. #define DRV_NAME "ide-pmac"
  49. #undef IDE_PMAC_DEBUG
  50. #define DMA_WAIT_TIMEOUT 50
  51. typedef struct pmac_ide_hwif {
  52. unsigned long regbase;
  53. int irq;
  54. int kind;
  55. int aapl_bus_id;
  56. unsigned mediabay : 1;
  57. unsigned broken_dma : 1;
  58. unsigned broken_dma_warn : 1;
  59. struct device_node* node;
  60. struct macio_dev *mdev;
  61. u32 timings[4];
  62. volatile u32 __iomem * *kauai_fcr;
  63. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  64. /* Those fields are duplicating what is in hwif. We currently
  65. * can't use the hwif ones because of some assumptions that are
  66. * beeing done by the generic code about the kind of dma controller
  67. * and format of the dma table. This will have to be fixed though.
  68. */
  69. volatile struct dbdma_regs __iomem * dma_regs;
  70. struct dbdma_cmd* dma_table_cpu;
  71. #endif
  72. } pmac_ide_hwif_t;
  73. enum {
  74. controller_ohare, /* OHare based */
  75. controller_heathrow, /* Heathrow/Paddington */
  76. controller_kl_ata3, /* KeyLargo ATA-3 */
  77. controller_kl_ata4, /* KeyLargo ATA-4 */
  78. controller_un_ata6, /* UniNorth2 ATA-6 */
  79. controller_k2_ata6, /* K2 ATA-6 */
  80. controller_sh_ata6, /* Shasta ATA-6 */
  81. };
  82. static const char* model_name[] = {
  83. "OHare ATA", /* OHare based */
  84. "Heathrow ATA", /* Heathrow/Paddington */
  85. "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
  86. "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
  87. "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
  88. "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
  89. "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
  90. };
  91. /*
  92. * Extra registers, both 32-bit little-endian
  93. */
  94. #define IDE_TIMING_CONFIG 0x200
  95. #define IDE_INTERRUPT 0x300
  96. /* Kauai (U2) ATA has different register setup */
  97. #define IDE_KAUAI_PIO_CONFIG 0x200
  98. #define IDE_KAUAI_ULTRA_CONFIG 0x210
  99. #define IDE_KAUAI_POLL_CONFIG 0x220
  100. /*
  101. * Timing configuration register definitions
  102. */
  103. /* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
  104. #define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
  105. #define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
  106. #define IDE_SYSCLK_NS 30 /* 33Mhz cell */
  107. #define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
  108. /* 133Mhz cell, found in shasta.
  109. * See comments about 100 Mhz Uninorth 2...
  110. * Note that PIO_MASK and MDMA_MASK seem to overlap
  111. */
  112. #define TR_133_PIOREG_PIO_MASK 0xff000fff
  113. #define TR_133_PIOREG_MDMA_MASK 0x00fff800
  114. #define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
  115. #define TR_133_UDMAREG_UDMA_EN 0x00000001
  116. /* 100Mhz cell, found in Uninorth 2. I don't have much infos about
  117. * this one yet, it appears as a pci device (106b/0033) on uninorth
  118. * internal PCI bus and it's clock is controlled like gem or fw. It
  119. * appears to be an evolution of keylargo ATA4 with a timing register
  120. * extended to 2 32bits registers and a similar DBDMA channel. Other
  121. * registers seem to exist but I can't tell much about them.
  122. *
  123. * So far, I'm using pre-calculated tables for this extracted from
  124. * the values used by the MacOS X driver.
  125. *
  126. * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
  127. * register controls the UDMA timings. At least, it seems bit 0
  128. * of this one enables UDMA vs. MDMA, and bits 4..7 are the
  129. * cycle time in units of 10ns. Bits 8..15 are used by I don't
  130. * know their meaning yet
  131. */
  132. #define TR_100_PIOREG_PIO_MASK 0xff000fff
  133. #define TR_100_PIOREG_MDMA_MASK 0x00fff000
  134. #define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
  135. #define TR_100_UDMAREG_UDMA_EN 0x00000001
  136. /* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
  137. * 40 connector cable and to 4 on 80 connector one.
  138. * Clock unit is 15ns (66Mhz)
  139. *
  140. * 3 Values can be programmed:
  141. * - Write data setup, which appears to match the cycle time. They
  142. * also call it DIOW setup.
  143. * - Ready to pause time (from spec)
  144. * - Address setup. That one is weird. I don't see where exactly
  145. * it fits in UDMA cycles, I got it's name from an obscure piece
  146. * of commented out code in Darwin. They leave it to 0, we do as
  147. * well, despite a comment that would lead to think it has a
  148. * min value of 45ns.
  149. * Apple also add 60ns to the write data setup (or cycle time ?) on
  150. * reads.
  151. */
  152. #define TR_66_UDMA_MASK 0xfff00000
  153. #define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
  154. #define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
  155. #define TR_66_UDMA_ADDRSETUP_SHIFT 29
  156. #define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
  157. #define TR_66_UDMA_RDY2PAUS_SHIFT 25
  158. #define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
  159. #define TR_66_UDMA_WRDATASETUP_SHIFT 21
  160. #define TR_66_MDMA_MASK 0x000ffc00
  161. #define TR_66_MDMA_RECOVERY_MASK 0x000f8000
  162. #define TR_66_MDMA_RECOVERY_SHIFT 15
  163. #define TR_66_MDMA_ACCESS_MASK 0x00007c00
  164. #define TR_66_MDMA_ACCESS_SHIFT 10
  165. #define TR_66_PIO_MASK 0x000003ff
  166. #define TR_66_PIO_RECOVERY_MASK 0x000003e0
  167. #define TR_66_PIO_RECOVERY_SHIFT 5
  168. #define TR_66_PIO_ACCESS_MASK 0x0000001f
  169. #define TR_66_PIO_ACCESS_SHIFT 0
  170. /* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
  171. * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
  172. *
  173. * The access time and recovery time can be programmed. Some older
  174. * Darwin code base limit OHare to 150ns cycle time. I decided to do
  175. * the same here fore safety against broken old hardware ;)
  176. * The HalfTick bit, when set, adds half a clock (15ns) to the access
  177. * time and removes one from recovery. It's not supported on KeyLargo
  178. * implementation afaik. The E bit appears to be set for PIO mode 0 and
  179. * is used to reach long timings used in this mode.
  180. */
  181. #define TR_33_MDMA_MASK 0x003ff800
  182. #define TR_33_MDMA_RECOVERY_MASK 0x001f0000
  183. #define TR_33_MDMA_RECOVERY_SHIFT 16
  184. #define TR_33_MDMA_ACCESS_MASK 0x0000f800
  185. #define TR_33_MDMA_ACCESS_SHIFT 11
  186. #define TR_33_MDMA_HALFTICK 0x00200000
  187. #define TR_33_PIO_MASK 0x000007ff
  188. #define TR_33_PIO_E 0x00000400
  189. #define TR_33_PIO_RECOVERY_MASK 0x000003e0
  190. #define TR_33_PIO_RECOVERY_SHIFT 5
  191. #define TR_33_PIO_ACCESS_MASK 0x0000001f
  192. #define TR_33_PIO_ACCESS_SHIFT 0
  193. /*
  194. * Interrupt register definitions
  195. */
  196. #define IDE_INTR_DMA 0x80000000
  197. #define IDE_INTR_DEVICE 0x40000000
  198. /*
  199. * FCR Register on Kauai. Not sure what bit 0x4 is ...
  200. */
  201. #define KAUAI_FCR_UATA_MAGIC 0x00000004
  202. #define KAUAI_FCR_UATA_RESET_N 0x00000002
  203. #define KAUAI_FCR_UATA_ENABLE 0x00000001
  204. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  205. /* Rounded Multiword DMA timings
  206. *
  207. * I gave up finding a generic formula for all controller
  208. * types and instead, built tables based on timing values
  209. * used by Apple in Darwin's implementation.
  210. */
  211. struct mdma_timings_t {
  212. int accessTime;
  213. int recoveryTime;
  214. int cycleTime;
  215. };
  216. struct mdma_timings_t mdma_timings_33[] =
  217. {
  218. { 240, 240, 480 },
  219. { 180, 180, 360 },
  220. { 135, 135, 270 },
  221. { 120, 120, 240 },
  222. { 105, 105, 210 },
  223. { 90, 90, 180 },
  224. { 75, 75, 150 },
  225. { 75, 45, 120 },
  226. { 0, 0, 0 }
  227. };
  228. struct mdma_timings_t mdma_timings_33k[] =
  229. {
  230. { 240, 240, 480 },
  231. { 180, 180, 360 },
  232. { 150, 150, 300 },
  233. { 120, 120, 240 },
  234. { 90, 120, 210 },
  235. { 90, 90, 180 },
  236. { 90, 60, 150 },
  237. { 90, 30, 120 },
  238. { 0, 0, 0 }
  239. };
  240. struct mdma_timings_t mdma_timings_66[] =
  241. {
  242. { 240, 240, 480 },
  243. { 180, 180, 360 },
  244. { 135, 135, 270 },
  245. { 120, 120, 240 },
  246. { 105, 105, 210 },
  247. { 90, 90, 180 },
  248. { 90, 75, 165 },
  249. { 75, 45, 120 },
  250. { 0, 0, 0 }
  251. };
  252. /* KeyLargo ATA-4 Ultra DMA timings (rounded) */
  253. struct {
  254. int addrSetup; /* ??? */
  255. int rdy2pause;
  256. int wrDataSetup;
  257. } kl66_udma_timings[] =
  258. {
  259. { 0, 180, 120 }, /* Mode 0 */
  260. { 0, 150, 90 }, /* 1 */
  261. { 0, 120, 60 }, /* 2 */
  262. { 0, 90, 45 }, /* 3 */
  263. { 0, 90, 30 } /* 4 */
  264. };
  265. /* UniNorth 2 ATA/100 timings */
  266. struct kauai_timing {
  267. int cycle_time;
  268. u32 timing_reg;
  269. };
  270. static struct kauai_timing kauai_pio_timings[] =
  271. {
  272. { 930 , 0x08000fff },
  273. { 600 , 0x08000a92 },
  274. { 383 , 0x0800060f },
  275. { 360 , 0x08000492 },
  276. { 330 , 0x0800048f },
  277. { 300 , 0x080003cf },
  278. { 270 , 0x080003cc },
  279. { 240 , 0x0800038b },
  280. { 239 , 0x0800030c },
  281. { 180 , 0x05000249 },
  282. { 120 , 0x04000148 },
  283. { 0 , 0 },
  284. };
  285. static struct kauai_timing kauai_mdma_timings[] =
  286. {
  287. { 1260 , 0x00fff000 },
  288. { 480 , 0x00618000 },
  289. { 360 , 0x00492000 },
  290. { 270 , 0x0038e000 },
  291. { 240 , 0x0030c000 },
  292. { 210 , 0x002cb000 },
  293. { 180 , 0x00249000 },
  294. { 150 , 0x00209000 },
  295. { 120 , 0x00148000 },
  296. { 0 , 0 },
  297. };
  298. static struct kauai_timing kauai_udma_timings[] =
  299. {
  300. { 120 , 0x000070c0 },
  301. { 90 , 0x00005d80 },
  302. { 60 , 0x00004a60 },
  303. { 45 , 0x00003a50 },
  304. { 30 , 0x00002a30 },
  305. { 20 , 0x00002921 },
  306. { 0 , 0 },
  307. };
  308. static struct kauai_timing shasta_pio_timings[] =
  309. {
  310. { 930 , 0x08000fff },
  311. { 600 , 0x0A000c97 },
  312. { 383 , 0x07000712 },
  313. { 360 , 0x040003cd },
  314. { 330 , 0x040003cd },
  315. { 300 , 0x040003cd },
  316. { 270 , 0x040003cd },
  317. { 240 , 0x040003cd },
  318. { 239 , 0x040003cd },
  319. { 180 , 0x0400028b },
  320. { 120 , 0x0400010a },
  321. { 0 , 0 },
  322. };
  323. static struct kauai_timing shasta_mdma_timings[] =
  324. {
  325. { 1260 , 0x00fff000 },
  326. { 480 , 0x00820800 },
  327. { 360 , 0x00820800 },
  328. { 270 , 0x00820800 },
  329. { 240 , 0x00820800 },
  330. { 210 , 0x00820800 },
  331. { 180 , 0x00820800 },
  332. { 150 , 0x0028b000 },
  333. { 120 , 0x001ca000 },
  334. { 0 , 0 },
  335. };
  336. static struct kauai_timing shasta_udma133_timings[] =
  337. {
  338. { 120 , 0x00035901, },
  339. { 90 , 0x000348b1, },
  340. { 60 , 0x00033881, },
  341. { 45 , 0x00033861, },
  342. { 30 , 0x00033841, },
  343. { 20 , 0x00033031, },
  344. { 15 , 0x00033021, },
  345. { 0 , 0 },
  346. };
  347. static inline u32
  348. kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
  349. {
  350. int i;
  351. for (i=0; table[i].cycle_time; i++)
  352. if (cycle_time > table[i+1].cycle_time)
  353. return table[i].timing_reg;
  354. BUG();
  355. return 0;
  356. }
  357. /* allow up to 256 DBDMA commands per xfer */
  358. #define MAX_DCMDS 256
  359. /*
  360. * Wait 1s for disk to answer on IDE bus after a hard reset
  361. * of the device (via GPIO/FCR).
  362. *
  363. * Some devices seem to "pollute" the bus even after dropping
  364. * the BSY bit (typically some combo drives slave on the UDMA
  365. * bus) after a hard reset. Since we hard reset all drives on
  366. * KeyLargo ATA66, we have to keep that delay around. I may end
  367. * up not hard resetting anymore on these and keep the delay only
  368. * for older interfaces instead (we have to reset when coming
  369. * from MacOS...) --BenH.
  370. */
  371. #define IDE_WAKEUP_DELAY (1*HZ)
  372. static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
  373. static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
  374. static void pmac_ide_selectproc(ide_drive_t *drive);
  375. static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
  376. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  377. #define PMAC_IDE_REG(x) \
  378. ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
  379. /*
  380. * Apply the timings of the proper unit (master/slave) to the shared
  381. * timing register when selecting that unit. This version is for
  382. * ASICs with a single timing register
  383. */
  384. static void
  385. pmac_ide_selectproc(ide_drive_t *drive)
  386. {
  387. ide_hwif_t *hwif = drive->hwif;
  388. pmac_ide_hwif_t *pmif =
  389. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  390. if (pmif == NULL)
  391. return;
  392. if (drive->select.b.unit & 0x01)
  393. writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  394. else
  395. writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  396. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  397. }
  398. /*
  399. * Apply the timings of the proper unit (master/slave) to the shared
  400. * timing register when selecting that unit. This version is for
  401. * ASICs with a dual timing register (Kauai)
  402. */
  403. static void
  404. pmac_ide_kauai_selectproc(ide_drive_t *drive)
  405. {
  406. ide_hwif_t *hwif = drive->hwif;
  407. pmac_ide_hwif_t *pmif =
  408. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  409. if (pmif == NULL)
  410. return;
  411. if (drive->select.b.unit & 0x01) {
  412. writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  413. writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  414. } else {
  415. writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  416. writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  417. }
  418. (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  419. }
  420. /*
  421. * Force an update of controller timing values for a given drive
  422. */
  423. static void
  424. pmac_ide_do_update_timings(ide_drive_t *drive)
  425. {
  426. ide_hwif_t *hwif = drive->hwif;
  427. pmac_ide_hwif_t *pmif =
  428. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  429. if (pmif == NULL)
  430. return;
  431. if (pmif->kind == controller_sh_ata6 ||
  432. pmif->kind == controller_un_ata6 ||
  433. pmif->kind == controller_k2_ata6)
  434. pmac_ide_kauai_selectproc(drive);
  435. else
  436. pmac_ide_selectproc(drive);
  437. }
  438. static void pmac_outbsync(ide_hwif_t *hwif, u8 value, unsigned long port)
  439. {
  440. u32 tmp;
  441. writeb(value, (void __iomem *) port);
  442. tmp = readl((void __iomem *)(hwif->io_ports.data_addr
  443. + IDE_TIMING_CONFIG));
  444. }
  445. static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
  446. {
  447. writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
  448. (void)readl((void __iomem *)(hwif->io_ports.data_addr
  449. + IDE_TIMING_CONFIG));
  450. }
  451. static void pmac_set_irq(ide_hwif_t *hwif, int on)
  452. {
  453. u8 ctl = ATA_DEVCTL_OBS;
  454. if (on == 4) { /* hack for SRST */
  455. ctl |= 4;
  456. on &= ~4;
  457. }
  458. ctl |= on ? 0 : 2;
  459. writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
  460. (void)readl((void __iomem *)(hwif->io_ports.data_addr
  461. + IDE_TIMING_CONFIG));
  462. }
  463. /*
  464. * Old tuning functions (called on hdparm -p), sets up drive PIO timings
  465. */
  466. static void
  467. pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
  468. {
  469. ide_hwif_t *hwif = drive->hwif;
  470. pmac_ide_hwif_t *pmif =
  471. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  472. struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
  473. u32 *timings, t;
  474. unsigned accessTicks, recTicks;
  475. unsigned accessTime, recTime;
  476. unsigned int cycle_time;
  477. if (pmif == NULL)
  478. return;
  479. /* which drive is it ? */
  480. timings = &pmif->timings[drive->select.b.unit & 0x01];
  481. t = *timings;
  482. cycle_time = ide_pio_cycle_time(drive, pio);
  483. switch (pmif->kind) {
  484. case controller_sh_ata6: {
  485. /* 133Mhz cell */
  486. u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
  487. t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
  488. break;
  489. }
  490. case controller_un_ata6:
  491. case controller_k2_ata6: {
  492. /* 100Mhz cell */
  493. u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
  494. t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
  495. break;
  496. }
  497. case controller_kl_ata4:
  498. /* 66Mhz cell */
  499. recTime = cycle_time - tim->active - tim->setup;
  500. recTime = max(recTime, 150U);
  501. accessTime = tim->active;
  502. accessTime = max(accessTime, 150U);
  503. accessTicks = SYSCLK_TICKS_66(accessTime);
  504. accessTicks = min(accessTicks, 0x1fU);
  505. recTicks = SYSCLK_TICKS_66(recTime);
  506. recTicks = min(recTicks, 0x1fU);
  507. t = (t & ~TR_66_PIO_MASK) |
  508. (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
  509. (recTicks << TR_66_PIO_RECOVERY_SHIFT);
  510. break;
  511. default: {
  512. /* 33Mhz cell */
  513. int ebit = 0;
  514. recTime = cycle_time - tim->active - tim->setup;
  515. recTime = max(recTime, 150U);
  516. accessTime = tim->active;
  517. accessTime = max(accessTime, 150U);
  518. accessTicks = SYSCLK_TICKS(accessTime);
  519. accessTicks = min(accessTicks, 0x1fU);
  520. accessTicks = max(accessTicks, 4U);
  521. recTicks = SYSCLK_TICKS(recTime);
  522. recTicks = min(recTicks, 0x1fU);
  523. recTicks = max(recTicks, 5U) - 4;
  524. if (recTicks > 9) {
  525. recTicks--; /* guess, but it's only for PIO0, so... */
  526. ebit = 1;
  527. }
  528. t = (t & ~TR_33_PIO_MASK) |
  529. (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
  530. (recTicks << TR_33_PIO_RECOVERY_SHIFT);
  531. if (ebit)
  532. t |= TR_33_PIO_E;
  533. break;
  534. }
  535. }
  536. #ifdef IDE_PMAC_DEBUG
  537. printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
  538. drive->name, pio, *timings);
  539. #endif
  540. *timings = t;
  541. pmac_ide_do_update_timings(drive);
  542. }
  543. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  544. /*
  545. * Calculate KeyLargo ATA/66 UDMA timings
  546. */
  547. static int
  548. set_timings_udma_ata4(u32 *timings, u8 speed)
  549. {
  550. unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
  551. if (speed > XFER_UDMA_4)
  552. return 1;
  553. rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
  554. wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
  555. addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
  556. *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
  557. (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
  558. (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
  559. (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
  560. TR_66_UDMA_EN;
  561. #ifdef IDE_PMAC_DEBUG
  562. printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
  563. speed & 0xf, *timings);
  564. #endif
  565. return 0;
  566. }
  567. /*
  568. * Calculate Kauai ATA/100 UDMA timings
  569. */
  570. static int
  571. set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  572. {
  573. struct ide_timing *t = ide_timing_find_mode(speed);
  574. u32 tr;
  575. if (speed > XFER_UDMA_5 || t == NULL)
  576. return 1;
  577. tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
  578. *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
  579. *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
  580. return 0;
  581. }
  582. /*
  583. * Calculate Shasta ATA/133 UDMA timings
  584. */
  585. static int
  586. set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  587. {
  588. struct ide_timing *t = ide_timing_find_mode(speed);
  589. u32 tr;
  590. if (speed > XFER_UDMA_6 || t == NULL)
  591. return 1;
  592. tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
  593. *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
  594. *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
  595. return 0;
  596. }
  597. /*
  598. * Calculate MDMA timings for all cells
  599. */
  600. static void
  601. set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
  602. u8 speed)
  603. {
  604. int cycleTime, accessTime = 0, recTime = 0;
  605. unsigned accessTicks, recTicks;
  606. struct hd_driveid *id = drive->id;
  607. struct mdma_timings_t* tm = NULL;
  608. int i;
  609. /* Get default cycle time for mode */
  610. switch(speed & 0xf) {
  611. case 0: cycleTime = 480; break;
  612. case 1: cycleTime = 150; break;
  613. case 2: cycleTime = 120; break;
  614. default:
  615. BUG();
  616. break;
  617. }
  618. /* Check if drive provides explicit DMA cycle time */
  619. if ((id->field_valid & 2) && id->eide_dma_time)
  620. cycleTime = max_t(int, id->eide_dma_time, cycleTime);
  621. /* OHare limits according to some old Apple sources */
  622. if ((intf_type == controller_ohare) && (cycleTime < 150))
  623. cycleTime = 150;
  624. /* Get the proper timing array for this controller */
  625. switch(intf_type) {
  626. case controller_sh_ata6:
  627. case controller_un_ata6:
  628. case controller_k2_ata6:
  629. break;
  630. case controller_kl_ata4:
  631. tm = mdma_timings_66;
  632. break;
  633. case controller_kl_ata3:
  634. tm = mdma_timings_33k;
  635. break;
  636. default:
  637. tm = mdma_timings_33;
  638. break;
  639. }
  640. if (tm != NULL) {
  641. /* Lookup matching access & recovery times */
  642. i = -1;
  643. for (;;) {
  644. if (tm[i+1].cycleTime < cycleTime)
  645. break;
  646. i++;
  647. }
  648. cycleTime = tm[i].cycleTime;
  649. accessTime = tm[i].accessTime;
  650. recTime = tm[i].recoveryTime;
  651. #ifdef IDE_PMAC_DEBUG
  652. printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
  653. drive->name, cycleTime, accessTime, recTime);
  654. #endif
  655. }
  656. switch(intf_type) {
  657. case controller_sh_ata6: {
  658. /* 133Mhz cell */
  659. u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
  660. *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
  661. *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
  662. }
  663. case controller_un_ata6:
  664. case controller_k2_ata6: {
  665. /* 100Mhz cell */
  666. u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
  667. *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
  668. *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
  669. }
  670. break;
  671. case controller_kl_ata4:
  672. /* 66Mhz cell */
  673. accessTicks = SYSCLK_TICKS_66(accessTime);
  674. accessTicks = min(accessTicks, 0x1fU);
  675. accessTicks = max(accessTicks, 0x1U);
  676. recTicks = SYSCLK_TICKS_66(recTime);
  677. recTicks = min(recTicks, 0x1fU);
  678. recTicks = max(recTicks, 0x3U);
  679. /* Clear out mdma bits and disable udma */
  680. *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
  681. (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
  682. (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
  683. break;
  684. case controller_kl_ata3:
  685. /* 33Mhz cell on KeyLargo */
  686. accessTicks = SYSCLK_TICKS(accessTime);
  687. accessTicks = max(accessTicks, 1U);
  688. accessTicks = min(accessTicks, 0x1fU);
  689. accessTime = accessTicks * IDE_SYSCLK_NS;
  690. recTicks = SYSCLK_TICKS(recTime);
  691. recTicks = max(recTicks, 1U);
  692. recTicks = min(recTicks, 0x1fU);
  693. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  694. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  695. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  696. break;
  697. default: {
  698. /* 33Mhz cell on others */
  699. int halfTick = 0;
  700. int origAccessTime = accessTime;
  701. int origRecTime = recTime;
  702. accessTicks = SYSCLK_TICKS(accessTime);
  703. accessTicks = max(accessTicks, 1U);
  704. accessTicks = min(accessTicks, 0x1fU);
  705. accessTime = accessTicks * IDE_SYSCLK_NS;
  706. recTicks = SYSCLK_TICKS(recTime);
  707. recTicks = max(recTicks, 2U) - 1;
  708. recTicks = min(recTicks, 0x1fU);
  709. recTime = (recTicks + 1) * IDE_SYSCLK_NS;
  710. if ((accessTicks > 1) &&
  711. ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
  712. ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
  713. halfTick = 1;
  714. accessTicks--;
  715. }
  716. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  717. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  718. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  719. if (halfTick)
  720. *timings |= TR_33_MDMA_HALFTICK;
  721. }
  722. }
  723. #ifdef IDE_PMAC_DEBUG
  724. printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
  725. drive->name, speed & 0xf, *timings);
  726. #endif
  727. }
  728. #endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
  729. static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
  730. {
  731. ide_hwif_t *hwif = drive->hwif;
  732. pmac_ide_hwif_t *pmif =
  733. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  734. int unit = (drive->select.b.unit & 0x01);
  735. int ret = 0;
  736. u32 *timings, *timings2, tl[2];
  737. timings = &pmif->timings[unit];
  738. timings2 = &pmif->timings[unit+2];
  739. /* Copy timings to local image */
  740. tl[0] = *timings;
  741. tl[1] = *timings2;
  742. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  743. if (speed >= XFER_UDMA_0) {
  744. if (pmif->kind == controller_kl_ata4)
  745. ret = set_timings_udma_ata4(&tl[0], speed);
  746. else if (pmif->kind == controller_un_ata6
  747. || pmif->kind == controller_k2_ata6)
  748. ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
  749. else if (pmif->kind == controller_sh_ata6)
  750. ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
  751. else
  752. ret = -1;
  753. } else
  754. set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
  755. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  756. if (ret)
  757. return;
  758. /* Apply timings to controller */
  759. *timings = tl[0];
  760. *timings2 = tl[1];
  761. pmac_ide_do_update_timings(drive);
  762. }
  763. /*
  764. * Blast some well known "safe" values to the timing registers at init or
  765. * wakeup from sleep time, before we do real calculation
  766. */
  767. static void
  768. sanitize_timings(pmac_ide_hwif_t *pmif)
  769. {
  770. unsigned int value, value2 = 0;
  771. switch(pmif->kind) {
  772. case controller_sh_ata6:
  773. value = 0x0a820c97;
  774. value2 = 0x00033031;
  775. break;
  776. case controller_un_ata6:
  777. case controller_k2_ata6:
  778. value = 0x08618a92;
  779. value2 = 0x00002921;
  780. break;
  781. case controller_kl_ata4:
  782. value = 0x0008438c;
  783. break;
  784. case controller_kl_ata3:
  785. value = 0x00084526;
  786. break;
  787. case controller_heathrow:
  788. case controller_ohare:
  789. default:
  790. value = 0x00074526;
  791. break;
  792. }
  793. pmif->timings[0] = pmif->timings[1] = value;
  794. pmif->timings[2] = pmif->timings[3] = value2;
  795. }
  796. /* Suspend call back, should be called after the child devices
  797. * have actually been suspended
  798. */
  799. static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
  800. {
  801. /* We clear the timings */
  802. pmif->timings[0] = 0;
  803. pmif->timings[1] = 0;
  804. disable_irq(pmif->irq);
  805. /* The media bay will handle itself just fine */
  806. if (pmif->mediabay)
  807. return 0;
  808. /* Kauai has bus control FCRs directly here */
  809. if (pmif->kauai_fcr) {
  810. u32 fcr = readl(pmif->kauai_fcr);
  811. fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
  812. writel(fcr, pmif->kauai_fcr);
  813. }
  814. /* Disable the bus on older machines and the cell on kauai */
  815. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
  816. 0);
  817. return 0;
  818. }
  819. /* Resume call back, should be called before the child devices
  820. * are resumed
  821. */
  822. static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
  823. {
  824. /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
  825. if (!pmif->mediabay) {
  826. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
  827. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
  828. msleep(10);
  829. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
  830. /* Kauai has it different */
  831. if (pmif->kauai_fcr) {
  832. u32 fcr = readl(pmif->kauai_fcr);
  833. fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
  834. writel(fcr, pmif->kauai_fcr);
  835. }
  836. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  837. }
  838. /* Sanitize drive timings */
  839. sanitize_timings(pmif);
  840. enable_irq(pmif->irq);
  841. return 0;
  842. }
  843. static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
  844. {
  845. pmac_ide_hwif_t *pmif =
  846. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  847. struct device_node *np = pmif->node;
  848. const char *cable = of_get_property(np, "cable-type", NULL);
  849. /* Get cable type from device-tree. */
  850. if (cable && !strncmp(cable, "80-", 3))
  851. return ATA_CBL_PATA80;
  852. /*
  853. * G5's seem to have incorrect cable type in device-tree.
  854. * Let's assume they have a 80 conductor cable, this seem
  855. * to be always the case unless the user mucked around.
  856. */
  857. if (of_device_is_compatible(np, "K2-UATA") ||
  858. of_device_is_compatible(np, "shasta-ata"))
  859. return ATA_CBL_PATA80;
  860. return ATA_CBL_PATA40;
  861. }
  862. static void pmac_ide_init_dev(ide_drive_t *drive)
  863. {
  864. ide_hwif_t *hwif = drive->hwif;
  865. pmac_ide_hwif_t *pmif =
  866. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  867. if (pmif->mediabay) {
  868. #ifdef CONFIG_PMAC_MEDIABAY
  869. if (check_media_bay_by_base(pmif->regbase, MB_CD) == 0) {
  870. drive->noprobe = 0;
  871. return;
  872. }
  873. #endif
  874. drive->noprobe = 1;
  875. }
  876. }
  877. static const struct ide_port_ops pmac_ide_ata6_port_ops = {
  878. .init_dev = pmac_ide_init_dev,
  879. .set_pio_mode = pmac_ide_set_pio_mode,
  880. .set_dma_mode = pmac_ide_set_dma_mode,
  881. .selectproc = pmac_ide_kauai_selectproc,
  882. .cable_detect = pmac_ide_cable_detect,
  883. };
  884. static const struct ide_port_ops pmac_ide_ata4_port_ops = {
  885. .init_dev = pmac_ide_init_dev,
  886. .set_pio_mode = pmac_ide_set_pio_mode,
  887. .set_dma_mode = pmac_ide_set_dma_mode,
  888. .selectproc = pmac_ide_selectproc,
  889. .cable_detect = pmac_ide_cable_detect,
  890. };
  891. static const struct ide_port_ops pmac_ide_port_ops = {
  892. .init_dev = pmac_ide_init_dev,
  893. .set_pio_mode = pmac_ide_set_pio_mode,
  894. .set_dma_mode = pmac_ide_set_dma_mode,
  895. .selectproc = pmac_ide_selectproc,
  896. };
  897. static const struct ide_dma_ops pmac_dma_ops;
  898. static const struct ide_port_info pmac_port_info = {
  899. .name = DRV_NAME,
  900. .init_dma = pmac_ide_init_dma,
  901. .chipset = ide_pmac,
  902. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  903. .dma_ops = &pmac_dma_ops,
  904. #endif
  905. .port_ops = &pmac_ide_port_ops,
  906. .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
  907. IDE_HFLAG_POST_SET_MODE |
  908. IDE_HFLAG_MMIO |
  909. IDE_HFLAG_UNMASK_IRQS,
  910. .pio_mask = ATA_PIO4,
  911. .mwdma_mask = ATA_MWDMA2,
  912. };
  913. /*
  914. * Setup, register & probe an IDE channel driven by this driver, this is
  915. * called by one of the 2 probe functions (macio or PCI).
  916. */
  917. static int __devinit pmac_ide_setup_device(pmac_ide_hwif_t *pmif, hw_regs_t *hw)
  918. {
  919. struct device_node *np = pmif->node;
  920. const int *bidp;
  921. ide_hwif_t *hwif;
  922. hw_regs_t *hws[] = { hw, NULL, NULL, NULL };
  923. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  924. struct ide_port_info d = pmac_port_info;
  925. pmif->broken_dma = pmif->broken_dma_warn = 0;
  926. if (of_device_is_compatible(np, "shasta-ata")) {
  927. pmif->kind = controller_sh_ata6;
  928. d.port_ops = &pmac_ide_ata6_port_ops;
  929. d.udma_mask = ATA_UDMA6;
  930. } else if (of_device_is_compatible(np, "kauai-ata")) {
  931. pmif->kind = controller_un_ata6;
  932. d.port_ops = &pmac_ide_ata6_port_ops;
  933. d.udma_mask = ATA_UDMA5;
  934. } else if (of_device_is_compatible(np, "K2-UATA")) {
  935. pmif->kind = controller_k2_ata6;
  936. d.port_ops = &pmac_ide_ata6_port_ops;
  937. d.udma_mask = ATA_UDMA5;
  938. } else if (of_device_is_compatible(np, "keylargo-ata")) {
  939. if (strcmp(np->name, "ata-4") == 0) {
  940. pmif->kind = controller_kl_ata4;
  941. d.port_ops = &pmac_ide_ata4_port_ops;
  942. d.udma_mask = ATA_UDMA4;
  943. } else
  944. pmif->kind = controller_kl_ata3;
  945. } else if (of_device_is_compatible(np, "heathrow-ata")) {
  946. pmif->kind = controller_heathrow;
  947. } else {
  948. pmif->kind = controller_ohare;
  949. pmif->broken_dma = 1;
  950. }
  951. bidp = of_get_property(np, "AAPL,bus-id", NULL);
  952. pmif->aapl_bus_id = bidp ? *bidp : 0;
  953. /* On Kauai-type controllers, we make sure the FCR is correct */
  954. if (pmif->kauai_fcr)
  955. writel(KAUAI_FCR_UATA_MAGIC |
  956. KAUAI_FCR_UATA_RESET_N |
  957. KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
  958. pmif->mediabay = 0;
  959. /* Make sure we have sane timings */
  960. sanitize_timings(pmif);
  961. #ifndef CONFIG_PPC64
  962. /* XXX FIXME: Media bay stuff need re-organizing */
  963. if (np->parent && np->parent->name
  964. && strcasecmp(np->parent->name, "media-bay") == 0) {
  965. #ifdef CONFIG_PMAC_MEDIABAY
  966. media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq,
  967. hwif);
  968. #endif /* CONFIG_PMAC_MEDIABAY */
  969. pmif->mediabay = 1;
  970. if (!bidp)
  971. pmif->aapl_bus_id = 1;
  972. } else if (pmif->kind == controller_ohare) {
  973. /* The code below is having trouble on some ohare machines
  974. * (timing related ?). Until I can put my hand on one of these
  975. * units, I keep the old way
  976. */
  977. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
  978. } else
  979. #endif
  980. {
  981. /* This is necessary to enable IDE when net-booting */
  982. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
  983. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
  984. msleep(10);
  985. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
  986. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  987. }
  988. printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
  989. "bus ID %d%s, irq %d\n", model_name[pmif->kind],
  990. pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
  991. pmif->mediabay ? " (mediabay)" : "", hw->irq);
  992. hwif = ide_find_port_slot(&d);
  993. if (hwif == NULL)
  994. return -ENOENT;
  995. hwif->exec_command = pmac_exec_command;
  996. hwif->set_irq = pmac_set_irq;
  997. /* Setup MMIO ops */
  998. default_hwif_mmiops(hwif);
  999. hwif->OUTBSYNC = pmac_outbsync;
  1000. idx[0] = hwif->index;
  1001. ide_device_add(idx, &d, hws);
  1002. return 0;
  1003. }
  1004. static void __devinit pmac_ide_init_ports(hw_regs_t *hw, unsigned long base)
  1005. {
  1006. int i;
  1007. for (i = 0; i < 8; ++i)
  1008. hw->io_ports_array[i] = base + i * 0x10;
  1009. hw->io_ports.ctl_addr = base + 0x160;
  1010. }
  1011. /*
  1012. * Attach to a macio probed interface
  1013. */
  1014. static int __devinit
  1015. pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1016. {
  1017. void __iomem *base;
  1018. unsigned long regbase;
  1019. pmac_ide_hwif_t *pmif;
  1020. int irq, rc;
  1021. hw_regs_t hw;
  1022. pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
  1023. if (pmif == NULL)
  1024. return -ENOMEM;
  1025. if (macio_resource_count(mdev) == 0) {
  1026. printk(KERN_WARNING "ide-pmac: no address for %s\n",
  1027. mdev->ofdev.node->full_name);
  1028. rc = -ENXIO;
  1029. goto out_free_pmif;
  1030. }
  1031. /* Request memory resource for IO ports */
  1032. if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
  1033. printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
  1034. "%s!\n", mdev->ofdev.node->full_name);
  1035. rc = -EBUSY;
  1036. goto out_free_pmif;
  1037. }
  1038. /* XXX This is bogus. Should be fixed in the registry by checking
  1039. * the kind of host interrupt controller, a bit like gatwick
  1040. * fixes in irq.c. That works well enough for the single case
  1041. * where that happens though...
  1042. */
  1043. if (macio_irq_count(mdev) == 0) {
  1044. printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
  1045. "13\n", mdev->ofdev.node->full_name);
  1046. irq = irq_create_mapping(NULL, 13);
  1047. } else
  1048. irq = macio_irq(mdev, 0);
  1049. base = ioremap(macio_resource_start(mdev, 0), 0x400);
  1050. regbase = (unsigned long) base;
  1051. pmif->mdev = mdev;
  1052. pmif->node = mdev->ofdev.node;
  1053. pmif->regbase = regbase;
  1054. pmif->irq = irq;
  1055. pmif->kauai_fcr = NULL;
  1056. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1057. if (macio_resource_count(mdev) >= 2) {
  1058. if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
  1059. printk(KERN_WARNING "ide-pmac: can't request DMA "
  1060. "resource for %s!\n",
  1061. mdev->ofdev.node->full_name);
  1062. else
  1063. pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
  1064. } else
  1065. pmif->dma_regs = NULL;
  1066. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1067. dev_set_drvdata(&mdev->ofdev.dev, pmif);
  1068. memset(&hw, 0, sizeof(hw));
  1069. pmac_ide_init_ports(&hw, pmif->regbase);
  1070. hw.irq = irq;
  1071. hw.dev = &mdev->bus->pdev->dev;
  1072. hw.parent = &mdev->ofdev.dev;
  1073. rc = pmac_ide_setup_device(pmif, &hw);
  1074. if (rc != 0) {
  1075. /* The inteface is released to the common IDE layer */
  1076. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1077. iounmap(base);
  1078. if (pmif->dma_regs) {
  1079. iounmap(pmif->dma_regs);
  1080. macio_release_resource(mdev, 1);
  1081. }
  1082. macio_release_resource(mdev, 0);
  1083. kfree(pmif);
  1084. }
  1085. return rc;
  1086. out_free_pmif:
  1087. kfree(pmif);
  1088. return rc;
  1089. }
  1090. static int
  1091. pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
  1092. {
  1093. pmac_ide_hwif_t *pmif =
  1094. (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1095. int rc = 0;
  1096. if (mesg.event != mdev->ofdev.dev.power.power_state.event
  1097. && (mesg.event & PM_EVENT_SLEEP)) {
  1098. rc = pmac_ide_do_suspend(pmif);
  1099. if (rc == 0)
  1100. mdev->ofdev.dev.power.power_state = mesg;
  1101. }
  1102. return rc;
  1103. }
  1104. static int
  1105. pmac_ide_macio_resume(struct macio_dev *mdev)
  1106. {
  1107. pmac_ide_hwif_t *pmif =
  1108. (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1109. int rc = 0;
  1110. if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
  1111. rc = pmac_ide_do_resume(pmif);
  1112. if (rc == 0)
  1113. mdev->ofdev.dev.power.power_state = PMSG_ON;
  1114. }
  1115. return rc;
  1116. }
  1117. /*
  1118. * Attach to a PCI probed interface
  1119. */
  1120. static int __devinit
  1121. pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
  1122. {
  1123. struct device_node *np;
  1124. pmac_ide_hwif_t *pmif;
  1125. void __iomem *base;
  1126. unsigned long rbase, rlen;
  1127. int rc;
  1128. hw_regs_t hw;
  1129. np = pci_device_to_OF_node(pdev);
  1130. if (np == NULL) {
  1131. printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
  1132. return -ENODEV;
  1133. }
  1134. pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
  1135. if (pmif == NULL)
  1136. return -ENOMEM;
  1137. if (pci_enable_device(pdev)) {
  1138. printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
  1139. "%s\n", np->full_name);
  1140. rc = -ENXIO;
  1141. goto out_free_pmif;
  1142. }
  1143. pci_set_master(pdev);
  1144. if (pci_request_regions(pdev, "Kauai ATA")) {
  1145. printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
  1146. "%s\n", np->full_name);
  1147. rc = -ENXIO;
  1148. goto out_free_pmif;
  1149. }
  1150. pmif->mdev = NULL;
  1151. pmif->node = np;
  1152. rbase = pci_resource_start(pdev, 0);
  1153. rlen = pci_resource_len(pdev, 0);
  1154. base = ioremap(rbase, rlen);
  1155. pmif->regbase = (unsigned long) base + 0x2000;
  1156. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1157. pmif->dma_regs = base + 0x1000;
  1158. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1159. pmif->kauai_fcr = base;
  1160. pmif->irq = pdev->irq;
  1161. pci_set_drvdata(pdev, pmif);
  1162. memset(&hw, 0, sizeof(hw));
  1163. pmac_ide_init_ports(&hw, pmif->regbase);
  1164. hw.irq = pdev->irq;
  1165. hw.dev = &pdev->dev;
  1166. rc = pmac_ide_setup_device(pmif, &hw);
  1167. if (rc != 0) {
  1168. /* The inteface is released to the common IDE layer */
  1169. pci_set_drvdata(pdev, NULL);
  1170. iounmap(base);
  1171. pci_release_regions(pdev);
  1172. kfree(pmif);
  1173. }
  1174. return rc;
  1175. out_free_pmif:
  1176. kfree(pmif);
  1177. return rc;
  1178. }
  1179. static int
  1180. pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1181. {
  1182. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
  1183. int rc = 0;
  1184. if (mesg.event != pdev->dev.power.power_state.event
  1185. && (mesg.event & PM_EVENT_SLEEP)) {
  1186. rc = pmac_ide_do_suspend(pmif);
  1187. if (rc == 0)
  1188. pdev->dev.power.power_state = mesg;
  1189. }
  1190. return rc;
  1191. }
  1192. static int
  1193. pmac_ide_pci_resume(struct pci_dev *pdev)
  1194. {
  1195. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
  1196. int rc = 0;
  1197. if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
  1198. rc = pmac_ide_do_resume(pmif);
  1199. if (rc == 0)
  1200. pdev->dev.power.power_state = PMSG_ON;
  1201. }
  1202. return rc;
  1203. }
  1204. static struct of_device_id pmac_ide_macio_match[] =
  1205. {
  1206. {
  1207. .name = "IDE",
  1208. },
  1209. {
  1210. .name = "ATA",
  1211. },
  1212. {
  1213. .type = "ide",
  1214. },
  1215. {
  1216. .type = "ata",
  1217. },
  1218. {},
  1219. };
  1220. static struct macio_driver pmac_ide_macio_driver =
  1221. {
  1222. .name = "ide-pmac",
  1223. .match_table = pmac_ide_macio_match,
  1224. .probe = pmac_ide_macio_attach,
  1225. .suspend = pmac_ide_macio_suspend,
  1226. .resume = pmac_ide_macio_resume,
  1227. };
  1228. static const struct pci_device_id pmac_ide_pci_match[] = {
  1229. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
  1230. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
  1231. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
  1232. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
  1233. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
  1234. {},
  1235. };
  1236. static struct pci_driver pmac_ide_pci_driver = {
  1237. .name = "ide-pmac",
  1238. .id_table = pmac_ide_pci_match,
  1239. .probe = pmac_ide_pci_attach,
  1240. .suspend = pmac_ide_pci_suspend,
  1241. .resume = pmac_ide_pci_resume,
  1242. };
  1243. MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
  1244. int __init pmac_ide_probe(void)
  1245. {
  1246. int error;
  1247. if (!machine_is(powermac))
  1248. return -ENODEV;
  1249. #ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
  1250. error = pci_register_driver(&pmac_ide_pci_driver);
  1251. if (error)
  1252. goto out;
  1253. error = macio_register_driver(&pmac_ide_macio_driver);
  1254. if (error) {
  1255. pci_unregister_driver(&pmac_ide_pci_driver);
  1256. goto out;
  1257. }
  1258. #else
  1259. error = macio_register_driver(&pmac_ide_macio_driver);
  1260. if (error)
  1261. goto out;
  1262. error = pci_register_driver(&pmac_ide_pci_driver);
  1263. if (error) {
  1264. macio_unregister_driver(&pmac_ide_macio_driver);
  1265. goto out;
  1266. }
  1267. #endif
  1268. out:
  1269. return error;
  1270. }
  1271. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1272. /*
  1273. * pmac_ide_build_dmatable builds the DBDMA command list
  1274. * for a transfer and sets the DBDMA channel to point to it.
  1275. */
  1276. static int
  1277. pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
  1278. {
  1279. ide_hwif_t *hwif = drive->hwif;
  1280. pmac_ide_hwif_t *pmif =
  1281. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1282. struct dbdma_cmd *table;
  1283. int i, count = 0;
  1284. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1285. struct scatterlist *sg;
  1286. int wr = (rq_data_dir(rq) == WRITE);
  1287. /* DMA table is already aligned */
  1288. table = (struct dbdma_cmd *) pmif->dma_table_cpu;
  1289. /* Make sure DMA controller is stopped (necessary ?) */
  1290. writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
  1291. while (readl(&dma->status) & RUN)
  1292. udelay(1);
  1293. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  1294. if (!i)
  1295. return 0;
  1296. /* Build DBDMA commands list */
  1297. sg = hwif->sg_table;
  1298. while (i && sg_dma_len(sg)) {
  1299. u32 cur_addr;
  1300. u32 cur_len;
  1301. cur_addr = sg_dma_address(sg);
  1302. cur_len = sg_dma_len(sg);
  1303. if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
  1304. if (pmif->broken_dma_warn == 0) {
  1305. printk(KERN_WARNING "%s: DMA on non aligned address, "
  1306. "switching to PIO on Ohare chipset\n", drive->name);
  1307. pmif->broken_dma_warn = 1;
  1308. }
  1309. goto use_pio_instead;
  1310. }
  1311. while (cur_len) {
  1312. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  1313. if (count++ >= MAX_DCMDS) {
  1314. printk(KERN_WARNING "%s: DMA table too small\n",
  1315. drive->name);
  1316. goto use_pio_instead;
  1317. }
  1318. st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
  1319. st_le16(&table->req_count, tc);
  1320. st_le32(&table->phy_addr, cur_addr);
  1321. table->cmd_dep = 0;
  1322. table->xfer_status = 0;
  1323. table->res_count = 0;
  1324. cur_addr += tc;
  1325. cur_len -= tc;
  1326. ++table;
  1327. }
  1328. sg = sg_next(sg);
  1329. i--;
  1330. }
  1331. /* convert the last command to an input/output last command */
  1332. if (count) {
  1333. st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
  1334. /* add the stop command to the end of the list */
  1335. memset(table, 0, sizeof(struct dbdma_cmd));
  1336. st_le16(&table->command, DBDMA_STOP);
  1337. mb();
  1338. writel(hwif->dmatable_dma, &dma->cmdptr);
  1339. return 1;
  1340. }
  1341. printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
  1342. use_pio_instead:
  1343. ide_destroy_dmatable(drive);
  1344. return 0; /* revert to PIO for this request */
  1345. }
  1346. /* Teardown mappings after DMA has completed. */
  1347. static void
  1348. pmac_ide_destroy_dmatable (ide_drive_t *drive)
  1349. {
  1350. ide_hwif_t *hwif = drive->hwif;
  1351. if (hwif->sg_nents) {
  1352. ide_destroy_dmatable(drive);
  1353. hwif->sg_nents = 0;
  1354. }
  1355. }
  1356. /*
  1357. * Prepare a DMA transfer. We build the DMA table, adjust the timings for
  1358. * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
  1359. */
  1360. static int
  1361. pmac_ide_dma_setup(ide_drive_t *drive)
  1362. {
  1363. ide_hwif_t *hwif = HWIF(drive);
  1364. pmac_ide_hwif_t *pmif =
  1365. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1366. struct request *rq = HWGROUP(drive)->rq;
  1367. u8 unit = (drive->select.b.unit & 0x01);
  1368. u8 ata4;
  1369. if (pmif == NULL)
  1370. return 1;
  1371. ata4 = (pmif->kind == controller_kl_ata4);
  1372. if (!pmac_ide_build_dmatable(drive, rq)) {
  1373. ide_map_sg(drive, rq);
  1374. return 1;
  1375. }
  1376. /* Apple adds 60ns to wrDataSetup on reads */
  1377. if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
  1378. writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
  1379. PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1380. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1381. }
  1382. drive->waiting_for_dma = 1;
  1383. return 0;
  1384. }
  1385. static void
  1386. pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  1387. {
  1388. /* issue cmd to drive */
  1389. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
  1390. }
  1391. /*
  1392. * Kick the DMA controller into life after the DMA command has been issued
  1393. * to the drive.
  1394. */
  1395. static void
  1396. pmac_ide_dma_start(ide_drive_t *drive)
  1397. {
  1398. ide_hwif_t *hwif = drive->hwif;
  1399. pmac_ide_hwif_t *pmif =
  1400. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1401. volatile struct dbdma_regs __iomem *dma;
  1402. dma = pmif->dma_regs;
  1403. writel((RUN << 16) | RUN, &dma->control);
  1404. /* Make sure it gets to the controller right now */
  1405. (void)readl(&dma->control);
  1406. }
  1407. /*
  1408. * After a DMA transfer, make sure the controller is stopped
  1409. */
  1410. static int
  1411. pmac_ide_dma_end (ide_drive_t *drive)
  1412. {
  1413. ide_hwif_t *hwif = drive->hwif;
  1414. pmac_ide_hwif_t *pmif =
  1415. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1416. volatile struct dbdma_regs __iomem *dma;
  1417. u32 dstat;
  1418. if (pmif == NULL)
  1419. return 0;
  1420. dma = pmif->dma_regs;
  1421. drive->waiting_for_dma = 0;
  1422. dstat = readl(&dma->status);
  1423. writel(((RUN|WAKE|DEAD) << 16), &dma->control);
  1424. pmac_ide_destroy_dmatable(drive);
  1425. /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
  1426. * in theory, but with ATAPI decices doing buffer underruns, that would
  1427. * cause us to disable DMA, which isn't what we want
  1428. */
  1429. return (dstat & (RUN|DEAD)) != RUN;
  1430. }
  1431. /*
  1432. * Check out that the interrupt we got was for us. We can't always know this
  1433. * for sure with those Apple interfaces (well, we could on the recent ones but
  1434. * that's not implemented yet), on the other hand, we don't have shared interrupts
  1435. * so it's not really a problem
  1436. */
  1437. static int
  1438. pmac_ide_dma_test_irq (ide_drive_t *drive)
  1439. {
  1440. ide_hwif_t *hwif = drive->hwif;
  1441. pmac_ide_hwif_t *pmif =
  1442. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1443. volatile struct dbdma_regs __iomem *dma;
  1444. unsigned long status, timeout;
  1445. if (pmif == NULL)
  1446. return 0;
  1447. dma = pmif->dma_regs;
  1448. /* We have to things to deal with here:
  1449. *
  1450. * - The dbdma won't stop if the command was started
  1451. * but completed with an error without transferring all
  1452. * datas. This happens when bad blocks are met during
  1453. * a multi-block transfer.
  1454. *
  1455. * - The dbdma fifo hasn't yet finished flushing to
  1456. * to system memory when the disk interrupt occurs.
  1457. *
  1458. */
  1459. /* If ACTIVE is cleared, the STOP command have passed and
  1460. * transfer is complete.
  1461. */
  1462. status = readl(&dma->status);
  1463. if (!(status & ACTIVE))
  1464. return 1;
  1465. if (!drive->waiting_for_dma)
  1466. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1467. called while not waiting\n", HWIF(drive)->index);
  1468. /* If dbdma didn't execute the STOP command yet, the
  1469. * active bit is still set. We consider that we aren't
  1470. * sharing interrupts (which is hopefully the case with
  1471. * those controllers) and so we just try to flush the
  1472. * channel for pending data in the fifo
  1473. */
  1474. udelay(1);
  1475. writel((FLUSH << 16) | FLUSH, &dma->control);
  1476. timeout = 0;
  1477. for (;;) {
  1478. udelay(1);
  1479. status = readl(&dma->status);
  1480. if ((status & FLUSH) == 0)
  1481. break;
  1482. if (++timeout > 100) {
  1483. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1484. timeout flushing channel\n", HWIF(drive)->index);
  1485. break;
  1486. }
  1487. }
  1488. return 1;
  1489. }
  1490. static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
  1491. {
  1492. }
  1493. static void
  1494. pmac_ide_dma_lost_irq (ide_drive_t *drive)
  1495. {
  1496. ide_hwif_t *hwif = drive->hwif;
  1497. pmac_ide_hwif_t *pmif =
  1498. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1499. volatile struct dbdma_regs __iomem *dma;
  1500. unsigned long status;
  1501. if (pmif == NULL)
  1502. return;
  1503. dma = pmif->dma_regs;
  1504. status = readl(&dma->status);
  1505. printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
  1506. }
  1507. static const struct ide_dma_ops pmac_dma_ops = {
  1508. .dma_host_set = pmac_ide_dma_host_set,
  1509. .dma_setup = pmac_ide_dma_setup,
  1510. .dma_exec_cmd = pmac_ide_dma_exec_cmd,
  1511. .dma_start = pmac_ide_dma_start,
  1512. .dma_end = pmac_ide_dma_end,
  1513. .dma_test_irq = pmac_ide_dma_test_irq,
  1514. .dma_timeout = ide_dma_timeout,
  1515. .dma_lost_irq = pmac_ide_dma_lost_irq,
  1516. };
  1517. /*
  1518. * Allocate the data structures needed for using DMA with an interface
  1519. * and fill the proper list of functions pointers
  1520. */
  1521. static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
  1522. const struct ide_port_info *d)
  1523. {
  1524. pmac_ide_hwif_t *pmif =
  1525. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1526. struct pci_dev *dev = to_pci_dev(hwif->dev);
  1527. /* We won't need pci_dev if we switch to generic consistent
  1528. * DMA routines ...
  1529. */
  1530. if (dev == NULL || pmif->dma_regs == 0)
  1531. return -ENODEV;
  1532. /*
  1533. * Allocate space for the DBDMA commands.
  1534. * The +2 is +1 for the stop command and +1 to allow for
  1535. * aligning the start address to a multiple of 16 bytes.
  1536. */
  1537. pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
  1538. dev,
  1539. (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
  1540. &hwif->dmatable_dma);
  1541. if (pmif->dma_table_cpu == NULL) {
  1542. printk(KERN_ERR "%s: unable to allocate DMA command list\n",
  1543. hwif->name);
  1544. return -ENOMEM;
  1545. }
  1546. hwif->sg_max_nents = MAX_DCMDS;
  1547. return 0;
  1548. }
  1549. #else
  1550. static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
  1551. const struct ide_port_info *d)
  1552. {
  1553. return -EOPNOTSUPP;
  1554. }
  1555. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1556. module_init(pmac_ide_probe);
  1557. MODULE_LICENSE("GPL");