lapic.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. *
  8. * Authors:
  9. * Dor Laor <dor.laor@qumranet.com>
  10. * Gregory Haskins <ghaskins@novell.com>
  11. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  12. *
  13. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. */
  18. #include "kvm.h"
  19. #include <linux/kvm.h>
  20. #include <linux/mm.h>
  21. #include <linux/highmem.h>
  22. #include <linux/smp.h>
  23. #include <linux/hrtimer.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <asm/processor.h>
  27. #include <asm/msr.h>
  28. #include <asm/page.h>
  29. #include <asm/current.h>
  30. #include <asm/apicdef.h>
  31. #include <asm/atomic.h>
  32. #include <asm/div64.h>
  33. #include "irq.h"
  34. #define PRId64 "d"
  35. #define PRIx64 "llx"
  36. #define PRIu64 "u"
  37. #define PRIo64 "o"
  38. #define APIC_BUS_CYCLE_NS 1
  39. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  40. #define apic_debug(fmt, arg...)
  41. #define APIC_LVT_NUM 6
  42. /* 14 is the version for Xeon and Pentium 8.4.8*/
  43. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  44. #define LAPIC_MMIO_LENGTH (1 << 12)
  45. /* followed define is not in apicdef.h */
  46. #define APIC_SHORT_MASK 0xc0000
  47. #define APIC_DEST_NOSHORT 0x0
  48. #define APIC_DEST_MASK 0x800
  49. #define MAX_APIC_VECTOR 256
  50. #define VEC_POS(v) ((v) & (32 - 1))
  51. #define REG_POS(v) (((v) >> 5) << 4)
  52. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  53. {
  54. return *((u32 *) (apic->regs + reg_off));
  55. }
  56. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  57. {
  58. *((u32 *) (apic->regs + reg_off)) = val;
  59. }
  60. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  61. {
  62. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  63. }
  64. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  65. {
  66. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  67. }
  68. static inline void apic_set_vector(int vec, void *bitmap)
  69. {
  70. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  71. }
  72. static inline void apic_clear_vector(int vec, void *bitmap)
  73. {
  74. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  75. }
  76. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  77. {
  78. return (apic)->vcpu->apic_base & MSR_IA32_APICBASE_ENABLE;
  79. }
  80. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  81. {
  82. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  83. }
  84. static inline int apic_enabled(struct kvm_lapic *apic)
  85. {
  86. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  87. }
  88. #define LVT_MASK \
  89. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  90. #define LINT_MASK \
  91. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  92. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  93. static inline int kvm_apic_id(struct kvm_lapic *apic)
  94. {
  95. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  96. }
  97. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  98. {
  99. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  100. }
  101. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  102. {
  103. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  104. }
  105. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  106. {
  107. return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
  108. }
  109. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  110. LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
  111. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  112. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  113. LINT_MASK, LINT_MASK, /* LVT0-1 */
  114. LVT_MASK /* LVTERR */
  115. };
  116. static int find_highest_vector(void *bitmap)
  117. {
  118. u32 *word = bitmap;
  119. int word_offset = MAX_APIC_VECTOR >> 5;
  120. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  121. continue;
  122. if (likely(!word_offset && !word[0]))
  123. return -1;
  124. else
  125. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  126. }
  127. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  128. {
  129. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  130. }
  131. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  132. {
  133. apic_clear_vector(vec, apic->regs + APIC_IRR);
  134. }
  135. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  136. {
  137. int result;
  138. result = find_highest_vector(apic->regs + APIC_IRR);
  139. ASSERT(result == -1 || result >= 16);
  140. return result;
  141. }
  142. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  143. {
  144. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  145. int highest_irr;
  146. if (!apic)
  147. return 0;
  148. highest_irr = apic_find_highest_irr(apic);
  149. return highest_irr;
  150. }
  151. EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
  152. int kvm_apic_set_irq(struct kvm_lapic *apic, u8 vec, u8 trig)
  153. {
  154. if (!apic_test_and_set_irr(vec, apic)) {
  155. /* a new pending irq is set in IRR */
  156. if (trig)
  157. apic_set_vector(vec, apic->regs + APIC_TMR);
  158. else
  159. apic_clear_vector(vec, apic->regs + APIC_TMR);
  160. kvm_vcpu_kick(apic->vcpu);
  161. return 1;
  162. }
  163. return 0;
  164. }
  165. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  166. {
  167. int result;
  168. result = find_highest_vector(apic->regs + APIC_ISR);
  169. ASSERT(result == -1 || result >= 16);
  170. return result;
  171. }
  172. static void apic_update_ppr(struct kvm_lapic *apic)
  173. {
  174. u32 tpr, isrv, ppr;
  175. int isr;
  176. tpr = apic_get_reg(apic, APIC_TASKPRI);
  177. isr = apic_find_highest_isr(apic);
  178. isrv = (isr != -1) ? isr : 0;
  179. if ((tpr & 0xf0) >= (isrv & 0xf0))
  180. ppr = tpr & 0xff;
  181. else
  182. ppr = isrv & 0xf0;
  183. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  184. apic, ppr, isr, isrv);
  185. apic_set_reg(apic, APIC_PROCPRI, ppr);
  186. }
  187. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  188. {
  189. apic_set_reg(apic, APIC_TASKPRI, tpr);
  190. apic_update_ppr(apic);
  191. }
  192. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  193. {
  194. return kvm_apic_id(apic) == dest;
  195. }
  196. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  197. {
  198. int result = 0;
  199. u8 logical_id;
  200. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  201. switch (apic_get_reg(apic, APIC_DFR)) {
  202. case APIC_DFR_FLAT:
  203. if (logical_id & mda)
  204. result = 1;
  205. break;
  206. case APIC_DFR_CLUSTER:
  207. if (((logical_id >> 4) == (mda >> 0x4))
  208. && (logical_id & mda & 0xf))
  209. result = 1;
  210. break;
  211. default:
  212. printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
  213. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  214. break;
  215. }
  216. return result;
  217. }
  218. static int apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  219. int short_hand, int dest, int dest_mode)
  220. {
  221. int result = 0;
  222. struct kvm_lapic *target = vcpu->apic;
  223. apic_debug("target %p, source %p, dest 0x%x, "
  224. "dest_mode 0x%x, short_hand 0x%x",
  225. target, source, dest, dest_mode, short_hand);
  226. ASSERT(!target);
  227. switch (short_hand) {
  228. case APIC_DEST_NOSHORT:
  229. if (dest_mode == 0) {
  230. /* Physical mode. */
  231. if ((dest == 0xFF) || (dest == kvm_apic_id(target)))
  232. result = 1;
  233. } else
  234. /* Logical mode. */
  235. result = kvm_apic_match_logical_addr(target, dest);
  236. break;
  237. case APIC_DEST_SELF:
  238. if (target == source)
  239. result = 1;
  240. break;
  241. case APIC_DEST_ALLINC:
  242. result = 1;
  243. break;
  244. case APIC_DEST_ALLBUT:
  245. if (target != source)
  246. result = 1;
  247. break;
  248. default:
  249. printk(KERN_WARNING "Bad dest shorthand value %x\n",
  250. short_hand);
  251. break;
  252. }
  253. return result;
  254. }
  255. /*
  256. * Add a pending IRQ into lapic.
  257. * Return 1 if successfully added and 0 if discarded.
  258. */
  259. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  260. int vector, int level, int trig_mode)
  261. {
  262. int result = 0;
  263. switch (delivery_mode) {
  264. case APIC_DM_FIXED:
  265. case APIC_DM_LOWEST:
  266. /* FIXME add logic for vcpu on reset */
  267. if (unlikely(!apic_enabled(apic)))
  268. break;
  269. if (apic_test_and_set_irr(vector, apic) && trig_mode) {
  270. apic_debug("level trig mode repeatedly for vector %d",
  271. vector);
  272. break;
  273. }
  274. if (trig_mode) {
  275. apic_debug("level trig mode for vector %d", vector);
  276. apic_set_vector(vector, apic->regs + APIC_TMR);
  277. } else
  278. apic_clear_vector(vector, apic->regs + APIC_TMR);
  279. kvm_vcpu_kick(apic->vcpu);
  280. result = 1;
  281. break;
  282. case APIC_DM_REMRD:
  283. printk(KERN_DEBUG "Ignoring delivery mode 3\n");
  284. break;
  285. case APIC_DM_SMI:
  286. printk(KERN_DEBUG "Ignoring guest SMI\n");
  287. break;
  288. case APIC_DM_NMI:
  289. printk(KERN_DEBUG "Ignoring guest NMI\n");
  290. break;
  291. case APIC_DM_INIT:
  292. printk(KERN_DEBUG "Ignoring guest INIT\n");
  293. break;
  294. case APIC_DM_STARTUP:
  295. printk(KERN_DEBUG "Ignoring guest STARTUP\n");
  296. break;
  297. default:
  298. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  299. delivery_mode);
  300. break;
  301. }
  302. return result;
  303. }
  304. struct kvm_lapic *kvm_apic_round_robin(struct kvm *kvm, u8 vector,
  305. unsigned long bitmap)
  306. {
  307. int vcpu_id;
  308. /* TODO for real round robin */
  309. vcpu_id = fls(bitmap) - 1;
  310. if (vcpu_id < 0)
  311. printk(KERN_DEBUG "vcpu not ready for apic_round_robin\n");
  312. return kvm->vcpus[vcpu_id]->apic;
  313. }
  314. static void apic_set_eoi(struct kvm_lapic *apic)
  315. {
  316. int vector = apic_find_highest_isr(apic);
  317. /*
  318. * Not every write EOI will has corresponding ISR,
  319. * one example is when Kernel check timer on setup_IO_APIC
  320. */
  321. if (vector == -1)
  322. return;
  323. apic_clear_vector(vector, apic->regs + APIC_ISR);
  324. apic_update_ppr(apic);
  325. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  326. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector);
  327. }
  328. static void apic_send_ipi(struct kvm_lapic *apic)
  329. {
  330. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  331. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  332. unsigned int dest = GET_APIC_DEST_FIELD(icr_high);
  333. unsigned int short_hand = icr_low & APIC_SHORT_MASK;
  334. unsigned int trig_mode = icr_low & APIC_INT_LEVELTRIG;
  335. unsigned int level = icr_low & APIC_INT_ASSERT;
  336. unsigned int dest_mode = icr_low & APIC_DEST_MASK;
  337. unsigned int delivery_mode = icr_low & APIC_MODE_MASK;
  338. unsigned int vector = icr_low & APIC_VECTOR_MASK;
  339. struct kvm_lapic *target;
  340. struct kvm_vcpu *vcpu;
  341. unsigned long lpr_map = 0;
  342. int i;
  343. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  344. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  345. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  346. icr_high, icr_low, short_hand, dest,
  347. trig_mode, level, dest_mode, delivery_mode, vector);
  348. for (i = 0; i < KVM_MAX_VCPUS; i++) {
  349. vcpu = apic->vcpu->kvm->vcpus[i];
  350. if (!vcpu)
  351. continue;
  352. if (vcpu->apic &&
  353. apic_match_dest(vcpu, apic, short_hand, dest, dest_mode)) {
  354. if (delivery_mode == APIC_DM_LOWEST)
  355. set_bit(vcpu->vcpu_id, &lpr_map);
  356. else
  357. __apic_accept_irq(vcpu->apic, delivery_mode,
  358. vector, level, trig_mode);
  359. }
  360. }
  361. if (delivery_mode == APIC_DM_LOWEST) {
  362. target = kvm_apic_round_robin(vcpu->kvm, vector, lpr_map);
  363. if (target != NULL)
  364. __apic_accept_irq(target, delivery_mode,
  365. vector, level, trig_mode);
  366. }
  367. }
  368. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  369. {
  370. u32 counter_passed;
  371. ktime_t passed, now = apic->timer.dev.base->get_time();
  372. u32 tmcct = apic_get_reg(apic, APIC_TMICT);
  373. ASSERT(apic != NULL);
  374. if (unlikely(ktime_to_ns(now) <=
  375. ktime_to_ns(apic->timer.last_update))) {
  376. /* Wrap around */
  377. passed = ktime_add(( {
  378. (ktime_t) {
  379. .tv64 = KTIME_MAX -
  380. (apic->timer.last_update).tv64}; }
  381. ), now);
  382. apic_debug("time elapsed\n");
  383. } else
  384. passed = ktime_sub(now, apic->timer.last_update);
  385. counter_passed = div64_64(ktime_to_ns(passed),
  386. (APIC_BUS_CYCLE_NS * apic->timer.divide_count));
  387. tmcct -= counter_passed;
  388. if (tmcct <= 0) {
  389. if (unlikely(!apic_lvtt_period(apic)))
  390. tmcct = 0;
  391. else
  392. do {
  393. tmcct += apic_get_reg(apic, APIC_TMICT);
  394. } while (tmcct <= 0);
  395. }
  396. return tmcct;
  397. }
  398. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  399. {
  400. u32 val = 0;
  401. if (offset >= LAPIC_MMIO_LENGTH)
  402. return 0;
  403. switch (offset) {
  404. case APIC_ARBPRI:
  405. printk(KERN_WARNING "Access APIC ARBPRI register "
  406. "which is for P6\n");
  407. break;
  408. case APIC_TMCCT: /* Timer CCR */
  409. val = apic_get_tmcct(apic);
  410. break;
  411. default:
  412. apic_update_ppr(apic);
  413. val = apic_get_reg(apic, offset);
  414. break;
  415. }
  416. return val;
  417. }
  418. static void apic_mmio_read(struct kvm_io_device *this,
  419. gpa_t address, int len, void *data)
  420. {
  421. struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
  422. unsigned int offset = address - apic->base_address;
  423. unsigned char alignment = offset & 0xf;
  424. u32 result;
  425. if ((alignment + len) > 4) {
  426. printk(KERN_ERR "KVM_APIC_READ: alignment error %lx %d",
  427. (unsigned long)address, len);
  428. return;
  429. }
  430. result = __apic_read(apic, offset & ~0xf);
  431. switch (len) {
  432. case 1:
  433. case 2:
  434. case 4:
  435. memcpy(data, (char *)&result + alignment, len);
  436. break;
  437. default:
  438. printk(KERN_ERR "Local APIC read with len = %x, "
  439. "should be 1,2, or 4 instead\n", len);
  440. break;
  441. }
  442. }
  443. static void update_divide_count(struct kvm_lapic *apic)
  444. {
  445. u32 tmp1, tmp2, tdcr;
  446. tdcr = apic_get_reg(apic, APIC_TDCR);
  447. tmp1 = tdcr & 0xf;
  448. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  449. apic->timer.divide_count = 0x1 << (tmp2 & 0x7);
  450. apic_debug("timer divide count is 0x%x\n",
  451. apic->timer.divide_count);
  452. }
  453. static void start_apic_timer(struct kvm_lapic *apic)
  454. {
  455. ktime_t now = apic->timer.dev.base->get_time();
  456. apic->timer.last_update = now;
  457. apic->timer.period = apic_get_reg(apic, APIC_TMICT) *
  458. APIC_BUS_CYCLE_NS * apic->timer.divide_count;
  459. atomic_set(&apic->timer.pending, 0);
  460. hrtimer_start(&apic->timer.dev,
  461. ktime_add_ns(now, apic->timer.period),
  462. HRTIMER_MODE_ABS);
  463. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  464. PRIx64 ", "
  465. "timer initial count 0x%x, period %lldns, "
  466. "expire @ 0x%016" PRIx64 ".\n", __FUNCTION__,
  467. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  468. apic_get_reg(apic, APIC_TMICT),
  469. apic->timer.period,
  470. ktime_to_ns(ktime_add_ns(now,
  471. apic->timer.period)));
  472. }
  473. static void apic_mmio_write(struct kvm_io_device *this,
  474. gpa_t address, int len, const void *data)
  475. {
  476. struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
  477. unsigned int offset = address - apic->base_address;
  478. unsigned char alignment = offset & 0xf;
  479. u32 val;
  480. /*
  481. * APIC register must be aligned on 128-bits boundary.
  482. * 32/64/128 bits registers must be accessed thru 32 bits.
  483. * Refer SDM 8.4.1
  484. */
  485. if (len != 4 || alignment) {
  486. if (printk_ratelimit())
  487. printk(KERN_ERR "apic write: bad size=%d %lx\n",
  488. len, (long)address);
  489. return;
  490. }
  491. val = *(u32 *) data;
  492. /* too common printing */
  493. if (offset != APIC_EOI)
  494. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  495. "0x%x\n", __FUNCTION__, offset, len, val);
  496. offset &= 0xff0;
  497. switch (offset) {
  498. case APIC_ID: /* Local APIC ID */
  499. apic_set_reg(apic, APIC_ID, val);
  500. break;
  501. case APIC_TASKPRI:
  502. apic_set_tpr(apic, val & 0xff);
  503. break;
  504. case APIC_EOI:
  505. apic_set_eoi(apic);
  506. break;
  507. case APIC_LDR:
  508. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  509. break;
  510. case APIC_DFR:
  511. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  512. break;
  513. case APIC_SPIV:
  514. apic_set_reg(apic, APIC_SPIV, val & 0x3ff);
  515. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  516. int i;
  517. u32 lvt_val;
  518. for (i = 0; i < APIC_LVT_NUM; i++) {
  519. lvt_val = apic_get_reg(apic,
  520. APIC_LVTT + 0x10 * i);
  521. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  522. lvt_val | APIC_LVT_MASKED);
  523. }
  524. atomic_set(&apic->timer.pending, 0);
  525. }
  526. break;
  527. case APIC_ICR:
  528. /* No delay here, so we always clear the pending bit */
  529. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  530. apic_send_ipi(apic);
  531. break;
  532. case APIC_ICR2:
  533. apic_set_reg(apic, APIC_ICR2, val & 0xff000000);
  534. break;
  535. case APIC_LVTT:
  536. case APIC_LVTTHMR:
  537. case APIC_LVTPC:
  538. case APIC_LVT0:
  539. case APIC_LVT1:
  540. case APIC_LVTERR:
  541. /* TODO: Check vector */
  542. if (!apic_sw_enabled(apic))
  543. val |= APIC_LVT_MASKED;
  544. val &= apic_lvt_mask[(offset - APIC_LVTT) >> 4];
  545. apic_set_reg(apic, offset, val);
  546. break;
  547. case APIC_TMICT:
  548. hrtimer_cancel(&apic->timer.dev);
  549. apic_set_reg(apic, APIC_TMICT, val);
  550. start_apic_timer(apic);
  551. return;
  552. case APIC_TDCR:
  553. if (val & 4)
  554. printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
  555. apic_set_reg(apic, APIC_TDCR, val);
  556. update_divide_count(apic);
  557. break;
  558. default:
  559. apic_debug("Local APIC Write to read-only register %x\n",
  560. offset);
  561. break;
  562. }
  563. }
  564. static int apic_mmio_range(struct kvm_io_device *this, gpa_t addr)
  565. {
  566. struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
  567. int ret = 0;
  568. if (apic_hw_enabled(apic) &&
  569. (addr >= apic->base_address) &&
  570. (addr < (apic->base_address + LAPIC_MMIO_LENGTH)))
  571. ret = 1;
  572. return ret;
  573. }
  574. void kvm_free_apic(struct kvm_lapic *apic)
  575. {
  576. if (!apic)
  577. return;
  578. hrtimer_cancel(&apic->timer.dev);
  579. if (apic->regs_page) {
  580. __free_page(apic->regs_page);
  581. apic->regs_page = 0;
  582. }
  583. kfree(apic);
  584. }
  585. /*
  586. *----------------------------------------------------------------------
  587. * LAPIC interface
  588. *----------------------------------------------------------------------
  589. */
  590. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  591. {
  592. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  593. if (!apic)
  594. return;
  595. apic_set_tpr(apic, ((cr8 & 0x0f) << 4));
  596. }
  597. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  598. {
  599. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  600. u64 tpr;
  601. if (!apic)
  602. return 0;
  603. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  604. return (tpr & 0xf0) >> 4;
  605. }
  606. EXPORT_SYMBOL_GPL(kvm_lapic_get_cr8);
  607. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  608. {
  609. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  610. if (!apic) {
  611. value |= MSR_IA32_APICBASE_BSP;
  612. vcpu->apic_base = value;
  613. return;
  614. }
  615. if (apic->vcpu->vcpu_id)
  616. value &= ~MSR_IA32_APICBASE_BSP;
  617. vcpu->apic_base = value;
  618. apic->base_address = apic->vcpu->apic_base &
  619. MSR_IA32_APICBASE_BASE;
  620. /* with FSB delivery interrupt, we can restart APIC functionality */
  621. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  622. "0x%lx.\n", apic->apic_base, apic->base_address);
  623. }
  624. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu)
  625. {
  626. return vcpu->apic_base;
  627. }
  628. EXPORT_SYMBOL_GPL(kvm_lapic_get_base);
  629. static void lapic_reset(struct kvm_vcpu *vcpu)
  630. {
  631. struct kvm_lapic *apic;
  632. int i;
  633. apic_debug("%s\n", __FUNCTION__);
  634. ASSERT(vcpu);
  635. apic = vcpu->apic;
  636. ASSERT(apic != NULL);
  637. /* Stop the timer in case it's a reset to an active apic */
  638. hrtimer_cancel(&apic->timer.dev);
  639. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  640. apic_set_reg(apic, APIC_LVR, APIC_VERSION);
  641. for (i = 0; i < APIC_LVT_NUM; i++)
  642. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  643. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  644. apic_set_reg(apic, APIC_SPIV, 0xff);
  645. apic_set_reg(apic, APIC_TASKPRI, 0);
  646. apic_set_reg(apic, APIC_LDR, 0);
  647. apic_set_reg(apic, APIC_ESR, 0);
  648. apic_set_reg(apic, APIC_ICR, 0);
  649. apic_set_reg(apic, APIC_ICR2, 0);
  650. apic_set_reg(apic, APIC_TDCR, 0);
  651. apic_set_reg(apic, APIC_TMICT, 0);
  652. for (i = 0; i < 8; i++) {
  653. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  654. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  655. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  656. }
  657. apic->timer.divide_count = 0;
  658. atomic_set(&apic->timer.pending, 0);
  659. if (vcpu->vcpu_id == 0)
  660. vcpu->apic_base |= MSR_IA32_APICBASE_BSP;
  661. apic_update_ppr(apic);
  662. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  663. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __FUNCTION__,
  664. vcpu, kvm_apic_id(apic),
  665. vcpu->apic_base, apic->base_address);
  666. }
  667. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  668. {
  669. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  670. int ret = 0;
  671. if (!apic)
  672. return 0;
  673. ret = apic_enabled(apic);
  674. return ret;
  675. }
  676. EXPORT_SYMBOL_GPL(kvm_lapic_enabled);
  677. /*
  678. *----------------------------------------------------------------------
  679. * timer interface
  680. *----------------------------------------------------------------------
  681. */
  682. static int __apic_timer_fn(struct kvm_lapic *apic)
  683. {
  684. u32 vector;
  685. int result = 0;
  686. if (unlikely(!apic_enabled(apic) ||
  687. !apic_lvt_enabled(apic, APIC_LVTT))) {
  688. apic_debug("%s: time interrupt although apic is down\n",
  689. __FUNCTION__);
  690. return 0;
  691. }
  692. vector = apic_lvt_vector(apic, APIC_LVTT);
  693. apic->timer.last_update = apic->timer.dev.expires;
  694. atomic_inc(&apic->timer.pending);
  695. __apic_accept_irq(apic, APIC_DM_FIXED, vector, 1, 0);
  696. if (apic_lvtt_period(apic)) {
  697. u32 offset;
  698. u32 tmict = apic_get_reg(apic, APIC_TMICT);
  699. offset = APIC_BUS_CYCLE_NS * apic->timer.divide_count * tmict;
  700. result = 1;
  701. apic->timer.dev.expires = ktime_add_ns(
  702. apic->timer.dev.expires,
  703. apic->timer.period);
  704. }
  705. return result;
  706. }
  707. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  708. {
  709. struct kvm_lapic *apic;
  710. int restart_timer = 0;
  711. apic = container_of(data, struct kvm_lapic, timer.dev);
  712. restart_timer = __apic_timer_fn(apic);
  713. if (restart_timer)
  714. return HRTIMER_RESTART;
  715. else
  716. return HRTIMER_NORESTART;
  717. }
  718. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  719. {
  720. struct kvm_lapic *apic;
  721. ASSERT(vcpu != NULL);
  722. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  723. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  724. if (!apic)
  725. goto nomem;
  726. vcpu->apic = apic;
  727. apic->regs_page = alloc_page(GFP_KERNEL);
  728. if (apic->regs_page == NULL) {
  729. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  730. vcpu->vcpu_id);
  731. goto nomem;
  732. }
  733. apic->regs = page_address(apic->regs_page);
  734. memset(apic->regs, 0, PAGE_SIZE);
  735. apic->vcpu = vcpu;
  736. hrtimer_init(&apic->timer.dev, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  737. apic->timer.dev.function = apic_timer_fn;
  738. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  739. vcpu->apic_base = APIC_DEFAULT_PHYS_BASE;
  740. lapic_reset(vcpu);
  741. apic->dev.read = apic_mmio_read;
  742. apic->dev.write = apic_mmio_write;
  743. apic->dev.in_range = apic_mmio_range;
  744. apic->dev.private = apic;
  745. return 0;
  746. nomem:
  747. kvm_free_apic(apic);
  748. return -ENOMEM;
  749. }
  750. EXPORT_SYMBOL_GPL(kvm_create_lapic);
  751. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  752. {
  753. struct kvm_lapic *apic = vcpu->apic;
  754. int highest_irr;
  755. if (!apic || !apic_enabled(apic))
  756. return -1;
  757. apic_update_ppr(apic);
  758. highest_irr = apic_find_highest_irr(apic);
  759. if ((highest_irr == -1) ||
  760. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  761. return -1;
  762. return highest_irr;
  763. }
  764. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  765. {
  766. int vector = kvm_apic_has_interrupt(vcpu);
  767. struct kvm_lapic *apic = vcpu->apic;
  768. if (vector == -1)
  769. return -1;
  770. apic_set_vector(vector, apic->regs + APIC_ISR);
  771. apic_update_ppr(apic);
  772. apic_clear_irr(vector, apic);
  773. return vector;
  774. }
  775. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  776. {
  777. struct kvm_lapic *apic = vcpu->apic;
  778. apic->base_address = vcpu->apic_base &
  779. MSR_IA32_APICBASE_BASE;
  780. apic_set_reg(apic, APIC_LVR, APIC_VERSION);
  781. apic_update_ppr(apic);
  782. hrtimer_cancel(&apic->timer.dev);
  783. update_divide_count(apic);
  784. start_apic_timer(apic);
  785. }