sky2.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TODO
  27. * - coalescing setting?
  28. * - vlan support
  29. *
  30. * TOTEST
  31. * - variable ring size
  32. * - speed setting
  33. * - power management
  34. * - netpoll
  35. */
  36. #include <linux/config.h>
  37. #include <linux/crc32.h>
  38. #include <linux/kernel.h>
  39. #include <linux/version.h>
  40. #include <linux/module.h>
  41. #include <linux/netdevice.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/ethtool.h>
  44. #include <linux/pci.h>
  45. #include <linux/ip.h>
  46. #include <linux/tcp.h>
  47. #include <linux/in.h>
  48. #include <linux/delay.h>
  49. #include <asm/irq.h>
  50. #include "sky2.h"
  51. #define DRV_NAME "sky2"
  52. #define DRV_VERSION "0.4"
  53. #define PFX DRV_NAME " "
  54. /*
  55. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  56. * that are organized into three (receive, transmit, status) different rings
  57. * similar to Tigon3. A transmit can require several elements;
  58. * a receive requires one (or two if using 64 bit dma).
  59. */
  60. #ifdef CONFIG_SKY2_EC_A1
  61. #define is_ec_a1(hw) \
  62. ((hw)->chip_id == CHIP_ID_YUKON_EC && \
  63. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  64. #else
  65. #define is_ec_a1(hw) 0
  66. #endif
  67. #define RX_LE_SIZE 256
  68. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  69. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
  70. #define RX_DEF_PENDING 128
  71. #define RX_COPY_THRESHOLD 256
  72. #define TX_RING_SIZE 512
  73. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  74. #define TX_MIN_PENDING 64
  75. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  76. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  77. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  78. #define ETH_JUMBO_MTU 9000
  79. #define TX_WATCHDOG (5 * HZ)
  80. #define NAPI_WEIGHT 64
  81. #define PHY_RETRIES 1000
  82. static const u32 default_msg =
  83. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  84. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  85. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
  86. static int debug = -1; /* defaults above */
  87. module_param(debug, int, 0);
  88. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  89. static const struct pci_device_id sky2_id_table[] = {
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { 0 }
  108. };
  109. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  110. /* Avoid conditionals by using array */
  111. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  112. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  113. static const char *yukon_name[] = {
  114. [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
  115. [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
  116. [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
  117. [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
  118. [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
  119. };
  120. /* Access to external PHY */
  121. static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  122. {
  123. int i;
  124. gma_write16(hw, port, GM_SMI_DATA, val);
  125. gma_write16(hw, port, GM_SMI_CTRL,
  126. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  127. for (i = 0; i < PHY_RETRIES; i++) {
  128. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  129. return;
  130. udelay(1);
  131. }
  132. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  133. }
  134. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  138. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  141. goto ready;
  142. udelay(1);
  143. }
  144. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  145. ready:
  146. return gma_read16(hw, port, GM_SMI_DATA);
  147. }
  148. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  149. {
  150. u16 reg;
  151. /* disable all GMAC IRQ's */
  152. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  153. /* disable PHY IRQs */
  154. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  155. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  156. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  157. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  158. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  159. reg = gma_read16(hw, port, GM_RX_CTRL);
  160. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  161. gma_write16(hw, port, GM_RX_CTRL, reg);
  162. }
  163. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  164. {
  165. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  166. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  167. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  168. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  169. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  170. PHY_M_EC_MAC_S_MSK);
  171. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  172. if (hw->chip_id == CHIP_ID_YUKON_EC)
  173. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  174. else
  175. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  176. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  177. }
  178. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  179. if (hw->copper) {
  180. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  181. /* enable automatic crossover */
  182. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  183. } else {
  184. /* disable energy detect */
  185. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  186. /* enable automatic crossover */
  187. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  188. if (sky2->autoneg == AUTONEG_ENABLE &&
  189. hw->chip_id == CHIP_ID_YUKON_XL) {
  190. ctrl &= ~PHY_M_PC_DSC_MSK;
  191. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  192. }
  193. }
  194. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  195. } else {
  196. /* workaround for deviation #4.88 (CRC errors) */
  197. /* disable Automatic Crossover */
  198. ctrl &= ~PHY_M_PC_MDIX_MSK;
  199. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  200. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  201. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  202. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  203. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  204. ctrl &= ~PHY_M_MAC_MD_MSK;
  205. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  206. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  207. /* select page 1 to access Fiber registers */
  208. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  209. }
  210. }
  211. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  212. if (sky2->autoneg == AUTONEG_DISABLE)
  213. ctrl &= ~PHY_CT_ANE;
  214. else
  215. ctrl |= PHY_CT_ANE;
  216. ctrl |= PHY_CT_RESET;
  217. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  218. ctrl = 0;
  219. ct1000 = 0;
  220. adv = PHY_AN_CSMA;
  221. if (sky2->autoneg == AUTONEG_ENABLE) {
  222. if (hw->copper) {
  223. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  224. ct1000 |= PHY_M_1000C_AFD;
  225. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  226. ct1000 |= PHY_M_1000C_AHD;
  227. if (sky2->advertising & ADVERTISED_100baseT_Full)
  228. adv |= PHY_M_AN_100_FD;
  229. if (sky2->advertising & ADVERTISED_100baseT_Half)
  230. adv |= PHY_M_AN_100_HD;
  231. if (sky2->advertising & ADVERTISED_10baseT_Full)
  232. adv |= PHY_M_AN_10_FD;
  233. if (sky2->advertising & ADVERTISED_10baseT_Half)
  234. adv |= PHY_M_AN_10_HD;
  235. } else /* special defines for FIBER (88E1011S only) */
  236. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  237. /* Set Flow-control capabilities */
  238. if (sky2->tx_pause && sky2->rx_pause)
  239. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  240. else if (sky2->rx_pause && !sky2->tx_pause)
  241. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  242. else if (!sky2->rx_pause && sky2->tx_pause)
  243. adv |= PHY_AN_PAUSE_ASYM; /* local */
  244. /* Restart Auto-negotiation */
  245. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  246. } else {
  247. /* forced speed/duplex settings */
  248. ct1000 = PHY_M_1000C_MSE;
  249. if (sky2->duplex == DUPLEX_FULL)
  250. ctrl |= PHY_CT_DUP_MD;
  251. switch (sky2->speed) {
  252. case SPEED_1000:
  253. ctrl |= PHY_CT_SP1000;
  254. break;
  255. case SPEED_100:
  256. ctrl |= PHY_CT_SP100;
  257. break;
  258. }
  259. ctrl |= PHY_CT_RESET;
  260. }
  261. if (hw->chip_id != CHIP_ID_YUKON_FE)
  262. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  263. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  264. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  265. /* Setup Phy LED's */
  266. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  267. ledover = 0;
  268. switch (hw->chip_id) {
  269. case CHIP_ID_YUKON_FE:
  270. /* on 88E3082 these bits are at 11..9 (shifted left) */
  271. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  272. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  273. /* delete ACT LED control bits */
  274. ctrl &= ~PHY_M_FELP_LED1_MSK;
  275. /* change ACT LED control to blink mode */
  276. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  277. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  278. break;
  279. case CHIP_ID_YUKON_XL:
  280. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  281. /* select page 3 to access LED control register */
  282. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  283. /* set LED Function Control register */
  284. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  285. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  286. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  287. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  288. /* set Polarity Control register */
  289. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  290. (PHY_M_POLC_LS1_P_MIX(4) |
  291. PHY_M_POLC_IS0_P_MIX(4) |
  292. PHY_M_POLC_LOS_CTRL(2) |
  293. PHY_M_POLC_INIT_CTRL(2) |
  294. PHY_M_POLC_STA1_CTRL(2) |
  295. PHY_M_POLC_STA0_CTRL(2)));
  296. /* restore page register */
  297. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  298. break;
  299. default:
  300. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  301. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  302. /* turn off the Rx LED (LED_RX) */
  303. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  304. }
  305. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  306. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  307. /* turn on 100 Mbps LED (LED_LINK100) */
  308. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  309. }
  310. if (ledover)
  311. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  312. /* Enable phy interrupt on autonegotiation complete (or link up) */
  313. if (sky2->autoneg == AUTONEG_ENABLE)
  314. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  315. else
  316. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  317. }
  318. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  319. {
  320. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  321. u16 reg;
  322. int i;
  323. const u8 *addr = hw->dev[port]->dev_addr;
  324. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  325. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  326. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  327. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  328. /* WA DEV_472 -- looks like crossed wires on port 2 */
  329. /* clear GMAC 1 Control reset */
  330. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  331. do {
  332. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  333. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  334. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  335. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  336. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  337. }
  338. if (sky2->autoneg == AUTONEG_DISABLE) {
  339. reg = gma_read16(hw, port, GM_GP_CTRL);
  340. reg |= GM_GPCR_AU_ALL_DIS;
  341. gma_write16(hw, port, GM_GP_CTRL, reg);
  342. gma_read16(hw, port, GM_GP_CTRL);
  343. switch (sky2->speed) {
  344. case SPEED_1000:
  345. reg |= GM_GPCR_SPEED_1000;
  346. /* fallthru */
  347. case SPEED_100:
  348. reg |= GM_GPCR_SPEED_100;
  349. }
  350. if (sky2->duplex == DUPLEX_FULL)
  351. reg |= GM_GPCR_DUP_FULL;
  352. } else
  353. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  354. if (!sky2->tx_pause && !sky2->rx_pause) {
  355. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  356. reg |=
  357. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  358. } else if (sky2->tx_pause && !sky2->rx_pause) {
  359. /* disable Rx flow-control */
  360. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  361. }
  362. gma_write16(hw, port, GM_GP_CTRL, reg);
  363. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  364. spin_lock_bh(&hw->phy_lock);
  365. sky2_phy_init(hw, port);
  366. spin_unlock_bh(&hw->phy_lock);
  367. /* MIB clear */
  368. reg = gma_read16(hw, port, GM_PHY_ADDR);
  369. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  370. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  371. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  372. gma_write16(hw, port, GM_PHY_ADDR, reg);
  373. /* transmit control */
  374. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  375. /* receive control reg: unicast + multicast + no FCS */
  376. gma_write16(hw, port, GM_RX_CTRL,
  377. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  378. /* transmit flow control */
  379. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  380. /* transmit parameter */
  381. gma_write16(hw, port, GM_TX_PARAM,
  382. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  383. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  384. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  385. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  386. /* serial mode register */
  387. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  388. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  389. if (hw->dev[port]->mtu > 1500)
  390. reg |= GM_SMOD_JUMBO_ENA;
  391. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  392. /* virtual address for data */
  393. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  394. /* physical address: used for pause frames */
  395. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  396. /* ignore counter overflows */
  397. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  398. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  399. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  400. /* Configure Rx MAC FIFO */
  401. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  402. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  403. GMF_OPER_ON | GMF_RX_F_FL_ON);
  404. /* Flush Rx MAC FIFO on any flowcontrol or error */
  405. reg = GMR_FS_ANY_ERR;
  406. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
  407. reg = 0; /* WA Dev #4115 */
  408. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
  409. /* Set threshold to 0xa (64 bytes)
  410. * ASF disabled so no need to do WA dev #4.30
  411. */
  412. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  413. /* Configure Tx MAC FIFO */
  414. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  415. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  416. }
  417. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
  418. {
  419. u32 end;
  420. start /= 8;
  421. len /= 8;
  422. end = start + len - 1;
  423. pr_debug("sky2_ramset start=%d end=%d\n", start, end);
  424. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  425. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  426. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  427. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  428. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  429. if (q == Q_R1 || q == Q_R2) {
  430. u32 rxup, rxlo;
  431. rxlo = len/2;
  432. rxup = rxlo + len/4;
  433. pr_debug(" utpp=%d ltpp=%d\n", rxup, rxlo);
  434. /* Set thresholds on receive queue's */
  435. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
  436. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
  437. } else {
  438. /* Enable store & forward on Tx queue's because
  439. * Tx FIFO is only 1K on Yukon
  440. */
  441. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  442. }
  443. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  444. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  445. }
  446. /* Setup Bus Memory Interface */
  447. static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
  448. {
  449. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  450. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  451. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  452. sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
  453. }
  454. /* Setup prefetch unit registers. This is the interface between
  455. * hardware and driver list elements
  456. */
  457. static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  458. u64 addr, u32 last)
  459. {
  460. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  461. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  462. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  463. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  464. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  465. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  466. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  467. }
  468. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  469. {
  470. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  471. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  472. return le;
  473. }
  474. /*
  475. * This is a workaround code taken from syskonnect sk98lin driver
  476. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  477. */
  478. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  479. u16 idx, u16 *last, u16 size)
  480. {
  481. if (is_ec_a1(hw) && idx < *last) {
  482. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  483. if (hwget == 0) {
  484. /* Start prefetching again */
  485. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  486. goto setnew;
  487. }
  488. if (hwget == size - 1) {
  489. /* set watermark to one list element */
  490. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  491. /* set put index to first list element */
  492. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  493. } else /* have hardware go to end of list */
  494. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  495. size - 1);
  496. } else {
  497. setnew:
  498. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  499. }
  500. *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
  501. }
  502. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  503. {
  504. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  505. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  506. return le;
  507. }
  508. /* Build description to hardware about buffer */
  509. static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
  510. {
  511. struct sky2_rx_le *le;
  512. u32 hi = (re->mapaddr >> 16) >> 16;
  513. re->idx = sky2->rx_put;
  514. if (sky2->rx_addr64 != hi) {
  515. le = sky2_next_rx(sky2);
  516. le->addr = cpu_to_le32(hi);
  517. le->ctrl = 0;
  518. le->opcode = OP_ADDR64 | HW_OWNER;
  519. sky2->rx_addr64 = hi;
  520. }
  521. le = sky2_next_rx(sky2);
  522. le->addr = cpu_to_le32((u32) re->mapaddr);
  523. le->length = cpu_to_le16(re->maplen);
  524. le->ctrl = 0;
  525. le->opcode = OP_PACKET | HW_OWNER;
  526. }
  527. /* Tell receiver about new buffers. */
  528. static inline void rx_set_put(struct net_device *dev)
  529. {
  530. struct sky2_port *sky2 = netdev_priv(dev);
  531. if (sky2->rx_last_put != sky2->rx_put)
  532. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  533. &sky2->rx_last_put, RX_LE_SIZE);
  534. }
  535. /* Tell chip where to start receive checksum.
  536. * Actually has two checksums, but set both same to avoid possible byte
  537. * order problems.
  538. */
  539. static void rx_set_checksum(struct sky2_port *sky2)
  540. {
  541. struct sky2_rx_le *le;
  542. le = sky2_next_rx(sky2);
  543. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  544. le->ctrl = 0;
  545. le->opcode = OP_TCPSTART | HW_OWNER;
  546. sky2_write16(sky2->hw, Y2_QADDR(rxqaddr[sky2->port],
  547. PREF_UNIT_PUT_IDX), sky2->rx_put);
  548. sky2_read16(sky2->hw, Y2_QADDR(rxqaddr[sky2->port], PREF_UNIT_PUT_IDX));
  549. mdelay(1);
  550. sky2_write32(sky2->hw,
  551. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  552. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  553. }
  554. /* Cleanout receive buffer area, assumes receiver hardware stopped */
  555. static void sky2_rx_clean(struct sky2_port *sky2)
  556. {
  557. unsigned i;
  558. memset(sky2->rx_le, 0, RX_LE_BYTES);
  559. for (i = 0; i < sky2->rx_pending; i++) {
  560. struct ring_info *re = sky2->rx_ring + i;
  561. if (re->skb) {
  562. pci_unmap_single(sky2->hw->pdev,
  563. re->mapaddr, re->maplen,
  564. PCI_DMA_FROMDEVICE);
  565. kfree_skb(re->skb);
  566. re->skb = NULL;
  567. }
  568. }
  569. }
  570. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  571. static inline unsigned sky2_rx_size(const struct sky2_port *sky2)
  572. {
  573. return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
  574. }
  575. /*
  576. * Allocate and setup receiver buffer pool.
  577. * In case of 64 bit dma, there are 2X as many list elements
  578. * available as ring entries
  579. * and need to reserve one list element so we don't wrap around.
  580. *
  581. * It appears the hardware has a bug in the FIFO logic that
  582. * cause it to hang if the FIFO gets overrun and the receive buffer
  583. * is not aligned. This means we can't use skb_reserve to align
  584. * the IP header.
  585. */
  586. static int sky2_rx_fill(struct sky2_port *sky2)
  587. {
  588. unsigned i;
  589. unsigned size = sky2_rx_size(sky2);
  590. pr_debug("rx_fill size=%d\n", size);
  591. for (i = 0; i < sky2->rx_pending; i++) {
  592. struct ring_info *re = sky2->rx_ring + i;
  593. re->skb = dev_alloc_skb(size);
  594. if (!re->skb)
  595. goto nomem;
  596. re->mapaddr = pci_map_single(sky2->hw->pdev, re->skb->data,
  597. size, PCI_DMA_FROMDEVICE);
  598. re->maplen = size;
  599. sky2_rx_add(sky2, re);
  600. }
  601. return 0;
  602. nomem:
  603. sky2_rx_clean(sky2);
  604. return -ENOMEM;
  605. }
  606. /* Bring up network interface. */
  607. static int sky2_up(struct net_device *dev)
  608. {
  609. struct sky2_port *sky2 = netdev_priv(dev);
  610. struct sky2_hw *hw = sky2->hw;
  611. unsigned port = sky2->port;
  612. u32 ramsize, rxspace;
  613. int err = -ENOMEM;
  614. if (netif_msg_ifup(sky2))
  615. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  616. /* must be power of 2 */
  617. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  618. TX_RING_SIZE *
  619. sizeof(struct sky2_tx_le),
  620. &sky2->tx_le_map);
  621. if (!sky2->tx_le)
  622. goto err_out;
  623. sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
  624. GFP_KERNEL);
  625. if (!sky2->tx_ring)
  626. goto err_out;
  627. sky2->tx_prod = sky2->tx_cons = 0;
  628. memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
  629. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  630. &sky2->rx_le_map);
  631. if (!sky2->rx_le)
  632. goto err_out;
  633. memset(sky2->rx_le, 0, RX_LE_BYTES);
  634. sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
  635. GFP_KERNEL);
  636. if (!sky2->rx_ring)
  637. goto err_out;
  638. sky2_mac_init(hw, port);
  639. /* Configure RAM buffers */
  640. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  641. (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
  642. ramsize = 4096;
  643. else {
  644. u8 e0 = sky2_read8(hw, B2_E_0);
  645. ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
  646. }
  647. /* 2/3 for Rx */
  648. rxspace = (2 * ramsize) / 3;
  649. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  650. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  651. /* Make sure SyncQ is disabled */
  652. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  653. RB_RST_SET);
  654. sky2_qset(hw, rxqaddr[port], is_pciex(hw) ? 0x80 : 0x600);
  655. sky2_qset(hw, txqaddr[port], 0x600);
  656. sky2->rx_put = sky2->rx_next = 0;
  657. sky2_prefetch_init(hw, rxqaddr[port], sky2->rx_le_map, RX_LE_SIZE - 1);
  658. rx_set_checksum(sky2);
  659. err = sky2_rx_fill(sky2);
  660. if (err)
  661. goto err_out;
  662. /* Give buffers to receiver */
  663. sky2_write16(sky2->hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX),
  664. sky2->rx_put);
  665. sky2->rx_last_put = sky2_read16(sky2->hw,
  666. Y2_QADDR(rxqaddr[port],
  667. PREF_UNIT_PUT_IDX));
  668. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  669. TX_RING_SIZE - 1);
  670. /* Enable interrupts from phy/mac for port */
  671. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  672. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  673. return 0;
  674. err_out:
  675. if (sky2->rx_le)
  676. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  677. sky2->rx_le, sky2->rx_le_map);
  678. if (sky2->tx_le)
  679. pci_free_consistent(hw->pdev,
  680. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  681. sky2->tx_le, sky2->tx_le_map);
  682. if (sky2->tx_ring)
  683. kfree(sky2->tx_ring);
  684. if (sky2->rx_ring)
  685. kfree(sky2->rx_ring);
  686. return err;
  687. }
  688. /* Modular subtraction in ring */
  689. static inline int tx_dist(unsigned tail, unsigned head)
  690. {
  691. return (head >= tail ? head : head + TX_RING_SIZE) - tail;
  692. }
  693. /* Number of list elements available for next tx */
  694. static inline int tx_avail(const struct sky2_port *sky2)
  695. {
  696. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  697. }
  698. /* Estimate of number of transmit list elements required */
  699. static inline unsigned tx_le_req(const struct sk_buff *skb)
  700. {
  701. unsigned count;
  702. count = sizeof(dma_addr_t) / sizeof(u32);
  703. count += skb_shinfo(skb)->nr_frags * count;
  704. if (skb_shinfo(skb)->tso_size)
  705. ++count;
  706. if (skb->ip_summed)
  707. ++count;
  708. return count;
  709. }
  710. /*
  711. * Put one packet in ring for transmit.
  712. * A single packet can generate multiple list elements, and
  713. * the number of ring elements will probably be less than the number
  714. * of list elements used.
  715. */
  716. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  717. {
  718. struct sky2_port *sky2 = netdev_priv(dev);
  719. struct sky2_hw *hw = sky2->hw;
  720. struct sky2_tx_le *le;
  721. struct ring_info *re;
  722. unsigned long flags;
  723. unsigned i, len;
  724. dma_addr_t mapping;
  725. u32 addr64;
  726. u16 mss;
  727. u8 ctrl;
  728. local_irq_save(flags);
  729. if (!spin_trylock(&sky2->tx_lock)) {
  730. local_irq_restore(flags);
  731. return NETDEV_TX_LOCKED;
  732. }
  733. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  734. netif_stop_queue(dev);
  735. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  736. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  737. dev->name);
  738. return NETDEV_TX_BUSY;
  739. }
  740. if (unlikely(netif_msg_tx_queued(sky2)))
  741. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  742. dev->name, sky2->tx_prod, skb->len);
  743. len = skb_headlen(skb);
  744. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  745. addr64 = (mapping >> 16) >> 16;
  746. re = sky2->tx_ring + sky2->tx_prod;
  747. /* Send high bits if changed */
  748. if (addr64 != sky2->tx_addr64) {
  749. le = get_tx_le(sky2);
  750. le->tx.addr = cpu_to_le32(addr64);
  751. le->ctrl = 0;
  752. le->opcode = OP_ADDR64 | HW_OWNER;
  753. sky2->tx_addr64 = addr64;
  754. }
  755. /* Check for TCP Segmentation Offload */
  756. mss = skb_shinfo(skb)->tso_size;
  757. if (mss != 0) {
  758. /* just drop the packet if non-linear expansion fails */
  759. if (skb_header_cloned(skb) &&
  760. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  761. dev_kfree_skb_any(skb);
  762. goto out_unlock;
  763. }
  764. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  765. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  766. mss += ETH_HLEN;
  767. }
  768. if (mss != sky2->tx_last_mss) {
  769. le = get_tx_le(sky2);
  770. le->tx.tso.size = cpu_to_le16(mss);
  771. le->tx.tso.rsvd = 0;
  772. le->opcode = OP_LRGLEN | HW_OWNER;
  773. le->ctrl = 0;
  774. sky2->tx_last_mss = mss;
  775. }
  776. /* Handle TCP checksum offload */
  777. ctrl = 0;
  778. if (skb->ip_summed == CHECKSUM_HW) {
  779. u16 hdr = skb->h.raw - skb->data;
  780. u16 offset = hdr + skb->csum;
  781. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  782. if (skb->nh.iph->protocol == IPPROTO_UDP)
  783. ctrl |= UDPTCP;
  784. le = get_tx_le(sky2);
  785. le->tx.csum.start = cpu_to_le16(hdr);
  786. le->tx.csum.offset = cpu_to_le16(offset);
  787. le->length = 0; /* initial checksum value */
  788. le->ctrl = 1; /* one packet */
  789. le->opcode = OP_TCPLISW | HW_OWNER;
  790. }
  791. le = get_tx_le(sky2);
  792. le->tx.addr = cpu_to_le32((u32) mapping);
  793. le->length = cpu_to_le16(len);
  794. le->ctrl = ctrl;
  795. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  796. /* Record the transmit mapping info */
  797. re->skb = skb;
  798. re->mapaddr = mapping;
  799. re->maplen = len;
  800. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  801. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  802. struct ring_info *fre;
  803. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  804. frag->size, PCI_DMA_TODEVICE);
  805. addr64 = (mapping >> 16) >> 16;
  806. if (addr64 != sky2->tx_addr64) {
  807. le = get_tx_le(sky2);
  808. le->tx.addr = cpu_to_le32(addr64);
  809. le->ctrl = 0;
  810. le->opcode = OP_ADDR64 | HW_OWNER;
  811. sky2->tx_addr64 = addr64;
  812. }
  813. le = get_tx_le(sky2);
  814. le->tx.addr = cpu_to_le32((u32) mapping);
  815. le->length = cpu_to_le16(frag->size);
  816. le->ctrl = ctrl;
  817. le->opcode = OP_BUFFER | HW_OWNER;
  818. fre = sky2->tx_ring
  819. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  820. fre->skb = NULL;
  821. fre->mapaddr = mapping;
  822. fre->maplen = frag->size;
  823. }
  824. re->idx = sky2->tx_prod;
  825. le->ctrl |= EOP;
  826. sky2_put_idx(sky2->hw, txqaddr[sky2->port], sky2->tx_prod,
  827. &sky2->tx_last_put, TX_RING_SIZE);
  828. if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
  829. netif_stop_queue(dev);
  830. out_unlock:
  831. mmiowb();
  832. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  833. dev->trans_start = jiffies;
  834. return NETDEV_TX_OK;
  835. }
  836. /*
  837. * Free ring elements from starting at tx_cons until "done"
  838. *
  839. * NB: the hardware will tell us about partial completion of multi-part
  840. * buffers; these are defered until completion.
  841. */
  842. static void sky2_tx_complete(struct net_device *dev, u16 done)
  843. {
  844. struct sky2_port *sky2 = netdev_priv(dev);
  845. unsigned i;
  846. if (netif_msg_tx_done(sky2))
  847. printk(KERN_DEBUG "%s: tx done, upto %u\n", dev->name, done);
  848. spin_lock(&sky2->tx_lock);
  849. while (sky2->tx_cons != done) {
  850. struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
  851. struct sk_buff *skb;
  852. /* Check for partial status */
  853. if (tx_dist(sky2->tx_cons, done)
  854. < tx_dist(sky2->tx_cons, re->idx))
  855. goto out;
  856. skb = re->skb;
  857. pci_unmap_single(sky2->hw->pdev,
  858. re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
  859. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  860. struct ring_info *fre;
  861. fre =
  862. sky2->tx_ring + (sky2->tx_cons + i +
  863. 1) % TX_RING_SIZE;
  864. pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
  865. fre->maplen, PCI_DMA_TODEVICE);
  866. }
  867. dev_kfree_skb_any(skb);
  868. sky2->tx_cons = re->idx;
  869. }
  870. out:
  871. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  872. netif_wake_queue(dev);
  873. spin_unlock(&sky2->tx_lock);
  874. }
  875. /* Cleanup all untransmitted buffers, assume transmitter not running */
  876. static inline void sky2_tx_clean(struct sky2_port *sky2)
  877. {
  878. sky2_tx_complete(sky2->netdev, sky2->tx_prod);
  879. }
  880. /* Network shutdown */
  881. static int sky2_down(struct net_device *dev)
  882. {
  883. struct sky2_port *sky2 = netdev_priv(dev);
  884. struct sky2_hw *hw = sky2->hw;
  885. unsigned port = sky2->port;
  886. u16 ctrl;
  887. int i;
  888. if (netif_msg_ifdown(sky2))
  889. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  890. netif_stop_queue(dev);
  891. sky2_phy_reset(hw, port);
  892. /* Stop transmitter */
  893. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  894. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  895. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  896. RB_RST_SET | RB_DIS_OP_MD);
  897. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  898. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  899. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  900. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  901. /* Workaround shared GMAC reset */
  902. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  903. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  904. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  905. /* Disable Force Sync bit and Enable Alloc bit */
  906. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  907. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  908. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  909. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  910. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  911. /* Reset the PCI FIFO of the async Tx queue */
  912. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  913. BMU_RST_SET | BMU_FIFO_RST);
  914. /* Reset the Tx prefetch units */
  915. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  916. PREF_UNIT_RST_SET);
  917. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  918. /*
  919. * The RX Stop command will not work for Yukon-2 if the BMU does not
  920. * reach the end of packet and since we can't make sure that we have
  921. * incoming data, we must reset the BMU while it is not doing a DMA
  922. * transfer. Since it is possible that the RX path is still active,
  923. * the RX RAM buffer will be stopped first, so any possible incoming
  924. * data will not trigger a DMA. After the RAM buffer is stopped, the
  925. * BMU is polled until any DMA in progress is ended and only then it
  926. * will be reset.
  927. */
  928. /* disable the RAM Buffer receive queue */
  929. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_DIS_OP_MD);
  930. for (i = 0; i < 0xffff; i++)
  931. if (sky2_read8(hw, RB_ADDR(rxqaddr[port], Q_RSL))
  932. == sky2_read8(hw, RB_ADDR(rxqaddr[port], Q_RL)))
  933. break;
  934. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR),
  935. BMU_RST_SET | BMU_FIFO_RST);
  936. /* reset the Rx prefetch unit */
  937. sky2_write32(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_CTRL),
  938. PREF_UNIT_RST_SET);
  939. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  940. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  941. /* turn off led's */
  942. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  943. sky2_tx_clean(sky2);
  944. sky2_rx_clean(sky2);
  945. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  946. sky2->rx_le, sky2->rx_le_map);
  947. kfree(sky2->rx_ring);
  948. pci_free_consistent(hw->pdev,
  949. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  950. sky2->tx_le, sky2->tx_le_map);
  951. kfree(sky2->tx_ring);
  952. return 0;
  953. }
  954. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  955. {
  956. if (!hw->copper)
  957. return SPEED_1000;
  958. if (hw->chip_id == CHIP_ID_YUKON_FE)
  959. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  960. switch (aux & PHY_M_PS_SPEED_MSK) {
  961. case PHY_M_PS_SPEED_1000:
  962. return SPEED_1000;
  963. case PHY_M_PS_SPEED_100:
  964. return SPEED_100;
  965. default:
  966. return SPEED_10;
  967. }
  968. }
  969. static void sky2_link_up(struct sky2_port *sky2)
  970. {
  971. struct sky2_hw *hw = sky2->hw;
  972. unsigned port = sky2->port;
  973. u16 reg;
  974. /* disable Rx GMAC FIFO flush mode */
  975. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
  976. /* Enable Transmit FIFO Underrun */
  977. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  978. reg = gma_read16(hw, port, GM_GP_CTRL);
  979. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  980. reg |= GM_GPCR_DUP_FULL;
  981. /* enable Rx/Tx */
  982. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  983. gma_write16(hw, port, GM_GP_CTRL, reg);
  984. gma_read16(hw, port, GM_GP_CTRL);
  985. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  986. netif_carrier_on(sky2->netdev);
  987. netif_wake_queue(sky2->netdev);
  988. /* Turn on link LED */
  989. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  990. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  991. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  992. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  993. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  994. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  995. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  996. SPEED_10 ? 7 : 0) |
  997. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  998. SPEED_100 ? 7 : 0) |
  999. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1000. SPEED_1000 ? 7 : 0));
  1001. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1002. }
  1003. if (netif_msg_link(sky2))
  1004. printk(KERN_INFO PFX
  1005. "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
  1006. sky2->netdev->name, sky2->speed,
  1007. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1008. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1009. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1010. }
  1011. static void sky2_link_down(struct sky2_port *sky2)
  1012. {
  1013. struct sky2_hw *hw = sky2->hw;
  1014. unsigned port = sky2->port;
  1015. u16 reg;
  1016. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1017. reg = gma_read16(hw, port, GM_GP_CTRL);
  1018. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1019. gma_write16(hw, port, GM_GP_CTRL, reg);
  1020. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1021. if (sky2->rx_pause && !sky2->tx_pause) {
  1022. /* restore Asymmetric Pause bit */
  1023. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1024. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1025. | PHY_M_AN_ASP);
  1026. }
  1027. sky2_phy_reset(hw, port);
  1028. netif_carrier_off(sky2->netdev);
  1029. netif_stop_queue(sky2->netdev);
  1030. /* Turn on link LED */
  1031. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1032. if (netif_msg_link(sky2))
  1033. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1034. sky2_phy_init(hw, port);
  1035. }
  1036. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1037. {
  1038. struct sky2_hw *hw = sky2->hw;
  1039. unsigned port = sky2->port;
  1040. u16 lpa;
  1041. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1042. if (lpa & PHY_M_AN_RF) {
  1043. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1044. return -1;
  1045. }
  1046. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1047. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1048. printk(KERN_ERR PFX "%s: master/slave fault",
  1049. sky2->netdev->name);
  1050. return -1;
  1051. }
  1052. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1053. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1054. sky2->netdev->name);
  1055. return -1;
  1056. }
  1057. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1058. sky2->speed = sky2_phy_speed(hw, aux);
  1059. /* Pause bits are offset (9..8) */
  1060. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1061. aux >>= 6;
  1062. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1063. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1064. if ((sky2->tx_pause || sky2->rx_pause)
  1065. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1066. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1067. else
  1068. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1069. return 0;
  1070. }
  1071. /*
  1072. * Interrrupt from PHY are handled in tasklet (soft irq)
  1073. * because accessing phy registers requires spin wait which might
  1074. * cause excess interrupt latency.
  1075. */
  1076. static void sky2_phy_task(unsigned long data)
  1077. {
  1078. struct sky2_port *sky2 = (struct sky2_port *)data;
  1079. struct sky2_hw *hw = sky2->hw;
  1080. u16 istatus, phystat;
  1081. spin_lock(&hw->phy_lock);
  1082. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1083. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1084. if (netif_msg_intr(sky2))
  1085. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1086. sky2->netdev->name, istatus, phystat);
  1087. if (istatus & PHY_M_IS_AN_COMPL) {
  1088. if (sky2_autoneg_done(sky2, phystat) == 0)
  1089. sky2_link_up(sky2);
  1090. goto out;
  1091. }
  1092. if (istatus & PHY_M_IS_LSP_CHANGE)
  1093. sky2->speed = sky2_phy_speed(hw, phystat);
  1094. if (istatus & PHY_M_IS_DUP_CHANGE)
  1095. sky2->duplex =
  1096. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1097. if (istatus & PHY_M_IS_LST_CHANGE) {
  1098. if (phystat & PHY_M_PS_LINK_UP)
  1099. sky2_link_up(sky2);
  1100. else
  1101. sky2_link_down(sky2);
  1102. }
  1103. out:
  1104. spin_unlock(&hw->phy_lock);
  1105. local_irq_disable();
  1106. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1107. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1108. local_irq_enable();
  1109. }
  1110. static void sky2_tx_timeout(struct net_device *dev)
  1111. {
  1112. struct sky2_port *sky2 = netdev_priv(dev);
  1113. if (netif_msg_timer(sky2))
  1114. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1115. sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
  1116. sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
  1117. sky2_tx_clean(sky2);
  1118. }
  1119. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1120. {
  1121. int err = 0;
  1122. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1123. return -EINVAL;
  1124. if (netif_running(dev))
  1125. sky2_down(dev);
  1126. dev->mtu = new_mtu;
  1127. if (netif_running(dev))
  1128. err = sky2_up(dev);
  1129. return err;
  1130. }
  1131. /*
  1132. * Receive one packet.
  1133. * For small packets or errors, just reuse existing skb.
  1134. * For larger pakects, get new buffer.
  1135. */
  1136. static struct sk_buff *sky2_receive(struct sky2_hw *hw, unsigned port,
  1137. u16 length, u32 status)
  1138. {
  1139. struct net_device *dev = hw->dev[port];
  1140. struct sky2_port *sky2 = netdev_priv(dev);
  1141. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1142. struct sk_buff *skb = NULL;
  1143. const unsigned int bufsize = sky2_rx_size(sky2);
  1144. if (unlikely(netif_msg_rx_status(sky2)))
  1145. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1146. dev->name, sky2->rx_next, status, length);
  1147. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1148. if (!(status & GMR_FS_RX_OK)
  1149. || (status & GMR_FS_ANY_ERR)
  1150. || (length << 16) != (status & GMR_FS_LEN)
  1151. || length > bufsize)
  1152. goto error;
  1153. if (length < RX_COPY_THRESHOLD) {
  1154. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1155. if (!skb)
  1156. goto resubmit;
  1157. skb_reserve(skb, 2);
  1158. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1159. length, PCI_DMA_FROMDEVICE);
  1160. memcpy(skb->data, re->skb->data, length);
  1161. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1162. length, PCI_DMA_FROMDEVICE);
  1163. } else {
  1164. struct sk_buff *nskb;
  1165. nskb = dev_alloc_skb(bufsize);
  1166. if (!nskb)
  1167. goto resubmit;
  1168. skb = re->skb;
  1169. re->skb = nskb;
  1170. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1171. re->maplen, PCI_DMA_FROMDEVICE);
  1172. prefetch(skb->data);
  1173. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1174. bufsize, PCI_DMA_FROMDEVICE);
  1175. re->maplen = bufsize;
  1176. }
  1177. skb->dev = dev;
  1178. skb_put(skb, length);
  1179. skb->protocol = eth_type_trans(skb, dev);
  1180. dev->last_rx = jiffies;
  1181. resubmit:
  1182. sky2_rx_add(sky2, re);
  1183. return skb;
  1184. error:
  1185. if (status & GMR_FS_GOOD_FC)
  1186. goto resubmit;
  1187. if (netif_msg_rx_err(sky2))
  1188. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1189. sky2->netdev->name, status, length);
  1190. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1191. sky2->net_stats.rx_length_errors++;
  1192. if (status & GMR_FS_FRAGMENT)
  1193. sky2->net_stats.rx_frame_errors++;
  1194. if (status & GMR_FS_CRC_ERR)
  1195. sky2->net_stats.rx_crc_errors++;
  1196. if (status & GMR_FS_RX_FF_OV)
  1197. sky2->net_stats.rx_fifo_errors++;
  1198. goto resubmit;
  1199. }
  1200. /* Transmit ring index in reported status block is encoded as:
  1201. *
  1202. * | TXS2 | TXA2 | TXS1 | TXA1
  1203. */
  1204. static inline u16 tx_index(u8 port, u32 status, u16 len)
  1205. {
  1206. if (port == 0)
  1207. return status & 0xfff;
  1208. else
  1209. return ((status >> 24) & 0xff) | (len & 0xf) << 8;
  1210. }
  1211. /*
  1212. * Both ports share the same status interrupt, therefore there is only
  1213. * one poll routine.
  1214. */
  1215. static int sky2_poll(struct net_device *dev, int *budget)
  1216. {
  1217. struct sky2_port *sky2 = netdev_priv(dev);
  1218. struct sky2_hw *hw = sky2->hw;
  1219. unsigned int to_do = min(dev->quota, *budget);
  1220. unsigned int work_done = 0;
  1221. u16 hwidx;
  1222. unsigned char summed[2] = { CHECKSUM_NONE, CHECKSUM_NONE };
  1223. unsigned int csum[2];
  1224. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1225. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1226. rmb();
  1227. while (hw->st_idx != hwidx && work_done < to_do) {
  1228. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1229. struct sk_buff *skb;
  1230. u8 port;
  1231. u32 status;
  1232. u16 length;
  1233. status = le32_to_cpu(le->status);
  1234. length = le16_to_cpu(le->length);
  1235. port = le->link;
  1236. BUG_ON(port >= hw->ports || hw->dev[port] == NULL);
  1237. switch (le->opcode & ~HW_OWNER) {
  1238. case OP_RXSTAT:
  1239. skb = sky2_receive(hw, port, length, status);
  1240. if (likely(skb)) {
  1241. /* Add hw checksum if available */
  1242. skb->ip_summed = summed[port];
  1243. skb->csum = csum[port];
  1244. netif_receive_skb(skb);
  1245. ++work_done;
  1246. }
  1247. /* Clear for next packet */
  1248. csum[port] = 0;
  1249. summed[port] = CHECKSUM_NONE;
  1250. break;
  1251. case OP_RXCHKS:
  1252. /* Save computed checksum for next rx */
  1253. csum[port] = le16_to_cpu(status & 0xffff);
  1254. summed[port] = CHECKSUM_HW;
  1255. break;
  1256. case OP_TXINDEXLE:
  1257. sky2_tx_complete(hw->dev[port],
  1258. tx_index(port, status, length));
  1259. break;
  1260. case OP_RXTIMESTAMP:
  1261. break;
  1262. default:
  1263. if (net_ratelimit())
  1264. printk(KERN_WARNING PFX
  1265. "unknown status opcode 0x%x\n",
  1266. le->opcode);
  1267. break;
  1268. }
  1269. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1270. if (hw->st_idx == hwidx) {
  1271. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1272. rmb();
  1273. }
  1274. }
  1275. mmiowb();
  1276. if (hw->dev[0])
  1277. rx_set_put(hw->dev[0]);
  1278. if (hw->dev[1])
  1279. rx_set_put(hw->dev[1]);
  1280. *budget -= work_done;
  1281. dev->quota -= work_done;
  1282. if (work_done < to_do) {
  1283. /*
  1284. * Another chip workaround, need to restart TX timer if status
  1285. * LE was handled. WA_DEV_43_418
  1286. */
  1287. if (is_ec_a1(hw)) {
  1288. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1289. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1290. }
  1291. hw->intr_mask |= Y2_IS_STAT_BMU;
  1292. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1293. sky2_read32(hw, B0_IMSK);
  1294. netif_rx_complete(dev);
  1295. }
  1296. return work_done >= to_do;
  1297. }
  1298. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1299. {
  1300. struct net_device *dev = hw->dev[port];
  1301. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1302. dev->name, status);
  1303. if (status & Y2_IS_PAR_RD1) {
  1304. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1305. dev->name);
  1306. /* Clear IRQ */
  1307. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1308. }
  1309. if (status & Y2_IS_PAR_WR1) {
  1310. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1311. dev->name);
  1312. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1313. }
  1314. if (status & Y2_IS_PAR_MAC1) {
  1315. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1316. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1317. }
  1318. if (status & Y2_IS_PAR_RX1) {
  1319. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1320. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1321. }
  1322. if (status & Y2_IS_TCP_TXA1) {
  1323. printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
  1324. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1325. }
  1326. }
  1327. static void sky2_hw_intr(struct sky2_hw *hw)
  1328. {
  1329. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1330. if (status & Y2_IS_TIST_OV)
  1331. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1332. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1333. u16 pci_err;
  1334. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1335. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1336. pci_name(hw->pdev), pci_err);
  1337. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1338. pci_write_config_word(hw->pdev, PCI_STATUS,
  1339. pci_err | PCI_STATUS_ERROR_BITS);
  1340. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1341. }
  1342. if (status & Y2_IS_PCI_EXP) {
  1343. /* PCI-Express uncorrectable Error occured */
  1344. u32 pex_err;
  1345. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1346. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1347. pci_name(hw->pdev), pex_err);
  1348. /* clear the interrupt */
  1349. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1350. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1351. 0xffffffffUL);
  1352. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1353. if (pex_err & PEX_FATAL_ERRORS) {
  1354. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1355. hwmsk &= ~Y2_IS_PCI_EXP;
  1356. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1357. }
  1358. }
  1359. if (status & Y2_HWE_L1_MASK)
  1360. sky2_hw_error(hw, 0, status);
  1361. status >>= 8;
  1362. if (status & Y2_HWE_L1_MASK)
  1363. sky2_hw_error(hw, 1, status);
  1364. }
  1365. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1366. {
  1367. struct net_device *dev = hw->dev[port];
  1368. struct sky2_port *sky2 = netdev_priv(dev);
  1369. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1370. if (netif_msg_intr(sky2))
  1371. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1372. dev->name, status);
  1373. if (status & GM_IS_RX_FF_OR) {
  1374. ++sky2->net_stats.rx_fifo_errors;
  1375. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1376. }
  1377. if (status & GM_IS_TX_FF_UR) {
  1378. ++sky2->net_stats.tx_fifo_errors;
  1379. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1380. }
  1381. }
  1382. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1383. {
  1384. struct net_device *dev = hw->dev[port];
  1385. struct sky2_port *sky2 = netdev_priv(dev);
  1386. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1387. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1388. tasklet_schedule(&sky2->phy_task);
  1389. }
  1390. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1391. {
  1392. struct sky2_hw *hw = dev_id;
  1393. u32 status;
  1394. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1395. if (status == 0 || status == ~0)
  1396. return IRQ_NONE;
  1397. if (status & Y2_IS_HW_ERR)
  1398. sky2_hw_intr(hw);
  1399. /* Do NAPI for Rx and Tx status */
  1400. if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
  1401. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1402. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1403. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1404. __netif_rx_schedule(hw->dev[0]);
  1405. }
  1406. if (status & Y2_IS_IRQ_PHY1)
  1407. sky2_phy_intr(hw, 0);
  1408. if (status & Y2_IS_IRQ_PHY2)
  1409. sky2_phy_intr(hw, 1);
  1410. if (status & Y2_IS_IRQ_MAC1)
  1411. sky2_mac_intr(hw, 0);
  1412. if (status & Y2_IS_IRQ_MAC2)
  1413. sky2_mac_intr(hw, 1);
  1414. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1415. sky2_read32(hw, B0_IMSK);
  1416. return IRQ_HANDLED;
  1417. }
  1418. #ifdef CONFIG_NET_POLL_CONTROLLER
  1419. static void sky2_netpoll(struct net_device *dev)
  1420. {
  1421. struct sky2_port *sky2 = netdev_priv(dev);
  1422. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1423. }
  1424. #endif
  1425. /* Chip internal frequency for clock calculations */
  1426. static inline u32 sky2_khz(const struct sky2_hw *hw)
  1427. {
  1428. switch (hw->chip_id) {
  1429. case CHIP_ID_YUKON_EC:
  1430. return 125000; /* 125 Mhz */
  1431. case CHIP_ID_YUKON_FE:
  1432. return 100000; /* 100 Mhz */
  1433. default: /* YUKON_XL */
  1434. return 156000; /* 156 Mhz */
  1435. }
  1436. }
  1437. static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
  1438. {
  1439. return sky2_khz(hw) * ms;
  1440. }
  1441. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1442. {
  1443. return (sky2_khz(hw) * us) / 1000;
  1444. }
  1445. static int sky2_reset(struct sky2_hw *hw)
  1446. {
  1447. u32 ctst, power;
  1448. u16 status;
  1449. u8 t8, pmd_type;
  1450. int i;
  1451. ctst = sky2_read32(hw, B0_CTST);
  1452. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1453. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1454. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1455. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1456. pci_name(hw->pdev), hw->chip_id);
  1457. return -EOPNOTSUPP;
  1458. }
  1459. /* ring for status responses */
  1460. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1461. &hw->st_dma);
  1462. if (!hw->st_le)
  1463. return -ENOMEM;
  1464. /* disable ASF */
  1465. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1466. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1467. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1468. }
  1469. /* do a SW reset */
  1470. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1471. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1472. /* clear PCI errors, if any */
  1473. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1474. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1475. pci_write_config_word(hw->pdev, PCI_STATUS,
  1476. status | PCI_STATUS_ERROR_BITS);
  1477. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1478. /* clear any PEX errors */
  1479. if (is_pciex(hw)) {
  1480. u16 lstat;
  1481. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1482. 0xffffffffUL);
  1483. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1484. }
  1485. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1486. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1487. hw->ports = 1;
  1488. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1489. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1490. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1491. ++hw->ports;
  1492. }
  1493. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1494. /* switch power to VCC (WA for VAUX problem) */
  1495. sky2_write8(hw, B0_POWER_CTRL,
  1496. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  1497. /* disable Core Clock Division, */
  1498. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  1499. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  1500. /* enable bits are inverted */
  1501. sky2_write8(hw, B2_Y2_CLK_GATE,
  1502. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  1503. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  1504. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  1505. else
  1506. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  1507. /* Turn off phy power saving */
  1508. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &power);
  1509. power &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  1510. /* looks like this xl is back asswards .. */
  1511. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  1512. power |= PCI_Y2_PHY1_COMA;
  1513. if (hw->ports > 1)
  1514. power |= PCI_Y2_PHY2_COMA;
  1515. }
  1516. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, power);
  1517. for (i = 0; i < hw->ports; i++) {
  1518. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1519. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1520. }
  1521. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1522. /* Clear I2C IRQ noise */
  1523. sky2_write32(hw, B2_I2C_IRQ, 1);
  1524. /* turn off hardware timer (unused) */
  1525. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1526. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1527. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1528. /* Turn on descriptor polling (every 75us) */
  1529. sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
  1530. sky2_write8(hw, B28_DPT_CTRL, DPT_START);
  1531. /* Turn off receive timestamp */
  1532. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1533. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1534. /* enable the Tx Arbiters */
  1535. for (i = 0; i < hw->ports; i++)
  1536. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1537. /* Initialize ram interface */
  1538. for (i = 0; i < hw->ports; i++) {
  1539. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1540. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1541. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1542. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1543. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1544. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1545. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1546. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1547. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1548. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1549. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1550. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1551. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1552. }
  1553. if (is_pciex(hw)) {
  1554. u16 pctrl;
  1555. /* change Max. Read Request Size to 2048 bytes */
  1556. pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
  1557. pctrl &= ~PEX_DC_MAX_RRS_MSK;
  1558. pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
  1559. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1560. pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
  1561. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1562. }
  1563. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1564. spin_lock_bh(&hw->phy_lock);
  1565. for (i = 0; i < hw->ports; i++)
  1566. sky2_phy_reset(hw, i);
  1567. spin_unlock_bh(&hw->phy_lock);
  1568. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1569. hw->st_idx = 0;
  1570. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1571. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1572. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1573. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1574. /* Set the list last index */
  1575. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1576. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
  1577. /* These status setup values are copied from SysKonnect's driver */
  1578. if (is_ec_a1(hw)) {
  1579. /* WA for dev. #4.3 */
  1580. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1581. /* set Status-FIFO watermark */
  1582. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1583. /* set Status-FIFO ISR watermark */
  1584. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1585. } else {
  1586. sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
  1587. /* set Status-FIFO watermark */
  1588. sky2_write8(hw, STAT_FIFO_WM, 0x10);
  1589. /* set Status-FIFO ISR watermark */
  1590. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1591. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
  1592. else /* WA 4109 */
  1593. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
  1594. sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
  1595. }
  1596. /* enable status unit */
  1597. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1598. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1599. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1600. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1601. return 0;
  1602. }
  1603. static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
  1604. {
  1605. u32 modes;
  1606. if (hw->copper) {
  1607. modes = SUPPORTED_10baseT_Half
  1608. | SUPPORTED_10baseT_Full
  1609. | SUPPORTED_100baseT_Half
  1610. | SUPPORTED_100baseT_Full
  1611. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1612. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1613. modes |= SUPPORTED_1000baseT_Half
  1614. | SUPPORTED_1000baseT_Full;
  1615. } else
  1616. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1617. | SUPPORTED_Autoneg;
  1618. return modes;
  1619. }
  1620. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1621. {
  1622. struct sky2_port *sky2 = netdev_priv(dev);
  1623. struct sky2_hw *hw = sky2->hw;
  1624. ecmd->transceiver = XCVR_INTERNAL;
  1625. ecmd->supported = sky2_supported_modes(hw);
  1626. ecmd->phy_address = PHY_ADDR_MARV;
  1627. if (hw->copper) {
  1628. ecmd->supported = SUPPORTED_10baseT_Half
  1629. | SUPPORTED_10baseT_Full
  1630. | SUPPORTED_100baseT_Half
  1631. | SUPPORTED_100baseT_Full
  1632. | SUPPORTED_1000baseT_Half
  1633. | SUPPORTED_1000baseT_Full
  1634. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1635. ecmd->port = PORT_TP;
  1636. } else
  1637. ecmd->port = PORT_FIBRE;
  1638. ecmd->advertising = sky2->advertising;
  1639. ecmd->autoneg = sky2->autoneg;
  1640. ecmd->speed = sky2->speed;
  1641. ecmd->duplex = sky2->duplex;
  1642. return 0;
  1643. }
  1644. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1645. {
  1646. struct sky2_port *sky2 = netdev_priv(dev);
  1647. const struct sky2_hw *hw = sky2->hw;
  1648. u32 supported = sky2_supported_modes(hw);
  1649. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1650. ecmd->advertising = supported;
  1651. sky2->duplex = -1;
  1652. sky2->speed = -1;
  1653. } else {
  1654. u32 setting;
  1655. switch (ecmd->speed) {
  1656. case SPEED_1000:
  1657. if (ecmd->duplex == DUPLEX_FULL)
  1658. setting = SUPPORTED_1000baseT_Full;
  1659. else if (ecmd->duplex == DUPLEX_HALF)
  1660. setting = SUPPORTED_1000baseT_Half;
  1661. else
  1662. return -EINVAL;
  1663. break;
  1664. case SPEED_100:
  1665. if (ecmd->duplex == DUPLEX_FULL)
  1666. setting = SUPPORTED_100baseT_Full;
  1667. else if (ecmd->duplex == DUPLEX_HALF)
  1668. setting = SUPPORTED_100baseT_Half;
  1669. else
  1670. return -EINVAL;
  1671. break;
  1672. case SPEED_10:
  1673. if (ecmd->duplex == DUPLEX_FULL)
  1674. setting = SUPPORTED_10baseT_Full;
  1675. else if (ecmd->duplex == DUPLEX_HALF)
  1676. setting = SUPPORTED_10baseT_Half;
  1677. else
  1678. return -EINVAL;
  1679. break;
  1680. default:
  1681. return -EINVAL;
  1682. }
  1683. if ((setting & supported) == 0)
  1684. return -EINVAL;
  1685. sky2->speed = ecmd->speed;
  1686. sky2->duplex = ecmd->duplex;
  1687. }
  1688. sky2->autoneg = ecmd->autoneg;
  1689. sky2->advertising = ecmd->advertising;
  1690. if (netif_running(dev)) {
  1691. sky2_down(dev);
  1692. sky2_up(dev);
  1693. }
  1694. return 0;
  1695. }
  1696. static void sky2_get_drvinfo(struct net_device *dev,
  1697. struct ethtool_drvinfo *info)
  1698. {
  1699. struct sky2_port *sky2 = netdev_priv(dev);
  1700. strcpy(info->driver, DRV_NAME);
  1701. strcpy(info->version, DRV_VERSION);
  1702. strcpy(info->fw_version, "N/A");
  1703. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1704. }
  1705. static const struct sky2_stat {
  1706. char name[ETH_GSTRING_LEN];
  1707. u16 offset;
  1708. } sky2_stats[] = {
  1709. { "tx_bytes", GM_TXO_OK_HI },
  1710. { "rx_bytes", GM_RXO_OK_HI },
  1711. { "tx_broadcast", GM_TXF_BC_OK },
  1712. { "rx_broadcast", GM_RXF_BC_OK },
  1713. { "tx_multicast", GM_TXF_MC_OK },
  1714. { "rx_multicast", GM_RXF_MC_OK },
  1715. { "tx_unicast", GM_TXF_UC_OK },
  1716. { "rx_unicast", GM_RXF_UC_OK },
  1717. { "tx_mac_pause", GM_TXF_MPAUSE },
  1718. { "rx_mac_pause", GM_RXF_MPAUSE },
  1719. { "collisions", GM_TXF_SNG_COL },
  1720. { "late_collision",GM_TXF_LAT_COL },
  1721. { "aborted", GM_TXF_ABO_COL },
  1722. { "multi_collisions", GM_TXF_MUL_COL },
  1723. { "fifo_underrun", GM_TXE_FIFO_UR },
  1724. { "fifo_overflow", GM_RXE_FIFO_OV },
  1725. { "rx_toolong", GM_RXF_LNG_ERR },
  1726. { "rx_jabber", GM_RXF_JAB_PKT },
  1727. { "rx_runt", GM_RXE_FRAG },
  1728. { "rx_too_long", GM_RXF_LNG_ERR },
  1729. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1730. };
  1731. static u32 sky2_get_rx_csum(struct net_device *dev)
  1732. {
  1733. struct sky2_port *sky2 = netdev_priv(dev);
  1734. return sky2->rx_csum;
  1735. }
  1736. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1737. {
  1738. struct sky2_port *sky2 = netdev_priv(dev);
  1739. sky2->rx_csum = data;
  1740. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1741. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1742. return 0;
  1743. }
  1744. static u32 sky2_get_msglevel(struct net_device *netdev)
  1745. {
  1746. struct sky2_port *sky2 = netdev_priv(netdev);
  1747. return sky2->msg_enable;
  1748. }
  1749. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  1750. {
  1751. struct sky2_hw *hw = sky2->hw;
  1752. unsigned port = sky2->port;
  1753. int i;
  1754. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1755. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  1756. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1757. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  1758. for (i = 2; i < count; i++)
  1759. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  1760. }
  1761. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  1762. {
  1763. struct sky2_port *sky2 = netdev_priv(netdev);
  1764. sky2->msg_enable = value;
  1765. }
  1766. static int sky2_get_stats_count(struct net_device *dev)
  1767. {
  1768. return ARRAY_SIZE(sky2_stats);
  1769. }
  1770. static void sky2_get_ethtool_stats(struct net_device *dev,
  1771. struct ethtool_stats *stats, u64 * data)
  1772. {
  1773. struct sky2_port *sky2 = netdev_priv(dev);
  1774. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  1775. }
  1776. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1777. {
  1778. int i;
  1779. switch (stringset) {
  1780. case ETH_SS_STATS:
  1781. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  1782. memcpy(data + i * ETH_GSTRING_LEN,
  1783. sky2_stats[i].name, ETH_GSTRING_LEN);
  1784. break;
  1785. }
  1786. }
  1787. /* Use hardware MIB variables for critical path statistics and
  1788. * transmit feedback not reported at interrupt.
  1789. * Other errors are accounted for in interrupt handler.
  1790. */
  1791. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  1792. {
  1793. struct sky2_port *sky2 = netdev_priv(dev);
  1794. u64 data[13];
  1795. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  1796. sky2->net_stats.tx_bytes = data[0];
  1797. sky2->net_stats.rx_bytes = data[1];
  1798. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  1799. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  1800. sky2->net_stats.multicast = data[5] + data[7];
  1801. sky2->net_stats.collisions = data[10];
  1802. sky2->net_stats.tx_aborted_errors = data[12];
  1803. return &sky2->net_stats;
  1804. }
  1805. static int sky2_set_mac_address(struct net_device *dev, void *p)
  1806. {
  1807. struct sky2_port *sky2 = netdev_priv(dev);
  1808. struct sockaddr *addr = p;
  1809. int err = 0;
  1810. if (!is_valid_ether_addr(addr->sa_data))
  1811. return -EADDRNOTAVAIL;
  1812. sky2_down(dev);
  1813. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1814. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  1815. dev->dev_addr, ETH_ALEN);
  1816. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  1817. dev->dev_addr, ETH_ALEN);
  1818. if (dev->flags & IFF_UP)
  1819. err = sky2_up(dev);
  1820. return err;
  1821. }
  1822. static void sky2_set_multicast(struct net_device *dev)
  1823. {
  1824. struct sky2_port *sky2 = netdev_priv(dev);
  1825. struct sky2_hw *hw = sky2->hw;
  1826. unsigned port = sky2->port;
  1827. struct dev_mc_list *list = dev->mc_list;
  1828. u16 reg;
  1829. u8 filter[8];
  1830. memset(filter, 0, sizeof(filter));
  1831. reg = gma_read16(hw, port, GM_RX_CTRL);
  1832. reg |= GM_RXCR_UCF_ENA;
  1833. if (dev->flags & IFF_PROMISC) /* promiscious */
  1834. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1835. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  1836. memset(filter, 0xff, sizeof(filter));
  1837. else if (dev->mc_count == 0) /* no multicast */
  1838. reg &= ~GM_RXCR_MCF_ENA;
  1839. else {
  1840. int i;
  1841. reg |= GM_RXCR_MCF_ENA;
  1842. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  1843. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  1844. filter[bit / 8] |= 1 << (bit % 8);
  1845. }
  1846. }
  1847. gma_write16(hw, port, GM_MC_ADDR_H1,
  1848. (u16) filter[0] | ((u16) filter[1] << 8));
  1849. gma_write16(hw, port, GM_MC_ADDR_H2,
  1850. (u16) filter[2] | ((u16) filter[3] << 8));
  1851. gma_write16(hw, port, GM_MC_ADDR_H3,
  1852. (u16) filter[4] | ((u16) filter[5] << 8));
  1853. gma_write16(hw, port, GM_MC_ADDR_H4,
  1854. (u16) filter[6] | ((u16) filter[7] << 8));
  1855. gma_write16(hw, port, GM_RX_CTRL, reg);
  1856. }
  1857. /* Can have one global because blinking is controlled by
  1858. * ethtool and that is always under RTNL mutex
  1859. */
  1860. static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  1861. {
  1862. u16 pg;
  1863. spin_lock_bh(&hw->phy_lock);
  1864. switch (hw->chip_id) {
  1865. case CHIP_ID_YUKON_XL:
  1866. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1867. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1868. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  1869. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  1870. PHY_M_LEDC_INIT_CTRL(7) |
  1871. PHY_M_LEDC_STA1_CTRL(7) |
  1872. PHY_M_LEDC_STA0_CTRL(7))
  1873. : 0);
  1874. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1875. break;
  1876. default:
  1877. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  1878. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  1879. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  1880. PHY_M_LED_MO_10(MO_LED_ON) |
  1881. PHY_M_LED_MO_100(MO_LED_ON) |
  1882. PHY_M_LED_MO_1000(MO_LED_ON) |
  1883. PHY_M_LED_MO_RX(MO_LED_ON)
  1884. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  1885. PHY_M_LED_MO_10(MO_LED_OFF) |
  1886. PHY_M_LED_MO_100(MO_LED_OFF) |
  1887. PHY_M_LED_MO_1000(MO_LED_OFF) |
  1888. PHY_M_LED_MO_RX(MO_LED_OFF));
  1889. }
  1890. spin_unlock_bh(&hw->phy_lock);
  1891. }
  1892. /* blink LED's for finding board */
  1893. static int sky2_phys_id(struct net_device *dev, u32 data)
  1894. {
  1895. struct sky2_port *sky2 = netdev_priv(dev);
  1896. struct sky2_hw *hw = sky2->hw;
  1897. unsigned port = sky2->port;
  1898. u16 ledctrl, ledover = 0;
  1899. long ms;
  1900. int onoff = 1;
  1901. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  1902. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  1903. else
  1904. ms = data * 1000;
  1905. /* save initial values */
  1906. spin_lock_bh(&hw->phy_lock);
  1907. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1908. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1909. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1910. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1911. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1912. } else {
  1913. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  1914. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  1915. }
  1916. spin_unlock_bh(&hw->phy_lock);
  1917. while (ms > 0) {
  1918. sky2_led(hw, port, onoff);
  1919. onoff = !onoff;
  1920. if (msleep_interruptible(250))
  1921. break; /* interrupted */
  1922. ms -= 250;
  1923. }
  1924. /* resume regularly scheduled programming */
  1925. spin_lock_bh(&hw->phy_lock);
  1926. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1927. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1928. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1929. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  1930. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1931. } else {
  1932. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  1933. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  1934. }
  1935. spin_unlock_bh(&hw->phy_lock);
  1936. return 0;
  1937. }
  1938. static void sky2_get_pauseparam(struct net_device *dev,
  1939. struct ethtool_pauseparam *ecmd)
  1940. {
  1941. struct sky2_port *sky2 = netdev_priv(dev);
  1942. ecmd->tx_pause = sky2->tx_pause;
  1943. ecmd->rx_pause = sky2->rx_pause;
  1944. ecmd->autoneg = sky2->autoneg;
  1945. }
  1946. static int sky2_set_pauseparam(struct net_device *dev,
  1947. struct ethtool_pauseparam *ecmd)
  1948. {
  1949. struct sky2_port *sky2 = netdev_priv(dev);
  1950. int err = 0;
  1951. sky2->autoneg = ecmd->autoneg;
  1952. sky2->tx_pause = ecmd->tx_pause != 0;
  1953. sky2->rx_pause = ecmd->rx_pause != 0;
  1954. if (netif_running(dev)) {
  1955. sky2_down(dev);
  1956. err = sky2_up(dev);
  1957. }
  1958. return err;
  1959. }
  1960. #ifdef CONFIG_PM
  1961. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1962. {
  1963. struct sky2_port *sky2 = netdev_priv(dev);
  1964. wol->supported = WAKE_MAGIC;
  1965. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  1966. }
  1967. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1968. {
  1969. struct sky2_port *sky2 = netdev_priv(dev);
  1970. struct sky2_hw *hw = sky2->hw;
  1971. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  1972. return -EOPNOTSUPP;
  1973. sky2->wol = wol->wolopts == WAKE_MAGIC;
  1974. if (sky2->wol) {
  1975. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  1976. sky2_write16(hw, WOL_CTRL_STAT,
  1977. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  1978. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  1979. } else
  1980. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  1981. return 0;
  1982. }
  1983. #endif
  1984. static void sky2_get_ringparam(struct net_device *dev,
  1985. struct ethtool_ringparam *ering)
  1986. {
  1987. struct sky2_port *sky2 = netdev_priv(dev);
  1988. ering->rx_max_pending = RX_MAX_PENDING;
  1989. ering->rx_mini_max_pending = 0;
  1990. ering->rx_jumbo_max_pending = 0;
  1991. ering->tx_max_pending = TX_RING_SIZE - 1;
  1992. ering->rx_pending = sky2->rx_pending;
  1993. ering->rx_mini_pending = 0;
  1994. ering->rx_jumbo_pending = 0;
  1995. ering->tx_pending = sky2->tx_pending;
  1996. }
  1997. static int sky2_set_ringparam(struct net_device *dev,
  1998. struct ethtool_ringparam *ering)
  1999. {
  2000. struct sky2_port *sky2 = netdev_priv(dev);
  2001. int err = 0;
  2002. if (ering->rx_pending > RX_MAX_PENDING ||
  2003. ering->rx_pending < 8 ||
  2004. ering->tx_pending < MAX_SKB_TX_LE ||
  2005. ering->tx_pending > TX_RING_SIZE - 1)
  2006. return -EINVAL;
  2007. if (netif_running(dev))
  2008. sky2_down(dev);
  2009. sky2->rx_pending = ering->rx_pending;
  2010. sky2->tx_pending = ering->tx_pending;
  2011. if (netif_running(dev))
  2012. err = sky2_up(dev);
  2013. return err;
  2014. }
  2015. static int sky2_get_regs_len(struct net_device *dev)
  2016. {
  2017. return 0x4000;
  2018. }
  2019. /*
  2020. * Returns copy of control register region
  2021. * Note: access to the RAM address register set will cause timeouts.
  2022. */
  2023. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2024. void *p)
  2025. {
  2026. const struct sky2_port *sky2 = netdev_priv(dev);
  2027. const void __iomem *io = sky2->hw->regs;
  2028. BUG_ON(regs->len < B3_RI_WTO_R1);
  2029. regs->version = 1;
  2030. memset(p, 0, regs->len);
  2031. memcpy_fromio(p, io, B3_RAM_ADDR);
  2032. memcpy_fromio(p + B3_RI_WTO_R1,
  2033. io + B3_RI_WTO_R1,
  2034. regs->len - B3_RI_WTO_R1);
  2035. }
  2036. static struct ethtool_ops sky2_ethtool_ops = {
  2037. .get_settings = sky2_get_settings,
  2038. .set_settings = sky2_set_settings,
  2039. .get_drvinfo = sky2_get_drvinfo,
  2040. .get_msglevel = sky2_get_msglevel,
  2041. .set_msglevel = sky2_set_msglevel,
  2042. .get_regs_len = sky2_get_regs_len,
  2043. .get_regs = sky2_get_regs,
  2044. .get_link = ethtool_op_get_link,
  2045. .get_sg = ethtool_op_get_sg,
  2046. .set_sg = ethtool_op_set_sg,
  2047. .get_tx_csum = ethtool_op_get_tx_csum,
  2048. .set_tx_csum = ethtool_op_set_tx_csum,
  2049. .get_tso = ethtool_op_get_tso,
  2050. .set_tso = ethtool_op_set_tso,
  2051. .get_rx_csum = sky2_get_rx_csum,
  2052. .set_rx_csum = sky2_set_rx_csum,
  2053. .get_strings = sky2_get_strings,
  2054. .get_ringparam = sky2_get_ringparam,
  2055. .set_ringparam = sky2_set_ringparam,
  2056. .get_pauseparam = sky2_get_pauseparam,
  2057. .set_pauseparam = sky2_set_pauseparam,
  2058. #ifdef CONFIG_PM
  2059. .get_wol = sky2_get_wol,
  2060. .set_wol = sky2_set_wol,
  2061. #endif
  2062. .phys_id = sky2_phys_id,
  2063. .get_stats_count = sky2_get_stats_count,
  2064. .get_ethtool_stats = sky2_get_ethtool_stats,
  2065. };
  2066. /* Initialize network device */
  2067. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2068. unsigned port, int highmem)
  2069. {
  2070. struct sky2_port *sky2;
  2071. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2072. if (!dev) {
  2073. printk(KERN_ERR "sky2 etherdev alloc failed");
  2074. return NULL;
  2075. }
  2076. SET_MODULE_OWNER(dev);
  2077. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2078. dev->open = sky2_up;
  2079. dev->stop = sky2_down;
  2080. dev->hard_start_xmit = sky2_xmit_frame;
  2081. dev->get_stats = sky2_get_stats;
  2082. dev->set_multicast_list = sky2_set_multicast;
  2083. dev->set_mac_address = sky2_set_mac_address;
  2084. dev->change_mtu = sky2_change_mtu;
  2085. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2086. dev->tx_timeout = sky2_tx_timeout;
  2087. dev->watchdog_timeo = TX_WATCHDOG;
  2088. if (port == 0)
  2089. dev->poll = sky2_poll;
  2090. dev->weight = NAPI_WEIGHT;
  2091. #ifdef CONFIG_NET_POLL_CONTROLLER
  2092. dev->poll_controller = sky2_netpoll;
  2093. #endif
  2094. sky2 = netdev_priv(dev);
  2095. sky2->netdev = dev;
  2096. sky2->hw = hw;
  2097. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2098. spin_lock_init(&sky2->tx_lock);
  2099. /* Auto speed and flow control */
  2100. sky2->autoneg = AUTONEG_ENABLE;
  2101. sky2->tx_pause = 0;
  2102. sky2->rx_pause = 1;
  2103. sky2->duplex = -1;
  2104. sky2->speed = -1;
  2105. sky2->advertising = sky2_supported_modes(hw);
  2106. sky2->rx_csum = 1;
  2107. tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
  2108. sky2->tx_pending = TX_DEF_PENDING;
  2109. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2110. hw->dev[port] = dev;
  2111. sky2->port = port;
  2112. dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
  2113. if (highmem)
  2114. dev->features |= NETIF_F_HIGHDMA;
  2115. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2116. /* read the mac address */
  2117. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2118. /* device is off until link detection */
  2119. netif_carrier_off(dev);
  2120. netif_stop_queue(dev);
  2121. return dev;
  2122. }
  2123. static inline void sky2_show_addr(struct net_device *dev)
  2124. {
  2125. const struct sky2_port *sky2 = netdev_priv(dev);
  2126. if (netif_msg_probe(sky2))
  2127. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2128. dev->name,
  2129. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2130. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2131. }
  2132. static int __devinit sky2_probe(struct pci_dev *pdev,
  2133. const struct pci_device_id *ent)
  2134. {
  2135. struct net_device *dev, *dev1 = NULL;
  2136. struct sky2_hw *hw;
  2137. int err, using_dac = 0;
  2138. err = pci_enable_device(pdev);
  2139. if (err) {
  2140. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2141. pci_name(pdev));
  2142. goto err_out;
  2143. }
  2144. err = pci_request_regions(pdev, DRV_NAME);
  2145. if (err) {
  2146. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2147. pci_name(pdev));
  2148. goto err_out;
  2149. }
  2150. pci_set_master(pdev);
  2151. if (sizeof(dma_addr_t) > sizeof(u32)) {
  2152. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2153. if (!err)
  2154. using_dac = 1;
  2155. }
  2156. if (!using_dac) {
  2157. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2158. if (err) {
  2159. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2160. pci_name(pdev));
  2161. goto err_out_free_regions;
  2162. }
  2163. }
  2164. #ifdef __BIG_ENDIAN
  2165. /* byte swap decriptors in hardware */
  2166. {
  2167. u32 reg;
  2168. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2169. reg |= PCI_REV_DESC;
  2170. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2171. }
  2172. #endif
  2173. err = -ENOMEM;
  2174. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2175. if (!hw) {
  2176. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2177. pci_name(pdev));
  2178. goto err_out_free_regions;
  2179. }
  2180. memset(hw, 0, sizeof(*hw));
  2181. hw->pdev = pdev;
  2182. spin_lock_init(&hw->phy_lock);
  2183. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2184. if (!hw->regs) {
  2185. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2186. pci_name(pdev));
  2187. goto err_out_free_hw;
  2188. }
  2189. err = sky2_reset(hw);
  2190. if (err)
  2191. goto err_out_iounmap;
  2192. printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2193. pci_resource_start(pdev, 0), pdev->irq,
  2194. yukon_name[hw->chip_id - CHIP_ID_YUKON],
  2195. hw->chip_id, hw->chip_rev);
  2196. dev = sky2_init_netdev(hw, 0, using_dac);
  2197. if (!dev)
  2198. goto err_out_free_pci;
  2199. err = register_netdev(dev);
  2200. if (err) {
  2201. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2202. pci_name(pdev));
  2203. goto err_out_free_netdev;
  2204. }
  2205. sky2_show_addr(dev);
  2206. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2207. if (register_netdev(dev1) == 0)
  2208. sky2_show_addr(dev1);
  2209. else {
  2210. /* Failure to register second port need not be fatal */
  2211. printk(KERN_WARNING PFX
  2212. "register of second port failed\n");
  2213. hw->dev[1] = NULL;
  2214. free_netdev(dev1);
  2215. }
  2216. }
  2217. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2218. if (err) {
  2219. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2220. pci_name(pdev), pdev->irq);
  2221. goto err_out_unregister;
  2222. }
  2223. hw->intr_mask = Y2_IS_BASE;
  2224. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2225. pci_set_drvdata(pdev, hw);
  2226. return 0;
  2227. err_out_unregister:
  2228. if (dev1) {
  2229. unregister_netdev(dev1);
  2230. free_netdev(dev1);
  2231. }
  2232. unregister_netdev(dev);
  2233. err_out_free_netdev:
  2234. free_netdev(dev);
  2235. err_out_free_pci:
  2236. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2237. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2238. err_out_iounmap:
  2239. iounmap(hw->regs);
  2240. err_out_free_hw:
  2241. kfree(hw);
  2242. err_out_free_regions:
  2243. pci_release_regions(pdev);
  2244. pci_disable_device(pdev);
  2245. err_out:
  2246. return err;
  2247. }
  2248. static void __devexit sky2_remove(struct pci_dev *pdev)
  2249. {
  2250. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2251. struct net_device *dev0, *dev1;
  2252. if (!hw)
  2253. return;
  2254. dev0 = hw->dev[0];
  2255. dev1 = hw->dev[1];
  2256. if (dev1)
  2257. unregister_netdev(dev1);
  2258. unregister_netdev(dev0);
  2259. sky2_write32(hw, B0_IMSK, 0);
  2260. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2261. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2262. free_irq(pdev->irq, hw);
  2263. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2264. pci_release_regions(pdev);
  2265. pci_disable_device(pdev);
  2266. if (dev1)
  2267. free_netdev(dev1);
  2268. free_netdev(dev0);
  2269. iounmap(hw->regs);
  2270. kfree(hw);
  2271. pci_set_drvdata(pdev, NULL);
  2272. }
  2273. #ifdef CONFIG_PM
  2274. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2275. {
  2276. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2277. int i, wol = 0;
  2278. for (i = 0; i < 2; i++) {
  2279. struct net_device *dev = hw->dev[i];
  2280. if (dev) {
  2281. struct sky2_port *sky2 = netdev_priv(dev);
  2282. if (netif_running(dev)) {
  2283. netif_carrier_off(dev);
  2284. sky2_down(dev);
  2285. }
  2286. netif_device_detach(dev);
  2287. wol |= sky2->wol;
  2288. }
  2289. }
  2290. pci_save_state(pdev);
  2291. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2292. pci_disable_device(pdev);
  2293. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2294. return 0;
  2295. }
  2296. static int sky2_resume(struct pci_dev *pdev)
  2297. {
  2298. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2299. int i;
  2300. pci_set_power_state(pdev, PCI_D0);
  2301. pci_restore_state(pdev);
  2302. pci_enable_wake(pdev, PCI_D0, 0);
  2303. sky2_reset(hw);
  2304. for (i = 0; i < 2; i++) {
  2305. struct net_device *dev = hw->dev[i];
  2306. if (dev) {
  2307. netif_device_attach(dev);
  2308. if (netif_running(dev))
  2309. sky2_up(dev);
  2310. }
  2311. }
  2312. return 0;
  2313. }
  2314. #endif
  2315. static struct pci_driver sky2_driver = {
  2316. .name = DRV_NAME,
  2317. .id_table = sky2_id_table,
  2318. .probe = sky2_probe,
  2319. .remove = __devexit_p(sky2_remove),
  2320. #ifdef CONFIG_PM
  2321. .suspend = sky2_suspend,
  2322. .resume = sky2_resume,
  2323. #endif
  2324. };
  2325. static int __init sky2_init_module(void)
  2326. {
  2327. return pci_module_init(&sky2_driver);
  2328. }
  2329. static void __exit sky2_cleanup_module(void)
  2330. {
  2331. pci_unregister_driver(&sky2_driver);
  2332. }
  2333. module_init(sky2_init_module);
  2334. module_exit(sky2_cleanup_module);
  2335. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2336. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2337. MODULE_LICENSE("GPL");