sh_mobile_hdmi.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <video/sh_mobile_hdmi.h>
  25. #include <video/sh_mobile_lcdc.h>
  26. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  27. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  28. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  29. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  30. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  31. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  32. bits 19..16 of Internal CTS */
  33. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  34. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  35. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  36. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  37. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  38. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  39. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  40. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  41. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  42. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  43. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  44. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  45. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  46. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  47. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  48. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  49. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  50. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  51. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  52. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  53. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  54. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  55. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  56. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  57. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  58. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  59. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  60. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  61. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  62. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  63. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  64. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  65. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  66. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  67. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  68. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  69. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  70. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  71. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  72. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  73. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  74. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  75. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  76. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  77. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  78. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  79. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  80. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  81. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  82. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  88. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  89. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  90. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  91. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  92. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  120. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  121. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  122. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  123. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  124. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  125. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  126. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  127. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  128. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  129. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  130. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  131. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  132. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  133. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  134. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  135. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  136. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  137. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  138. #define HDMI_SHA0 0xB9 /* sha0 */
  139. #define HDMI_SHA1 0xBA /* sha1 */
  140. #define HDMI_SHA2 0xBB /* sha2 */
  141. #define HDMI_SHA3 0xBC /* sha3 */
  142. #define HDMI_SHA4 0xBD /* sha4 */
  143. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  144. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  145. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  146. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  147. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  148. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  149. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  150. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  151. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  152. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  153. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  154. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  155. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  156. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  157. #define HDMI_AN_SEED 0xCC /* An seed */
  158. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  159. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  160. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  161. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  162. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  163. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  164. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  165. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  166. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  167. #define HDMI_PJ 0xD7 /* Pj */
  168. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  169. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  170. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  171. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  172. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  173. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  174. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  175. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  176. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  177. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  178. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  179. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  180. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  181. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  182. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  183. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  184. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  185. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  186. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  187. #define HDMI_AN_47_40 0xED /* An [47:40] */
  188. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  189. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  190. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  191. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  192. #define HDMI_TEST_MODE 0xFE /* Test mode */
  193. enum hotplug_state {
  194. HDMI_HOTPLUG_DISCONNECTED,
  195. HDMI_HOTPLUG_CONNECTED,
  196. HDMI_HOTPLUG_EDID_DONE,
  197. };
  198. struct sh_hdmi {
  199. void __iomem *base;
  200. enum hotplug_state hp_state;
  201. struct clk *hdmi_clk;
  202. struct device *dev;
  203. struct fb_info *info;
  204. struct delayed_work edid_work;
  205. struct fb_var_screeninfo var;
  206. };
  207. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  208. {
  209. iowrite8(data, hdmi->base + reg);
  210. }
  211. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  212. {
  213. return ioread8(hdmi->base + reg);
  214. }
  215. /* External video parameter settings */
  216. static void hdmi_external_video_param(struct sh_hdmi *hdmi)
  217. {
  218. struct fb_var_screeninfo *var = &hdmi->var;
  219. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  220. u8 sync = 0;
  221. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  222. hdelay = var->hsync_len + var->left_margin;
  223. hblank = var->right_margin + hdelay;
  224. /*
  225. * Vertical timing looks a bit different in Figure 18,
  226. * but let's try the same first by setting offset = 0
  227. */
  228. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  229. vdelay = var->vsync_len + var->upper_margin;
  230. vblank = var->lower_margin + vdelay;
  231. voffset = min(var->upper_margin / 2, 6U);
  232. /*
  233. * [3]: VSYNC polarity: Positive
  234. * [2]: HSYNC polarity: Positive
  235. * [1]: Interlace/Progressive: Progressive
  236. * [0]: External video settings enable: used.
  237. */
  238. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  239. sync |= 4;
  240. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  241. sync |= 8;
  242. pr_debug("H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  243. htotal, hblank, hdelay, var->hsync_len,
  244. vtotal, vblank, vdelay, var->vsync_len, sync);
  245. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  246. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  247. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  248. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  249. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  250. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  251. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  252. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  253. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  254. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  255. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  256. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  257. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  258. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  259. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for manual mode */
  260. }
  261. /**
  262. * sh_hdmi_video_config()
  263. */
  264. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  265. {
  266. /*
  267. * [7:4]: Audio sampling frequency: 48kHz
  268. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  269. * [0]: Internal/External DE select: internal
  270. */
  271. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  272. /*
  273. * [7:6]: Video output format: RGB 4:4:4
  274. * [5:4]: Input video data width: 8 bit
  275. * [3:1]: EAV/SAV location: channel 1
  276. * [0]: Video input color space: RGB
  277. */
  278. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  279. /*
  280. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  281. * left at 0 by default, this configures 24bpp and sets the Color Depth
  282. * (CD) field in the General Control Packet
  283. */
  284. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  285. }
  286. /**
  287. * sh_hdmi_audio_config()
  288. */
  289. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  290. {
  291. /*
  292. * [7:4] L/R data swap control
  293. * [3:0] appropriate N[19:16]
  294. */
  295. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  296. /* appropriate N[15:8] */
  297. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  298. /* appropriate N[7:0] */
  299. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  300. /* [7:4] 48 kHz SPDIF not used */
  301. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  302. /*
  303. * [6:5] set required down sampling rate if required
  304. * [4:3] set required audio source
  305. */
  306. hdmi_write(hdmi, 0x00, HDMI_AUDIO_SETTING_1);
  307. /* [3:0] set sending channel number for channel status */
  308. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  309. /*
  310. * [5:2] set valid I2S source input pin
  311. * [1:0] set input I2S source mode
  312. */
  313. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  314. /* [7:4] set valid DSD source input pin */
  315. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  316. /* [7:0] set appropriate I2S input pin swap settings if required */
  317. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  318. /*
  319. * [7] set validity bit for channel status
  320. * [3:0] set original sample frequency for channel status
  321. */
  322. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  323. /*
  324. * [7] set value for channel status
  325. * [6] set value for channel status
  326. * [5] set copyright bit for channel status
  327. * [4:2] set additional information for channel status
  328. * [1:0] set clock accuracy for channel status
  329. */
  330. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  331. /* [7:0] set category code for channel status */
  332. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  333. /*
  334. * [7:4] set source number for channel status
  335. * [3:0] set word length for channel status
  336. */
  337. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  338. /* [7:4] set sample frequency for channel status */
  339. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  340. }
  341. /**
  342. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  343. */
  344. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  345. {
  346. if (hdmi->var.yres > 480) {
  347. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  348. /*
  349. * [1:0] Speed_A
  350. * [3:2] Speed_B
  351. * [4] PLLA_Bypass
  352. * [6] DRV_TEST_EN
  353. * [7] DRV_TEST_IN
  354. */
  355. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  356. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  357. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  358. /*
  359. * [2:0] BGR_I_OFFSET
  360. * [6:4] BGR_V_OFFSET
  361. */
  362. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  363. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  364. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  365. /*
  366. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  367. * LPF capacitance, LPF resistance[1]
  368. */
  369. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  370. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  371. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  372. /*
  373. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  374. * LPF capacitance, LPF resistance[1]
  375. */
  376. hdmi_write(hdmi, 0x0E, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  377. /* DRV_CONFIG, PE_CONFIG */
  378. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  379. /*
  380. * [2:0] AMON_SEL (4 == LPF voltage)
  381. * [4] PLLA_CONFIG[16]
  382. * [5] PLLB_CONFIG[16]
  383. */
  384. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  385. } else {
  386. /* for 480p8bit 27MHz */
  387. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  388. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  389. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  390. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  391. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  392. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  393. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  394. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  395. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  396. }
  397. }
  398. /**
  399. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  400. */
  401. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  402. {
  403. u8 vic;
  404. /* AVI InfoFrame */
  405. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  406. /* Packet Type = 0x82 */
  407. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  408. /* Version = 0x02 */
  409. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  410. /* Length = 13 (0x0D) */
  411. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  412. /* N. A. Checksum */
  413. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  414. /*
  415. * Y = RGB
  416. * A0 = No Data
  417. * B = Bar Data not valid
  418. * S = No Data
  419. */
  420. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  421. /*
  422. * C = No Data
  423. * M = 16:9 Picture Aspect Ratio
  424. * R = Same as picture aspect ratio
  425. */
  426. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  427. /*
  428. * ITC = No Data
  429. * EC = xvYCC601
  430. * Q = Default (depends on video format)
  431. * SC = No Known non_uniform Scaling
  432. */
  433. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  434. /*
  435. * VIC = 1280 x 720p: ignored if external config is used
  436. * Send 2 for 720 x 480p, 16 for 1080p, ignored in external mode
  437. */
  438. if (hdmi->var.yres == 1080 && hdmi->var.xres == 1920)
  439. vic = 16;
  440. else if (hdmi->var.yres == 480 && hdmi->var.xres == 720)
  441. vic = 2;
  442. else
  443. vic = 4;
  444. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  445. /* PR = No Repetition */
  446. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  447. /* Line Number of End of Top Bar (lower 8 bits) */
  448. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  449. /* Line Number of End of Top Bar (upper 8 bits) */
  450. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  451. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  452. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  453. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  454. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  455. /* Pixel Number of End of Left Bar (lower 8 bits) */
  456. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  457. /* Pixel Number of End of Left Bar (upper 8 bits) */
  458. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  459. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  460. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  461. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  462. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  463. }
  464. /**
  465. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  466. */
  467. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  468. {
  469. /* Audio InfoFrame */
  470. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  471. /* Packet Type = 0x84 */
  472. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  473. /* Version Number = 0x01 */
  474. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  475. /* 0 Length = 10 (0x0A) */
  476. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  477. /* n. a. Checksum */
  478. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  479. /* Audio Channel Count = Refer to Stream Header */
  480. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  481. /* Refer to Stream Header */
  482. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  483. /* Format depends on coding type (i.e. CT0...CT3) */
  484. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  485. /* Speaker Channel Allocation = Front Right + Front Left */
  486. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  487. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  488. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  489. /* Reserved (0) */
  490. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  491. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  492. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  493. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  494. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  495. }
  496. /**
  497. * sh_hdmi_configure() - Initialise HDMI for output
  498. */
  499. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  500. {
  501. /* Configure video format */
  502. sh_hdmi_video_config(hdmi);
  503. /* Configure audio format */
  504. sh_hdmi_audio_config(hdmi);
  505. /* Configure PHY */
  506. sh_hdmi_phy_config(hdmi);
  507. /* Auxiliary Video Information (AVI) InfoFrame */
  508. sh_hdmi_avi_infoframe_setup(hdmi);
  509. /* Audio InfoFrame */
  510. sh_hdmi_audio_infoframe_setup(hdmi);
  511. /*
  512. * Control packet auto send with VSYNC control: auto send
  513. * General control, Gamut metadata, ISRC, and ACP packets
  514. */
  515. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  516. /* FIXME */
  517. msleep(10);
  518. /* PS mode b->d, reset PLLA and PLLB */
  519. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  520. udelay(10);
  521. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  522. }
  523. static void sh_hdmi_read_edid(struct sh_hdmi *hdmi)
  524. {
  525. struct fb_var_screeninfo tmpvar;
  526. /* TODO: When we are ready to use EDID, use this to fill &hdmi->var */
  527. struct fb_var_screeninfo *var = &tmpvar;
  528. int i;
  529. u8 edid[128];
  530. /* Read EDID */
  531. pr_debug("Read back EDID code:");
  532. for (i = 0; i < 128; i++) {
  533. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  534. #ifdef DEBUG
  535. if ((i % 16) == 0) {
  536. printk(KERN_CONT "\n");
  537. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  538. } else {
  539. printk(KERN_CONT " %02X", edid[i]);
  540. }
  541. #endif
  542. }
  543. #ifdef DEBUG
  544. printk(KERN_CONT "\n");
  545. #endif
  546. fb_parse_edid(edid, var);
  547. pr_debug("%u-%u-%u-%u x %u-%u-%u-%u @ %lu kHz monitor detected\n",
  548. var->left_margin, var->xres, var->right_margin, var->hsync_len,
  549. var->upper_margin, var->yres, var->lower_margin, var->vsync_len,
  550. PICOS2KHZ(var->pixclock));
  551. hdmi_external_video_param(hdmi);
  552. }
  553. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  554. {
  555. struct sh_hdmi *hdmi = dev_id;
  556. u8 status1, status2, mask1, mask2;
  557. /* mode_b and PLLA and PLLB reset */
  558. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  559. /* How long shall reset be held? */
  560. udelay(10);
  561. /* mode_b and PLLA and PLLB reset release */
  562. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  563. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  564. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  565. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  566. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  567. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  568. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  569. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  570. if (printk_ratelimit())
  571. pr_debug("IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  572. irq, status1, mask1, status2, mask2);
  573. if (!((status1 & mask1) | (status2 & mask2))) {
  574. return IRQ_NONE;
  575. } else if (status1 & 0xc0) {
  576. u8 msens;
  577. /* Datasheet specifies 10ms... */
  578. udelay(500);
  579. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  580. pr_debug("MSENS 0x%x\n", msens);
  581. /* Check, if hot plug & MSENS pin status are both high */
  582. if ((msens & 0xC0) == 0xC0) {
  583. /* Display plug in */
  584. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  585. /* Set EDID word address */
  586. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  587. /* Set EDID segment pointer */
  588. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  589. /* Enable EDID interrupt */
  590. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  591. } else if (!(status1 & 0x80)) {
  592. /* Display unplug, beware multiple interrupts */
  593. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED)
  594. schedule_delayed_work(&hdmi->edid_work, 0);
  595. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  596. /* display_off will switch back to mode_a */
  597. }
  598. } else if (status1 & 2) {
  599. /* EDID error interrupt: retry */
  600. /* Set EDID word address */
  601. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  602. /* Set EDID segment pointer */
  603. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  604. } else if (status1 & 4) {
  605. /* Disable EDID interrupt */
  606. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  607. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  608. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  609. }
  610. return IRQ_HANDLED;
  611. }
  612. static void hdmi_display_on(void *arg, struct fb_info *info)
  613. {
  614. struct sh_hdmi *hdmi = arg;
  615. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  616. pr_debug("%s(%p): state %x\n", __func__, pdata->lcd_dev, info->state);
  617. /*
  618. * FIXME: not a good place to store fb_info. And we cannot nullify it
  619. * even on monitor disconnect. What should the lifecycle be?
  620. */
  621. hdmi->info = info;
  622. switch (hdmi->hp_state) {
  623. case HDMI_HOTPLUG_EDID_DONE:
  624. /* PS mode d->e. All functions are active */
  625. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  626. pr_debug("HDMI running\n");
  627. break;
  628. case HDMI_HOTPLUG_DISCONNECTED:
  629. info->state = FBINFO_STATE_SUSPENDED;
  630. default:
  631. hdmi->var = info->var;
  632. }
  633. }
  634. static void hdmi_display_off(void *arg)
  635. {
  636. struct sh_hdmi *hdmi = arg;
  637. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  638. pr_debug("%s(%p)\n", __func__, pdata->lcd_dev);
  639. /* PS mode e->a */
  640. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  641. }
  642. /* Hotplug interrupt occurred, read EDID */
  643. static void edid_work_fn(struct work_struct *work)
  644. {
  645. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  646. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  647. pr_debug("%s(%p): begin, hotplug status %d\n", __func__,
  648. pdata->lcd_dev, hdmi->hp_state);
  649. if (!pdata->lcd_dev)
  650. return;
  651. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  652. pm_runtime_get_sync(hdmi->dev);
  653. /* A device has been plugged in */
  654. sh_hdmi_read_edid(hdmi);
  655. msleep(10);
  656. sh_hdmi_configure(hdmi);
  657. /* Switched to another (d) power-save mode */
  658. msleep(10);
  659. if (!hdmi->info)
  660. return;
  661. acquire_console_sem();
  662. /* HDMI plug in */
  663. hdmi->info->var = hdmi->var;
  664. if (hdmi->info->state != FBINFO_STATE_RUNNING)
  665. fb_set_suspend(hdmi->info, 0);
  666. else
  667. hdmi_display_on(hdmi, hdmi->info);
  668. release_console_sem();
  669. } else {
  670. if (!hdmi->info)
  671. return;
  672. acquire_console_sem();
  673. /* HDMI disconnect */
  674. fb_set_suspend(hdmi->info, 1);
  675. release_console_sem();
  676. pm_runtime_put(hdmi->dev);
  677. }
  678. pr_debug("%s(%p): end\n", __func__, pdata->lcd_dev);
  679. }
  680. static int __init sh_hdmi_probe(struct platform_device *pdev)
  681. {
  682. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  683. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  684. int irq = platform_get_irq(pdev, 0), ret;
  685. struct sh_hdmi *hdmi;
  686. long rate;
  687. if (!res || !pdata || irq < 0)
  688. return -ENODEV;
  689. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  690. if (!hdmi) {
  691. dev_err(&pdev->dev, "Cannot allocate device data\n");
  692. return -ENOMEM;
  693. }
  694. hdmi->dev = &pdev->dev;
  695. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  696. if (IS_ERR(hdmi->hdmi_clk)) {
  697. ret = PTR_ERR(hdmi->hdmi_clk);
  698. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  699. goto egetclk;
  700. }
  701. /* TODO: reconfigure the clock on monitor plug in */
  702. rate = PICOS2KHZ(pdata->lcd_chan->lcd_cfg[0].pixclock) * 1000;
  703. rate = clk_round_rate(hdmi->hdmi_clk, rate);
  704. if (rate < 0) {
  705. ret = rate;
  706. dev_err(&pdev->dev, "Cannot get suitable rate: %ld\n", rate);
  707. goto erate;
  708. }
  709. ret = clk_set_rate(hdmi->hdmi_clk, rate);
  710. if (ret < 0) {
  711. dev_err(&pdev->dev, "Cannot set rate %ld: %d\n", rate, ret);
  712. goto erate;
  713. }
  714. pr_debug("HDMI set frequency %lu\n", rate);
  715. ret = clk_enable(hdmi->hdmi_clk);
  716. if (ret < 0) {
  717. dev_err(&pdev->dev, "Cannot enable clock: %d\n", ret);
  718. goto eclkenable;
  719. }
  720. dev_info(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  721. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  722. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  723. ret = -EBUSY;
  724. goto ereqreg;
  725. }
  726. hdmi->base = ioremap(res->start, resource_size(res));
  727. if (!hdmi->base) {
  728. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  729. ret = -ENOMEM;
  730. goto emap;
  731. }
  732. platform_set_drvdata(pdev, hdmi);
  733. #if 1
  734. /* Product and revision IDs are 0 in sh-mobile version */
  735. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  736. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  737. #endif
  738. /* Set up LCDC callbacks */
  739. pdata->lcd_chan->board_cfg.board_data = hdmi;
  740. pdata->lcd_chan->board_cfg.display_on = hdmi_display_on;
  741. pdata->lcd_chan->board_cfg.display_off = hdmi_display_off;
  742. INIT_DELAYED_WORK(&hdmi->edid_work, edid_work_fn);
  743. pm_runtime_enable(&pdev->dev);
  744. pm_runtime_resume(&pdev->dev);
  745. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  746. dev_name(&pdev->dev), hdmi);
  747. if (ret < 0) {
  748. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  749. goto ereqirq;
  750. }
  751. return 0;
  752. ereqirq:
  753. pm_runtime_disable(&pdev->dev);
  754. iounmap(hdmi->base);
  755. emap:
  756. release_mem_region(res->start, resource_size(res));
  757. ereqreg:
  758. clk_disable(hdmi->hdmi_clk);
  759. eclkenable:
  760. erate:
  761. clk_put(hdmi->hdmi_clk);
  762. egetclk:
  763. kfree(hdmi);
  764. return ret;
  765. }
  766. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  767. {
  768. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  769. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  770. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  771. int irq = platform_get_irq(pdev, 0);
  772. pdata->lcd_chan->board_cfg.display_on = NULL;
  773. pdata->lcd_chan->board_cfg.display_off = NULL;
  774. pdata->lcd_chan->board_cfg.board_data = NULL;
  775. free_irq(irq, hdmi);
  776. pm_runtime_disable(&pdev->dev);
  777. cancel_delayed_work_sync(&hdmi->edid_work);
  778. clk_disable(hdmi->hdmi_clk);
  779. clk_put(hdmi->hdmi_clk);
  780. iounmap(hdmi->base);
  781. release_mem_region(res->start, resource_size(res));
  782. kfree(hdmi);
  783. return 0;
  784. }
  785. static struct platform_driver sh_hdmi_driver = {
  786. .remove = __exit_p(sh_hdmi_remove),
  787. .driver = {
  788. .name = "sh-mobile-hdmi",
  789. },
  790. };
  791. static int __init sh_hdmi_init(void)
  792. {
  793. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  794. }
  795. module_init(sh_hdmi_init);
  796. static void __exit sh_hdmi_exit(void)
  797. {
  798. platform_driver_unregister(&sh_hdmi_driver);
  799. }
  800. module_exit(sh_hdmi_exit);
  801. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  802. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  803. MODULE_LICENSE("GPL v2");