cik.c 162 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. /* GFX */
  35. #define CIK_PFP_UCODE_SIZE 2144
  36. #define CIK_ME_UCODE_SIZE 2144
  37. #define CIK_CE_UCODE_SIZE 2144
  38. /* compute */
  39. #define CIK_MEC_UCODE_SIZE 4192
  40. /* interrupts */
  41. #define BONAIRE_RLC_UCODE_SIZE 2048
  42. #define KB_RLC_UCODE_SIZE 2560
  43. #define KV_RLC_UCODE_SIZE 2560
  44. /* gddr controller */
  45. #define CIK_MC_UCODE_SIZE 7866
  46. /* sdma */
  47. #define CIK_SDMA_UCODE_SIZE 1050
  48. #define CIK_SDMA_UCODE_VERSION 64
  49. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  50. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  51. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  52. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  53. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  54. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  55. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  59. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  60. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  61. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  65. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  66. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  67. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  68. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  69. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  70. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  71. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  72. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  73. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  74. extern void si_rlc_fini(struct radeon_device *rdev);
  75. extern int si_rlc_init(struct radeon_device *rdev);
  76. static void cik_rlc_stop(struct radeon_device *rdev);
  77. /*
  78. * Indirect registers accessor
  79. */
  80. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  81. {
  82. u32 r;
  83. WREG32(PCIE_INDEX, reg);
  84. (void)RREG32(PCIE_INDEX);
  85. r = RREG32(PCIE_DATA);
  86. return r;
  87. }
  88. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  89. {
  90. WREG32(PCIE_INDEX, reg);
  91. (void)RREG32(PCIE_INDEX);
  92. WREG32(PCIE_DATA, v);
  93. (void)RREG32(PCIE_DATA);
  94. }
  95. /**
  96. * cik_get_xclk - get the xclk
  97. *
  98. * @rdev: radeon_device pointer
  99. *
  100. * Returns the reference clock used by the gfx engine
  101. * (CIK).
  102. */
  103. u32 cik_get_xclk(struct radeon_device *rdev)
  104. {
  105. u32 reference_clock = rdev->clock.spll.reference_freq;
  106. if (rdev->flags & RADEON_IS_IGP) {
  107. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  108. return reference_clock / 2;
  109. } else {
  110. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  111. return reference_clock / 4;
  112. }
  113. return reference_clock;
  114. }
  115. #define BONAIRE_IO_MC_REGS_SIZE 36
  116. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  117. {
  118. {0x00000070, 0x04400000},
  119. {0x00000071, 0x80c01803},
  120. {0x00000072, 0x00004004},
  121. {0x00000073, 0x00000100},
  122. {0x00000074, 0x00ff0000},
  123. {0x00000075, 0x34000000},
  124. {0x00000076, 0x08000014},
  125. {0x00000077, 0x00cc08ec},
  126. {0x00000078, 0x00000400},
  127. {0x00000079, 0x00000000},
  128. {0x0000007a, 0x04090000},
  129. {0x0000007c, 0x00000000},
  130. {0x0000007e, 0x4408a8e8},
  131. {0x0000007f, 0x00000304},
  132. {0x00000080, 0x00000000},
  133. {0x00000082, 0x00000001},
  134. {0x00000083, 0x00000002},
  135. {0x00000084, 0xf3e4f400},
  136. {0x00000085, 0x052024e3},
  137. {0x00000087, 0x00000000},
  138. {0x00000088, 0x01000000},
  139. {0x0000008a, 0x1c0a0000},
  140. {0x0000008b, 0xff010000},
  141. {0x0000008d, 0xffffefff},
  142. {0x0000008e, 0xfff3efff},
  143. {0x0000008f, 0xfff3efbf},
  144. {0x00000092, 0xf7ffffff},
  145. {0x00000093, 0xffffff7f},
  146. {0x00000095, 0x00101101},
  147. {0x00000096, 0x00000fff},
  148. {0x00000097, 0x00116fff},
  149. {0x00000098, 0x60010000},
  150. {0x00000099, 0x10010000},
  151. {0x0000009a, 0x00006000},
  152. {0x0000009b, 0x00001000},
  153. {0x0000009f, 0x00b48000}
  154. };
  155. /* ucode loading */
  156. /**
  157. * ci_mc_load_microcode - load MC ucode into the hw
  158. *
  159. * @rdev: radeon_device pointer
  160. *
  161. * Load the GDDR MC ucode into the hw (CIK).
  162. * Returns 0 on success, error on failure.
  163. */
  164. static int ci_mc_load_microcode(struct radeon_device *rdev)
  165. {
  166. const __be32 *fw_data;
  167. u32 running, blackout = 0;
  168. u32 *io_mc_regs;
  169. int i, ucode_size, regs_size;
  170. if (!rdev->mc_fw)
  171. return -EINVAL;
  172. switch (rdev->family) {
  173. case CHIP_BONAIRE:
  174. default:
  175. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  176. ucode_size = CIK_MC_UCODE_SIZE;
  177. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  178. break;
  179. }
  180. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  181. if (running == 0) {
  182. if (running) {
  183. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  184. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  185. }
  186. /* reset the engine and set to writable */
  187. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  188. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  189. /* load mc io regs */
  190. for (i = 0; i < regs_size; i++) {
  191. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  192. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  193. }
  194. /* load the MC ucode */
  195. fw_data = (const __be32 *)rdev->mc_fw->data;
  196. for (i = 0; i < ucode_size; i++)
  197. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  198. /* put the engine back into the active state */
  199. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  200. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  201. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  202. /* wait for training to complete */
  203. for (i = 0; i < rdev->usec_timeout; i++) {
  204. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  205. break;
  206. udelay(1);
  207. }
  208. for (i = 0; i < rdev->usec_timeout; i++) {
  209. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  210. break;
  211. udelay(1);
  212. }
  213. if (running)
  214. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  215. }
  216. return 0;
  217. }
  218. /**
  219. * cik_init_microcode - load ucode images from disk
  220. *
  221. * @rdev: radeon_device pointer
  222. *
  223. * Use the firmware interface to load the ucode images into
  224. * the driver (not loaded into hw).
  225. * Returns 0 on success, error on failure.
  226. */
  227. static int cik_init_microcode(struct radeon_device *rdev)
  228. {
  229. struct platform_device *pdev;
  230. const char *chip_name;
  231. size_t pfp_req_size, me_req_size, ce_req_size,
  232. mec_req_size, rlc_req_size, mc_req_size,
  233. sdma_req_size;
  234. char fw_name[30];
  235. int err;
  236. DRM_DEBUG("\n");
  237. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  238. err = IS_ERR(pdev);
  239. if (err) {
  240. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  241. return -EINVAL;
  242. }
  243. switch (rdev->family) {
  244. case CHIP_BONAIRE:
  245. chip_name = "BONAIRE";
  246. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  247. me_req_size = CIK_ME_UCODE_SIZE * 4;
  248. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  249. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  250. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  251. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  252. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  253. break;
  254. case CHIP_KAVERI:
  255. chip_name = "KAVERI";
  256. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  257. me_req_size = CIK_ME_UCODE_SIZE * 4;
  258. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  259. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  260. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  261. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  262. break;
  263. case CHIP_KABINI:
  264. chip_name = "KABINI";
  265. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  266. me_req_size = CIK_ME_UCODE_SIZE * 4;
  267. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  268. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  269. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  270. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  271. break;
  272. default: BUG();
  273. }
  274. DRM_INFO("Loading %s Microcode\n", chip_name);
  275. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  276. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  277. if (err)
  278. goto out;
  279. if (rdev->pfp_fw->size != pfp_req_size) {
  280. printk(KERN_ERR
  281. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  282. rdev->pfp_fw->size, fw_name);
  283. err = -EINVAL;
  284. goto out;
  285. }
  286. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  287. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  288. if (err)
  289. goto out;
  290. if (rdev->me_fw->size != me_req_size) {
  291. printk(KERN_ERR
  292. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  293. rdev->me_fw->size, fw_name);
  294. err = -EINVAL;
  295. }
  296. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  297. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  298. if (err)
  299. goto out;
  300. if (rdev->ce_fw->size != ce_req_size) {
  301. printk(KERN_ERR
  302. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  303. rdev->ce_fw->size, fw_name);
  304. err = -EINVAL;
  305. }
  306. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  307. err = request_firmware(&rdev->mec_fw, fw_name, &pdev->dev);
  308. if (err)
  309. goto out;
  310. if (rdev->mec_fw->size != mec_req_size) {
  311. printk(KERN_ERR
  312. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  313. rdev->mec_fw->size, fw_name);
  314. err = -EINVAL;
  315. }
  316. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  317. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  318. if (err)
  319. goto out;
  320. if (rdev->rlc_fw->size != rlc_req_size) {
  321. printk(KERN_ERR
  322. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  323. rdev->rlc_fw->size, fw_name);
  324. err = -EINVAL;
  325. }
  326. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  327. err = request_firmware(&rdev->sdma_fw, fw_name, &pdev->dev);
  328. if (err)
  329. goto out;
  330. if (rdev->sdma_fw->size != sdma_req_size) {
  331. printk(KERN_ERR
  332. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  333. rdev->sdma_fw->size, fw_name);
  334. err = -EINVAL;
  335. }
  336. /* No MC ucode on APUs */
  337. if (!(rdev->flags & RADEON_IS_IGP)) {
  338. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  339. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  340. if (err)
  341. goto out;
  342. if (rdev->mc_fw->size != mc_req_size) {
  343. printk(KERN_ERR
  344. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  345. rdev->mc_fw->size, fw_name);
  346. err = -EINVAL;
  347. }
  348. }
  349. out:
  350. platform_device_unregister(pdev);
  351. if (err) {
  352. if (err != -EINVAL)
  353. printk(KERN_ERR
  354. "cik_cp: Failed to load firmware \"%s\"\n",
  355. fw_name);
  356. release_firmware(rdev->pfp_fw);
  357. rdev->pfp_fw = NULL;
  358. release_firmware(rdev->me_fw);
  359. rdev->me_fw = NULL;
  360. release_firmware(rdev->ce_fw);
  361. rdev->ce_fw = NULL;
  362. release_firmware(rdev->rlc_fw);
  363. rdev->rlc_fw = NULL;
  364. release_firmware(rdev->mc_fw);
  365. rdev->mc_fw = NULL;
  366. }
  367. return err;
  368. }
  369. /*
  370. * Core functions
  371. */
  372. /**
  373. * cik_tiling_mode_table_init - init the hw tiling table
  374. *
  375. * @rdev: radeon_device pointer
  376. *
  377. * Starting with SI, the tiling setup is done globally in a
  378. * set of 32 tiling modes. Rather than selecting each set of
  379. * parameters per surface as on older asics, we just select
  380. * which index in the tiling table we want to use, and the
  381. * surface uses those parameters (CIK).
  382. */
  383. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  384. {
  385. const u32 num_tile_mode_states = 32;
  386. const u32 num_secondary_tile_mode_states = 16;
  387. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  388. u32 num_pipe_configs;
  389. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  390. rdev->config.cik.max_shader_engines;
  391. switch (rdev->config.cik.mem_row_size_in_kb) {
  392. case 1:
  393. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  394. break;
  395. case 2:
  396. default:
  397. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  398. break;
  399. case 4:
  400. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  401. break;
  402. }
  403. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  404. if (num_pipe_configs > 8)
  405. num_pipe_configs = 8; /* ??? */
  406. if (num_pipe_configs == 8) {
  407. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  408. switch (reg_offset) {
  409. case 0:
  410. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  411. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  413. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  414. break;
  415. case 1:
  416. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  417. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  418. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  420. break;
  421. case 2:
  422. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  423. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  426. break;
  427. case 3:
  428. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  429. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  430. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  431. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  432. break;
  433. case 4:
  434. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  435. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  437. TILE_SPLIT(split_equal_to_row_size));
  438. break;
  439. case 5:
  440. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  441. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  442. break;
  443. case 6:
  444. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  445. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  446. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  447. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  448. break;
  449. case 7:
  450. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  451. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  452. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  453. TILE_SPLIT(split_equal_to_row_size));
  454. break;
  455. case 8:
  456. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  457. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  458. break;
  459. case 9:
  460. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  461. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  462. break;
  463. case 10:
  464. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  465. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  466. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  467. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  468. break;
  469. case 11:
  470. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  471. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  472. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  474. break;
  475. case 12:
  476. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  477. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  478. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  480. break;
  481. case 13:
  482. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  483. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  484. break;
  485. case 14:
  486. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  487. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  488. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  490. break;
  491. case 16:
  492. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  493. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  494. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  496. break;
  497. case 17:
  498. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  499. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  500. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  501. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  502. break;
  503. case 27:
  504. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  505. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  506. break;
  507. case 28:
  508. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  509. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  510. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  512. break;
  513. case 29:
  514. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  515. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  516. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  517. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  518. break;
  519. case 30:
  520. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  521. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  522. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  524. break;
  525. default:
  526. gb_tile_moden = 0;
  527. break;
  528. }
  529. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  530. }
  531. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  532. switch (reg_offset) {
  533. case 0:
  534. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  537. NUM_BANKS(ADDR_SURF_16_BANK));
  538. break;
  539. case 1:
  540. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  543. NUM_BANKS(ADDR_SURF_16_BANK));
  544. break;
  545. case 2:
  546. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  547. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  548. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  549. NUM_BANKS(ADDR_SURF_16_BANK));
  550. break;
  551. case 3:
  552. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  555. NUM_BANKS(ADDR_SURF_16_BANK));
  556. break;
  557. case 4:
  558. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  559. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  560. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  561. NUM_BANKS(ADDR_SURF_8_BANK));
  562. break;
  563. case 5:
  564. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  567. NUM_BANKS(ADDR_SURF_4_BANK));
  568. break;
  569. case 6:
  570. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  571. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  572. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  573. NUM_BANKS(ADDR_SURF_2_BANK));
  574. break;
  575. case 8:
  576. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  577. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  578. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  579. NUM_BANKS(ADDR_SURF_16_BANK));
  580. break;
  581. case 9:
  582. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  583. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  584. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  585. NUM_BANKS(ADDR_SURF_16_BANK));
  586. break;
  587. case 10:
  588. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  589. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  590. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  591. NUM_BANKS(ADDR_SURF_16_BANK));
  592. break;
  593. case 11:
  594. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  595. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  596. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  597. NUM_BANKS(ADDR_SURF_16_BANK));
  598. break;
  599. case 12:
  600. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  601. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  602. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  603. NUM_BANKS(ADDR_SURF_8_BANK));
  604. break;
  605. case 13:
  606. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  607. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  608. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  609. NUM_BANKS(ADDR_SURF_4_BANK));
  610. break;
  611. case 14:
  612. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  615. NUM_BANKS(ADDR_SURF_2_BANK));
  616. break;
  617. default:
  618. gb_tile_moden = 0;
  619. break;
  620. }
  621. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  622. }
  623. } else if (num_pipe_configs == 4) {
  624. if (num_rbs == 4) {
  625. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  626. switch (reg_offset) {
  627. case 0:
  628. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  629. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  631. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  632. break;
  633. case 1:
  634. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  635. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  636. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  637. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  638. break;
  639. case 2:
  640. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  641. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  643. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  644. break;
  645. case 3:
  646. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  647. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  648. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  649. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  650. break;
  651. case 4:
  652. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  653. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  655. TILE_SPLIT(split_equal_to_row_size));
  656. break;
  657. case 5:
  658. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  659. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  660. break;
  661. case 6:
  662. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  663. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  664. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  665. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  666. break;
  667. case 7:
  668. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  669. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  670. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  671. TILE_SPLIT(split_equal_to_row_size));
  672. break;
  673. case 8:
  674. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  675. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  676. break;
  677. case 9:
  678. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  679. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  680. break;
  681. case 10:
  682. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  683. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  684. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  685. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  686. break;
  687. case 11:
  688. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  689. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  690. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  691. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  692. break;
  693. case 12:
  694. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  695. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  696. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  698. break;
  699. case 13:
  700. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  701. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  702. break;
  703. case 14:
  704. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  705. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  706. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  708. break;
  709. case 16:
  710. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  711. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  712. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  714. break;
  715. case 17:
  716. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  717. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  718. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  720. break;
  721. case 27:
  722. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  723. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  724. break;
  725. case 28:
  726. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  727. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  728. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  730. break;
  731. case 29:
  732. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  733. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  734. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  736. break;
  737. case 30:
  738. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  739. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  740. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  742. break;
  743. default:
  744. gb_tile_moden = 0;
  745. break;
  746. }
  747. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  748. }
  749. } else if (num_rbs < 4) {
  750. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  751. switch (reg_offset) {
  752. case 0:
  753. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  754. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  755. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  756. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  757. break;
  758. case 1:
  759. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  760. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  761. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  762. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  763. break;
  764. case 2:
  765. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  766. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  767. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  768. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  769. break;
  770. case 3:
  771. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  772. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  773. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  774. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  775. break;
  776. case 4:
  777. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  778. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  779. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  780. TILE_SPLIT(split_equal_to_row_size));
  781. break;
  782. case 5:
  783. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  784. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  785. break;
  786. case 6:
  787. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  788. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  789. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  790. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  791. break;
  792. case 7:
  793. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  794. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  795. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  796. TILE_SPLIT(split_equal_to_row_size));
  797. break;
  798. case 8:
  799. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  800. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  801. break;
  802. case 9:
  803. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  804. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  805. break;
  806. case 10:
  807. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  808. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  809. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  810. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  811. break;
  812. case 11:
  813. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  814. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  815. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  817. break;
  818. case 12:
  819. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  820. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  821. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  822. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  823. break;
  824. case 13:
  825. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  826. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  827. break;
  828. case 14:
  829. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  830. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  831. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  832. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  833. break;
  834. case 16:
  835. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  836. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  837. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  838. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  839. break;
  840. case 17:
  841. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  842. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  843. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  845. break;
  846. case 27:
  847. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  848. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  849. break;
  850. case 28:
  851. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  852. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  853. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  854. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  855. break;
  856. case 29:
  857. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  858. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  859. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  861. break;
  862. case 30:
  863. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  864. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  865. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  866. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  867. break;
  868. default:
  869. gb_tile_moden = 0;
  870. break;
  871. }
  872. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  873. }
  874. }
  875. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  876. switch (reg_offset) {
  877. case 0:
  878. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  881. NUM_BANKS(ADDR_SURF_16_BANK));
  882. break;
  883. case 1:
  884. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  885. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  886. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  887. NUM_BANKS(ADDR_SURF_16_BANK));
  888. break;
  889. case 2:
  890. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  893. NUM_BANKS(ADDR_SURF_16_BANK));
  894. break;
  895. case 3:
  896. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  897. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  898. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  899. NUM_BANKS(ADDR_SURF_16_BANK));
  900. break;
  901. case 4:
  902. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  905. NUM_BANKS(ADDR_SURF_16_BANK));
  906. break;
  907. case 5:
  908. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  909. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  910. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  911. NUM_BANKS(ADDR_SURF_8_BANK));
  912. break;
  913. case 6:
  914. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  917. NUM_BANKS(ADDR_SURF_4_BANK));
  918. break;
  919. case 8:
  920. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  923. NUM_BANKS(ADDR_SURF_16_BANK));
  924. break;
  925. case 9:
  926. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  929. NUM_BANKS(ADDR_SURF_16_BANK));
  930. break;
  931. case 10:
  932. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  935. NUM_BANKS(ADDR_SURF_16_BANK));
  936. break;
  937. case 11:
  938. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  941. NUM_BANKS(ADDR_SURF_16_BANK));
  942. break;
  943. case 12:
  944. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  945. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  946. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  947. NUM_BANKS(ADDR_SURF_16_BANK));
  948. break;
  949. case 13:
  950. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  953. NUM_BANKS(ADDR_SURF_8_BANK));
  954. break;
  955. case 14:
  956. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  959. NUM_BANKS(ADDR_SURF_4_BANK));
  960. break;
  961. default:
  962. gb_tile_moden = 0;
  963. break;
  964. }
  965. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  966. }
  967. } else if (num_pipe_configs == 2) {
  968. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  969. switch (reg_offset) {
  970. case 0:
  971. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  972. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  973. PIPE_CONFIG(ADDR_SURF_P2) |
  974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  975. break;
  976. case 1:
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  978. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  979. PIPE_CONFIG(ADDR_SURF_P2) |
  980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  981. break;
  982. case 2:
  983. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  984. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  985. PIPE_CONFIG(ADDR_SURF_P2) |
  986. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  987. break;
  988. case 3:
  989. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  990. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  991. PIPE_CONFIG(ADDR_SURF_P2) |
  992. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  993. break;
  994. case 4:
  995. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  996. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  997. PIPE_CONFIG(ADDR_SURF_P2) |
  998. TILE_SPLIT(split_equal_to_row_size));
  999. break;
  1000. case 5:
  1001. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1002. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1003. break;
  1004. case 6:
  1005. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1006. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1007. PIPE_CONFIG(ADDR_SURF_P2) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1009. break;
  1010. case 7:
  1011. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1012. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1013. PIPE_CONFIG(ADDR_SURF_P2) |
  1014. TILE_SPLIT(split_equal_to_row_size));
  1015. break;
  1016. case 8:
  1017. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  1018. break;
  1019. case 9:
  1020. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1021. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1022. break;
  1023. case 10:
  1024. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1025. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1026. PIPE_CONFIG(ADDR_SURF_P2) |
  1027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1028. break;
  1029. case 11:
  1030. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1031. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1032. PIPE_CONFIG(ADDR_SURF_P2) |
  1033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1034. break;
  1035. case 12:
  1036. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1037. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1038. PIPE_CONFIG(ADDR_SURF_P2) |
  1039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1040. break;
  1041. case 13:
  1042. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1043. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1044. break;
  1045. case 14:
  1046. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1047. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1048. PIPE_CONFIG(ADDR_SURF_P2) |
  1049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1050. break;
  1051. case 16:
  1052. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1054. PIPE_CONFIG(ADDR_SURF_P2) |
  1055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1056. break;
  1057. case 17:
  1058. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1059. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1060. PIPE_CONFIG(ADDR_SURF_P2) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1062. break;
  1063. case 27:
  1064. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1065. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1066. break;
  1067. case 28:
  1068. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1069. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1070. PIPE_CONFIG(ADDR_SURF_P2) |
  1071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1072. break;
  1073. case 29:
  1074. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1075. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1076. PIPE_CONFIG(ADDR_SURF_P2) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1078. break;
  1079. case 30:
  1080. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1082. PIPE_CONFIG(ADDR_SURF_P2) |
  1083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1084. break;
  1085. default:
  1086. gb_tile_moden = 0;
  1087. break;
  1088. }
  1089. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1090. }
  1091. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1092. switch (reg_offset) {
  1093. case 0:
  1094. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1097. NUM_BANKS(ADDR_SURF_16_BANK));
  1098. break;
  1099. case 1:
  1100. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1103. NUM_BANKS(ADDR_SURF_16_BANK));
  1104. break;
  1105. case 2:
  1106. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1109. NUM_BANKS(ADDR_SURF_16_BANK));
  1110. break;
  1111. case 3:
  1112. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1115. NUM_BANKS(ADDR_SURF_16_BANK));
  1116. break;
  1117. case 4:
  1118. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1121. NUM_BANKS(ADDR_SURF_16_BANK));
  1122. break;
  1123. case 5:
  1124. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1127. NUM_BANKS(ADDR_SURF_16_BANK));
  1128. break;
  1129. case 6:
  1130. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1133. NUM_BANKS(ADDR_SURF_8_BANK));
  1134. break;
  1135. case 8:
  1136. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1139. NUM_BANKS(ADDR_SURF_16_BANK));
  1140. break;
  1141. case 9:
  1142. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1145. NUM_BANKS(ADDR_SURF_16_BANK));
  1146. break;
  1147. case 10:
  1148. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK));
  1152. break;
  1153. case 11:
  1154. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1157. NUM_BANKS(ADDR_SURF_16_BANK));
  1158. break;
  1159. case 12:
  1160. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1163. NUM_BANKS(ADDR_SURF_16_BANK));
  1164. break;
  1165. case 13:
  1166. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1169. NUM_BANKS(ADDR_SURF_16_BANK));
  1170. break;
  1171. case 14:
  1172. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1175. NUM_BANKS(ADDR_SURF_8_BANK));
  1176. break;
  1177. default:
  1178. gb_tile_moden = 0;
  1179. break;
  1180. }
  1181. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1182. }
  1183. } else
  1184. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  1185. }
  1186. /**
  1187. * cik_select_se_sh - select which SE, SH to address
  1188. *
  1189. * @rdev: radeon_device pointer
  1190. * @se_num: shader engine to address
  1191. * @sh_num: sh block to address
  1192. *
  1193. * Select which SE, SH combinations to address. Certain
  1194. * registers are instanced per SE or SH. 0xffffffff means
  1195. * broadcast to all SEs or SHs (CIK).
  1196. */
  1197. static void cik_select_se_sh(struct radeon_device *rdev,
  1198. u32 se_num, u32 sh_num)
  1199. {
  1200. u32 data = INSTANCE_BROADCAST_WRITES;
  1201. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1202. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1203. else if (se_num == 0xffffffff)
  1204. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1205. else if (sh_num == 0xffffffff)
  1206. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1207. else
  1208. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1209. WREG32(GRBM_GFX_INDEX, data);
  1210. }
  1211. /**
  1212. * cik_create_bitmask - create a bitmask
  1213. *
  1214. * @bit_width: length of the mask
  1215. *
  1216. * create a variable length bit mask (CIK).
  1217. * Returns the bitmask.
  1218. */
  1219. static u32 cik_create_bitmask(u32 bit_width)
  1220. {
  1221. u32 i, mask = 0;
  1222. for (i = 0; i < bit_width; i++) {
  1223. mask <<= 1;
  1224. mask |= 1;
  1225. }
  1226. return mask;
  1227. }
  1228. /**
  1229. * cik_select_se_sh - select which SE, SH to address
  1230. *
  1231. * @rdev: radeon_device pointer
  1232. * @max_rb_num: max RBs (render backends) for the asic
  1233. * @se_num: number of SEs (shader engines) for the asic
  1234. * @sh_per_se: number of SH blocks per SE for the asic
  1235. *
  1236. * Calculates the bitmask of disabled RBs (CIK).
  1237. * Returns the disabled RB bitmask.
  1238. */
  1239. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  1240. u32 max_rb_num, u32 se_num,
  1241. u32 sh_per_se)
  1242. {
  1243. u32 data, mask;
  1244. data = RREG32(CC_RB_BACKEND_DISABLE);
  1245. if (data & 1)
  1246. data &= BACKEND_DISABLE_MASK;
  1247. else
  1248. data = 0;
  1249. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1250. data >>= BACKEND_DISABLE_SHIFT;
  1251. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  1252. return data & mask;
  1253. }
  1254. /**
  1255. * cik_setup_rb - setup the RBs on the asic
  1256. *
  1257. * @rdev: radeon_device pointer
  1258. * @se_num: number of SEs (shader engines) for the asic
  1259. * @sh_per_se: number of SH blocks per SE for the asic
  1260. * @max_rb_num: max RBs (render backends) for the asic
  1261. *
  1262. * Configures per-SE/SH RB registers (CIK).
  1263. */
  1264. static void cik_setup_rb(struct radeon_device *rdev,
  1265. u32 se_num, u32 sh_per_se,
  1266. u32 max_rb_num)
  1267. {
  1268. int i, j;
  1269. u32 data, mask;
  1270. u32 disabled_rbs = 0;
  1271. u32 enabled_rbs = 0;
  1272. for (i = 0; i < se_num; i++) {
  1273. for (j = 0; j < sh_per_se; j++) {
  1274. cik_select_se_sh(rdev, i, j);
  1275. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1276. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1277. }
  1278. }
  1279. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1280. mask = 1;
  1281. for (i = 0; i < max_rb_num; i++) {
  1282. if (!(disabled_rbs & mask))
  1283. enabled_rbs |= mask;
  1284. mask <<= 1;
  1285. }
  1286. for (i = 0; i < se_num; i++) {
  1287. cik_select_se_sh(rdev, i, 0xffffffff);
  1288. data = 0;
  1289. for (j = 0; j < sh_per_se; j++) {
  1290. switch (enabled_rbs & 3) {
  1291. case 1:
  1292. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1293. break;
  1294. case 2:
  1295. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1296. break;
  1297. case 3:
  1298. default:
  1299. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1300. break;
  1301. }
  1302. enabled_rbs >>= 2;
  1303. }
  1304. WREG32(PA_SC_RASTER_CONFIG, data);
  1305. }
  1306. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1307. }
  1308. /**
  1309. * cik_gpu_init - setup the 3D engine
  1310. *
  1311. * @rdev: radeon_device pointer
  1312. *
  1313. * Configures the 3D engine and tiling configuration
  1314. * registers so that the 3D engine is usable.
  1315. */
  1316. static void cik_gpu_init(struct radeon_device *rdev)
  1317. {
  1318. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  1319. u32 mc_shared_chmap, mc_arb_ramcfg;
  1320. u32 hdp_host_path_cntl;
  1321. u32 tmp;
  1322. int i, j;
  1323. switch (rdev->family) {
  1324. case CHIP_BONAIRE:
  1325. rdev->config.cik.max_shader_engines = 2;
  1326. rdev->config.cik.max_tile_pipes = 4;
  1327. rdev->config.cik.max_cu_per_sh = 7;
  1328. rdev->config.cik.max_sh_per_se = 1;
  1329. rdev->config.cik.max_backends_per_se = 2;
  1330. rdev->config.cik.max_texture_channel_caches = 4;
  1331. rdev->config.cik.max_gprs = 256;
  1332. rdev->config.cik.max_gs_threads = 32;
  1333. rdev->config.cik.max_hw_contexts = 8;
  1334. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1335. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1336. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1337. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1338. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1339. break;
  1340. case CHIP_KAVERI:
  1341. /* TODO */
  1342. break;
  1343. case CHIP_KABINI:
  1344. default:
  1345. rdev->config.cik.max_shader_engines = 1;
  1346. rdev->config.cik.max_tile_pipes = 2;
  1347. rdev->config.cik.max_cu_per_sh = 2;
  1348. rdev->config.cik.max_sh_per_se = 1;
  1349. rdev->config.cik.max_backends_per_se = 1;
  1350. rdev->config.cik.max_texture_channel_caches = 2;
  1351. rdev->config.cik.max_gprs = 256;
  1352. rdev->config.cik.max_gs_threads = 16;
  1353. rdev->config.cik.max_hw_contexts = 8;
  1354. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1355. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1356. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1357. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1358. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1359. break;
  1360. }
  1361. /* Initialize HDP */
  1362. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1363. WREG32((0x2c14 + j), 0x00000000);
  1364. WREG32((0x2c18 + j), 0x00000000);
  1365. WREG32((0x2c1c + j), 0x00000000);
  1366. WREG32((0x2c20 + j), 0x00000000);
  1367. WREG32((0x2c24 + j), 0x00000000);
  1368. }
  1369. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1370. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1371. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1372. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1373. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  1374. rdev->config.cik.mem_max_burst_length_bytes = 256;
  1375. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1376. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1377. if (rdev->config.cik.mem_row_size_in_kb > 4)
  1378. rdev->config.cik.mem_row_size_in_kb = 4;
  1379. /* XXX use MC settings? */
  1380. rdev->config.cik.shader_engine_tile_size = 32;
  1381. rdev->config.cik.num_gpus = 1;
  1382. rdev->config.cik.multi_gpu_tile_size = 64;
  1383. /* fix up row size */
  1384. gb_addr_config &= ~ROW_SIZE_MASK;
  1385. switch (rdev->config.cik.mem_row_size_in_kb) {
  1386. case 1:
  1387. default:
  1388. gb_addr_config |= ROW_SIZE(0);
  1389. break;
  1390. case 2:
  1391. gb_addr_config |= ROW_SIZE(1);
  1392. break;
  1393. case 4:
  1394. gb_addr_config |= ROW_SIZE(2);
  1395. break;
  1396. }
  1397. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1398. * not have bank info, so create a custom tiling dword.
  1399. * bits 3:0 num_pipes
  1400. * bits 7:4 num_banks
  1401. * bits 11:8 group_size
  1402. * bits 15:12 row_size
  1403. */
  1404. rdev->config.cik.tile_config = 0;
  1405. switch (rdev->config.cik.num_tile_pipes) {
  1406. case 1:
  1407. rdev->config.cik.tile_config |= (0 << 0);
  1408. break;
  1409. case 2:
  1410. rdev->config.cik.tile_config |= (1 << 0);
  1411. break;
  1412. case 4:
  1413. rdev->config.cik.tile_config |= (2 << 0);
  1414. break;
  1415. case 8:
  1416. default:
  1417. /* XXX what about 12? */
  1418. rdev->config.cik.tile_config |= (3 << 0);
  1419. break;
  1420. }
  1421. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1422. rdev->config.cik.tile_config |= 1 << 4;
  1423. else
  1424. rdev->config.cik.tile_config |= 0 << 4;
  1425. rdev->config.cik.tile_config |=
  1426. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1427. rdev->config.cik.tile_config |=
  1428. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1429. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1430. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1431. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1432. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  1433. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  1434. cik_tiling_mode_table_init(rdev);
  1435. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  1436. rdev->config.cik.max_sh_per_se,
  1437. rdev->config.cik.max_backends_per_se);
  1438. /* set HW defaults for 3D engine */
  1439. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1440. WREG32(SX_DEBUG_1, 0x20);
  1441. WREG32(TA_CNTL_AUX, 0x00010000);
  1442. tmp = RREG32(SPI_CONFIG_CNTL);
  1443. tmp |= 0x03000000;
  1444. WREG32(SPI_CONFIG_CNTL, tmp);
  1445. WREG32(SQ_CONFIG, 1);
  1446. WREG32(DB_DEBUG, 0);
  1447. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  1448. tmp |= 0x00000400;
  1449. WREG32(DB_DEBUG2, tmp);
  1450. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  1451. tmp |= 0x00020200;
  1452. WREG32(DB_DEBUG3, tmp);
  1453. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  1454. tmp |= 0x00018208;
  1455. WREG32(CB_HW_CONTROL, tmp);
  1456. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1457. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  1458. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  1459. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  1460. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  1461. WREG32(VGT_NUM_INSTANCES, 1);
  1462. WREG32(CP_PERFMON_CNTL, 0);
  1463. WREG32(SQ_CONFIG, 0);
  1464. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1465. FORCE_EOV_MAX_REZ_CNT(255)));
  1466. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1467. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1468. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1469. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1470. tmp = RREG32(HDP_MISC_CNTL);
  1471. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1472. WREG32(HDP_MISC_CNTL, tmp);
  1473. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1474. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1475. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1476. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  1477. udelay(50);
  1478. }
  1479. /*
  1480. * GPU scratch registers helpers function.
  1481. */
  1482. /**
  1483. * cik_scratch_init - setup driver info for CP scratch regs
  1484. *
  1485. * @rdev: radeon_device pointer
  1486. *
  1487. * Set up the number and offset of the CP scratch registers.
  1488. * NOTE: use of CP scratch registers is a legacy inferface and
  1489. * is not used by default on newer asics (r6xx+). On newer asics,
  1490. * memory buffers are used for fences rather than scratch regs.
  1491. */
  1492. static void cik_scratch_init(struct radeon_device *rdev)
  1493. {
  1494. int i;
  1495. rdev->scratch.num_reg = 7;
  1496. rdev->scratch.reg_base = SCRATCH_REG0;
  1497. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1498. rdev->scratch.free[i] = true;
  1499. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1500. }
  1501. }
  1502. /**
  1503. * cik_ring_test - basic gfx ring test
  1504. *
  1505. * @rdev: radeon_device pointer
  1506. * @ring: radeon_ring structure holding ring information
  1507. *
  1508. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1509. * Provides a basic gfx ring test to verify that the ring is working.
  1510. * Used by cik_cp_gfx_resume();
  1511. * Returns 0 on success, error on failure.
  1512. */
  1513. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1514. {
  1515. uint32_t scratch;
  1516. uint32_t tmp = 0;
  1517. unsigned i;
  1518. int r;
  1519. r = radeon_scratch_get(rdev, &scratch);
  1520. if (r) {
  1521. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1522. return r;
  1523. }
  1524. WREG32(scratch, 0xCAFEDEAD);
  1525. r = radeon_ring_lock(rdev, ring, 3);
  1526. if (r) {
  1527. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1528. radeon_scratch_free(rdev, scratch);
  1529. return r;
  1530. }
  1531. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1532. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  1533. radeon_ring_write(ring, 0xDEADBEEF);
  1534. radeon_ring_unlock_commit(rdev, ring);
  1535. for (i = 0; i < rdev->usec_timeout; i++) {
  1536. tmp = RREG32(scratch);
  1537. if (tmp == 0xDEADBEEF)
  1538. break;
  1539. DRM_UDELAY(1);
  1540. }
  1541. if (i < rdev->usec_timeout) {
  1542. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1543. } else {
  1544. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1545. ring->idx, scratch, tmp);
  1546. r = -EINVAL;
  1547. }
  1548. radeon_scratch_free(rdev, scratch);
  1549. return r;
  1550. }
  1551. /**
  1552. * cik_fence_ring_emit - emit a fence on the gfx ring
  1553. *
  1554. * @rdev: radeon_device pointer
  1555. * @fence: radeon fence object
  1556. *
  1557. * Emits a fence sequnce number on the gfx ring and flushes
  1558. * GPU caches.
  1559. */
  1560. void cik_fence_ring_emit(struct radeon_device *rdev,
  1561. struct radeon_fence *fence)
  1562. {
  1563. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1564. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1565. /* EVENT_WRITE_EOP - flush caches, send int */
  1566. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1567. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1568. EOP_TC_ACTION_EN |
  1569. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1570. EVENT_INDEX(5)));
  1571. radeon_ring_write(ring, addr & 0xfffffffc);
  1572. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  1573. radeon_ring_write(ring, fence->seq);
  1574. radeon_ring_write(ring, 0);
  1575. /* HDP flush */
  1576. /* We should be using the new WAIT_REG_MEM special op packet here
  1577. * but it causes the CP to hang
  1578. */
  1579. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1580. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  1581. WRITE_DATA_DST_SEL(0)));
  1582. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  1583. radeon_ring_write(ring, 0);
  1584. radeon_ring_write(ring, 0);
  1585. }
  1586. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  1587. struct radeon_ring *ring,
  1588. struct radeon_semaphore *semaphore,
  1589. bool emit_wait)
  1590. {
  1591. uint64_t addr = semaphore->gpu_addr;
  1592. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  1593. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  1594. radeon_ring_write(ring, addr & 0xffffffff);
  1595. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  1596. }
  1597. /*
  1598. * IB stuff
  1599. */
  1600. /**
  1601. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  1602. *
  1603. * @rdev: radeon_device pointer
  1604. * @ib: radeon indirect buffer object
  1605. *
  1606. * Emits an DE (drawing engine) or CE (constant engine) IB
  1607. * on the gfx ring. IBs are usually generated by userspace
  1608. * acceleration drivers and submitted to the kernel for
  1609. * sheduling on the ring. This function schedules the IB
  1610. * on the gfx ring for execution by the GPU.
  1611. */
  1612. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1613. {
  1614. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1615. u32 header, control = INDIRECT_BUFFER_VALID;
  1616. if (ib->is_const_ib) {
  1617. /* set switch buffer packet before const IB */
  1618. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1619. radeon_ring_write(ring, 0);
  1620. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1621. } else {
  1622. u32 next_rptr;
  1623. if (ring->rptr_save_reg) {
  1624. next_rptr = ring->wptr + 3 + 4;
  1625. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1626. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1627. PACKET3_SET_UCONFIG_REG_START) >> 2));
  1628. radeon_ring_write(ring, next_rptr);
  1629. } else if (rdev->wb.enabled) {
  1630. next_rptr = ring->wptr + 5 + 4;
  1631. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1632. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  1633. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1634. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1635. radeon_ring_write(ring, next_rptr);
  1636. }
  1637. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1638. }
  1639. control |= ib->length_dw |
  1640. (ib->vm ? (ib->vm->id << 24) : 0);
  1641. radeon_ring_write(ring, header);
  1642. radeon_ring_write(ring,
  1643. #ifdef __BIG_ENDIAN
  1644. (2 << 0) |
  1645. #endif
  1646. (ib->gpu_addr & 0xFFFFFFFC));
  1647. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1648. radeon_ring_write(ring, control);
  1649. }
  1650. /**
  1651. * cik_ib_test - basic gfx ring IB test
  1652. *
  1653. * @rdev: radeon_device pointer
  1654. * @ring: radeon_ring structure holding ring information
  1655. *
  1656. * Allocate an IB and execute it on the gfx ring (CIK).
  1657. * Provides a basic gfx ring test to verify that IBs are working.
  1658. * Returns 0 on success, error on failure.
  1659. */
  1660. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1661. {
  1662. struct radeon_ib ib;
  1663. uint32_t scratch;
  1664. uint32_t tmp = 0;
  1665. unsigned i;
  1666. int r;
  1667. r = radeon_scratch_get(rdev, &scratch);
  1668. if (r) {
  1669. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1670. return r;
  1671. }
  1672. WREG32(scratch, 0xCAFEDEAD);
  1673. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  1674. if (r) {
  1675. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1676. return r;
  1677. }
  1678. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  1679. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  1680. ib.ptr[2] = 0xDEADBEEF;
  1681. ib.length_dw = 3;
  1682. r = radeon_ib_schedule(rdev, &ib, NULL);
  1683. if (r) {
  1684. radeon_scratch_free(rdev, scratch);
  1685. radeon_ib_free(rdev, &ib);
  1686. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1687. return r;
  1688. }
  1689. r = radeon_fence_wait(ib.fence, false);
  1690. if (r) {
  1691. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1692. return r;
  1693. }
  1694. for (i = 0; i < rdev->usec_timeout; i++) {
  1695. tmp = RREG32(scratch);
  1696. if (tmp == 0xDEADBEEF)
  1697. break;
  1698. DRM_UDELAY(1);
  1699. }
  1700. if (i < rdev->usec_timeout) {
  1701. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  1702. } else {
  1703. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1704. scratch, tmp);
  1705. r = -EINVAL;
  1706. }
  1707. radeon_scratch_free(rdev, scratch);
  1708. radeon_ib_free(rdev, &ib);
  1709. return r;
  1710. }
  1711. /*
  1712. * CP.
  1713. * On CIK, gfx and compute now have independant command processors.
  1714. *
  1715. * GFX
  1716. * Gfx consists of a single ring and can process both gfx jobs and
  1717. * compute jobs. The gfx CP consists of three microengines (ME):
  1718. * PFP - Pre-Fetch Parser
  1719. * ME - Micro Engine
  1720. * CE - Constant Engine
  1721. * The PFP and ME make up what is considered the Drawing Engine (DE).
  1722. * The CE is an asynchronous engine used for updating buffer desciptors
  1723. * used by the DE so that they can be loaded into cache in parallel
  1724. * while the DE is processing state update packets.
  1725. *
  1726. * Compute
  1727. * The compute CP consists of two microengines (ME):
  1728. * MEC1 - Compute MicroEngine 1
  1729. * MEC2 - Compute MicroEngine 2
  1730. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  1731. * The queues are exposed to userspace and are programmed directly
  1732. * by the compute runtime.
  1733. */
  1734. /**
  1735. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  1736. *
  1737. * @rdev: radeon_device pointer
  1738. * @enable: enable or disable the MEs
  1739. *
  1740. * Halts or unhalts the gfx MEs.
  1741. */
  1742. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  1743. {
  1744. if (enable)
  1745. WREG32(CP_ME_CNTL, 0);
  1746. else {
  1747. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1748. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1749. }
  1750. udelay(50);
  1751. }
  1752. /**
  1753. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  1754. *
  1755. * @rdev: radeon_device pointer
  1756. *
  1757. * Loads the gfx PFP, ME, and CE ucode.
  1758. * Returns 0 for success, -EINVAL if the ucode is not available.
  1759. */
  1760. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  1761. {
  1762. const __be32 *fw_data;
  1763. int i;
  1764. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  1765. return -EINVAL;
  1766. cik_cp_gfx_enable(rdev, false);
  1767. /* PFP */
  1768. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1769. WREG32(CP_PFP_UCODE_ADDR, 0);
  1770. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  1771. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1772. WREG32(CP_PFP_UCODE_ADDR, 0);
  1773. /* CE */
  1774. fw_data = (const __be32 *)rdev->ce_fw->data;
  1775. WREG32(CP_CE_UCODE_ADDR, 0);
  1776. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  1777. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1778. WREG32(CP_CE_UCODE_ADDR, 0);
  1779. /* ME */
  1780. fw_data = (const __be32 *)rdev->me_fw->data;
  1781. WREG32(CP_ME_RAM_WADDR, 0);
  1782. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  1783. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1784. WREG32(CP_ME_RAM_WADDR, 0);
  1785. WREG32(CP_PFP_UCODE_ADDR, 0);
  1786. WREG32(CP_CE_UCODE_ADDR, 0);
  1787. WREG32(CP_ME_RAM_WADDR, 0);
  1788. WREG32(CP_ME_RAM_RADDR, 0);
  1789. return 0;
  1790. }
  1791. /**
  1792. * cik_cp_gfx_start - start the gfx ring
  1793. *
  1794. * @rdev: radeon_device pointer
  1795. *
  1796. * Enables the ring and loads the clear state context and other
  1797. * packets required to init the ring.
  1798. * Returns 0 for success, error for failure.
  1799. */
  1800. static int cik_cp_gfx_start(struct radeon_device *rdev)
  1801. {
  1802. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1803. int r, i;
  1804. /* init the CP */
  1805. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  1806. WREG32(CP_ENDIAN_SWAP, 0);
  1807. WREG32(CP_DEVICE_ID, 1);
  1808. cik_cp_gfx_enable(rdev, true);
  1809. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  1810. if (r) {
  1811. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1812. return r;
  1813. }
  1814. /* init the CE partitions. CE only used for gfx on CIK */
  1815. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1816. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1817. radeon_ring_write(ring, 0xc000);
  1818. radeon_ring_write(ring, 0xc000);
  1819. /* setup clear context state */
  1820. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1821. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1822. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1823. radeon_ring_write(ring, 0x80000000);
  1824. radeon_ring_write(ring, 0x80000000);
  1825. for (i = 0; i < cik_default_size; i++)
  1826. radeon_ring_write(ring, cik_default_state[i]);
  1827. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1828. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1829. /* set clear context state */
  1830. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1831. radeon_ring_write(ring, 0);
  1832. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1833. radeon_ring_write(ring, 0x00000316);
  1834. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1835. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1836. radeon_ring_unlock_commit(rdev, ring);
  1837. return 0;
  1838. }
  1839. /**
  1840. * cik_cp_gfx_fini - stop the gfx ring
  1841. *
  1842. * @rdev: radeon_device pointer
  1843. *
  1844. * Stop the gfx ring and tear down the driver ring
  1845. * info.
  1846. */
  1847. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  1848. {
  1849. cik_cp_gfx_enable(rdev, false);
  1850. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1851. }
  1852. /**
  1853. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  1854. *
  1855. * @rdev: radeon_device pointer
  1856. *
  1857. * Program the location and size of the gfx ring buffer
  1858. * and test it to make sure it's working.
  1859. * Returns 0 for success, error for failure.
  1860. */
  1861. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  1862. {
  1863. struct radeon_ring *ring;
  1864. u32 tmp;
  1865. u32 rb_bufsz;
  1866. u64 rb_addr;
  1867. int r;
  1868. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1869. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1870. /* Set the write pointer delay */
  1871. WREG32(CP_RB_WPTR_DELAY, 0);
  1872. /* set the RB to use vmid 0 */
  1873. WREG32(CP_RB_VMID, 0);
  1874. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1875. /* ring 0 - compute and gfx */
  1876. /* Set ring buffer size */
  1877. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1878. rb_bufsz = drm_order(ring->ring_size / 8);
  1879. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1880. #ifdef __BIG_ENDIAN
  1881. tmp |= BUF_SWAP_32BIT;
  1882. #endif
  1883. WREG32(CP_RB0_CNTL, tmp);
  1884. /* Initialize the ring buffer's read and write pointers */
  1885. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1886. ring->wptr = 0;
  1887. WREG32(CP_RB0_WPTR, ring->wptr);
  1888. /* set the wb address wether it's enabled or not */
  1889. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1890. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1891. /* scratch register shadowing is no longer supported */
  1892. WREG32(SCRATCH_UMSK, 0);
  1893. if (!rdev->wb.enabled)
  1894. tmp |= RB_NO_UPDATE;
  1895. mdelay(1);
  1896. WREG32(CP_RB0_CNTL, tmp);
  1897. rb_addr = ring->gpu_addr >> 8;
  1898. WREG32(CP_RB0_BASE, rb_addr);
  1899. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1900. ring->rptr = RREG32(CP_RB0_RPTR);
  1901. /* start the ring */
  1902. cik_cp_gfx_start(rdev);
  1903. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1904. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1905. if (r) {
  1906. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1907. return r;
  1908. }
  1909. return 0;
  1910. }
  1911. /**
  1912. * cik_cp_compute_enable - enable/disable the compute CP MEs
  1913. *
  1914. * @rdev: radeon_device pointer
  1915. * @enable: enable or disable the MEs
  1916. *
  1917. * Halts or unhalts the compute MEs.
  1918. */
  1919. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  1920. {
  1921. if (enable)
  1922. WREG32(CP_MEC_CNTL, 0);
  1923. else
  1924. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  1925. udelay(50);
  1926. }
  1927. /**
  1928. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  1929. *
  1930. * @rdev: radeon_device pointer
  1931. *
  1932. * Loads the compute MEC1&2 ucode.
  1933. * Returns 0 for success, -EINVAL if the ucode is not available.
  1934. */
  1935. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  1936. {
  1937. const __be32 *fw_data;
  1938. int i;
  1939. if (!rdev->mec_fw)
  1940. return -EINVAL;
  1941. cik_cp_compute_enable(rdev, false);
  1942. /* MEC1 */
  1943. fw_data = (const __be32 *)rdev->mec_fw->data;
  1944. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  1945. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  1946. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  1947. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  1948. if (rdev->family == CHIP_KAVERI) {
  1949. /* MEC2 */
  1950. fw_data = (const __be32 *)rdev->mec_fw->data;
  1951. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  1952. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  1953. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  1954. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  1955. }
  1956. return 0;
  1957. }
  1958. /**
  1959. * cik_cp_compute_start - start the compute queues
  1960. *
  1961. * @rdev: radeon_device pointer
  1962. *
  1963. * Enable the compute queues.
  1964. * Returns 0 for success, error for failure.
  1965. */
  1966. static int cik_cp_compute_start(struct radeon_device *rdev)
  1967. {
  1968. //todo
  1969. return 0;
  1970. }
  1971. /**
  1972. * cik_cp_compute_fini - stop the compute queues
  1973. *
  1974. * @rdev: radeon_device pointer
  1975. *
  1976. * Stop the compute queues and tear down the driver queue
  1977. * info.
  1978. */
  1979. static void cik_cp_compute_fini(struct radeon_device *rdev)
  1980. {
  1981. cik_cp_compute_enable(rdev, false);
  1982. //todo
  1983. }
  1984. /**
  1985. * cik_cp_compute_resume - setup the compute queue registers
  1986. *
  1987. * @rdev: radeon_device pointer
  1988. *
  1989. * Program the compute queues and test them to make sure they
  1990. * are working.
  1991. * Returns 0 for success, error for failure.
  1992. */
  1993. static int cik_cp_compute_resume(struct radeon_device *rdev)
  1994. {
  1995. int r;
  1996. //todo
  1997. r = cik_cp_compute_start(rdev);
  1998. if (r)
  1999. return r;
  2000. return 0;
  2001. }
  2002. /* XXX temporary wrappers to handle both compute and gfx */
  2003. /* XXX */
  2004. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  2005. {
  2006. cik_cp_gfx_enable(rdev, enable);
  2007. cik_cp_compute_enable(rdev, enable);
  2008. }
  2009. /* XXX */
  2010. static int cik_cp_load_microcode(struct radeon_device *rdev)
  2011. {
  2012. int r;
  2013. r = cik_cp_gfx_load_microcode(rdev);
  2014. if (r)
  2015. return r;
  2016. r = cik_cp_compute_load_microcode(rdev);
  2017. if (r)
  2018. return r;
  2019. return 0;
  2020. }
  2021. /* XXX */
  2022. static void cik_cp_fini(struct radeon_device *rdev)
  2023. {
  2024. cik_cp_gfx_fini(rdev);
  2025. cik_cp_compute_fini(rdev);
  2026. }
  2027. /* XXX */
  2028. static int cik_cp_resume(struct radeon_device *rdev)
  2029. {
  2030. int r;
  2031. /* Reset all cp blocks */
  2032. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2033. RREG32(GRBM_SOFT_RESET);
  2034. mdelay(15);
  2035. WREG32(GRBM_SOFT_RESET, 0);
  2036. RREG32(GRBM_SOFT_RESET);
  2037. r = cik_cp_load_microcode(rdev);
  2038. if (r)
  2039. return r;
  2040. r = cik_cp_gfx_resume(rdev);
  2041. if (r)
  2042. return r;
  2043. r = cik_cp_compute_resume(rdev);
  2044. if (r)
  2045. return r;
  2046. return 0;
  2047. }
  2048. /*
  2049. * sDMA - System DMA
  2050. * Starting with CIK, the GPU has new asynchronous
  2051. * DMA engines. These engines are used for compute
  2052. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  2053. * and each one supports 1 ring buffer used for gfx
  2054. * and 2 queues used for compute.
  2055. *
  2056. * The programming model is very similar to the CP
  2057. * (ring buffer, IBs, etc.), but sDMA has it's own
  2058. * packet format that is different from the PM4 format
  2059. * used by the CP. sDMA supports copying data, writing
  2060. * embedded data, solid fills, and a number of other
  2061. * things. It also has support for tiling/detiling of
  2062. * buffers.
  2063. */
  2064. /**
  2065. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  2066. *
  2067. * @rdev: radeon_device pointer
  2068. * @ib: IB object to schedule
  2069. *
  2070. * Schedule an IB in the DMA ring (CIK).
  2071. */
  2072. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  2073. struct radeon_ib *ib)
  2074. {
  2075. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2076. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  2077. if (rdev->wb.enabled) {
  2078. u32 next_rptr = ring->wptr + 5;
  2079. while ((next_rptr & 7) != 4)
  2080. next_rptr++;
  2081. next_rptr += 4;
  2082. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2083. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2084. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2085. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2086. radeon_ring_write(ring, next_rptr);
  2087. }
  2088. /* IB packet must end on a 8 DW boundary */
  2089. while ((ring->wptr & 7) != 4)
  2090. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  2091. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  2092. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  2093. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  2094. radeon_ring_write(ring, ib->length_dw);
  2095. }
  2096. /**
  2097. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  2098. *
  2099. * @rdev: radeon_device pointer
  2100. * @fence: radeon fence object
  2101. *
  2102. * Add a DMA fence packet to the ring to write
  2103. * the fence seq number and DMA trap packet to generate
  2104. * an interrupt if needed (CIK).
  2105. */
  2106. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  2107. struct radeon_fence *fence)
  2108. {
  2109. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2110. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2111. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  2112. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  2113. u32 ref_and_mask;
  2114. if (fence->ring == R600_RING_TYPE_DMA_INDEX)
  2115. ref_and_mask = SDMA0;
  2116. else
  2117. ref_and_mask = SDMA1;
  2118. /* write the fence */
  2119. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  2120. radeon_ring_write(ring, addr & 0xffffffff);
  2121. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2122. radeon_ring_write(ring, fence->seq);
  2123. /* generate an interrupt */
  2124. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  2125. /* flush HDP */
  2126. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  2127. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  2128. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  2129. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  2130. radeon_ring_write(ring, ref_and_mask); /* MASK */
  2131. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  2132. }
  2133. /**
  2134. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  2135. *
  2136. * @rdev: radeon_device pointer
  2137. * @ring: radeon_ring structure holding ring information
  2138. * @semaphore: radeon semaphore object
  2139. * @emit_wait: wait or signal semaphore
  2140. *
  2141. * Add a DMA semaphore packet to the ring wait on or signal
  2142. * other rings (CIK).
  2143. */
  2144. void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  2145. struct radeon_ring *ring,
  2146. struct radeon_semaphore *semaphore,
  2147. bool emit_wait)
  2148. {
  2149. u64 addr = semaphore->gpu_addr;
  2150. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  2151. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  2152. radeon_ring_write(ring, addr & 0xfffffff8);
  2153. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2154. }
  2155. /**
  2156. * cik_sdma_gfx_stop - stop the gfx async dma engines
  2157. *
  2158. * @rdev: radeon_device pointer
  2159. *
  2160. * Stop the gfx async dma ring buffers (CIK).
  2161. */
  2162. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  2163. {
  2164. u32 rb_cntl, reg_offset;
  2165. int i;
  2166. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2167. for (i = 0; i < 2; i++) {
  2168. if (i == 0)
  2169. reg_offset = SDMA0_REGISTER_OFFSET;
  2170. else
  2171. reg_offset = SDMA1_REGISTER_OFFSET;
  2172. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  2173. rb_cntl &= ~SDMA_RB_ENABLE;
  2174. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  2175. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  2176. }
  2177. }
  2178. /**
  2179. * cik_sdma_rlc_stop - stop the compute async dma engines
  2180. *
  2181. * @rdev: radeon_device pointer
  2182. *
  2183. * Stop the compute async dma queues (CIK).
  2184. */
  2185. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  2186. {
  2187. /* XXX todo */
  2188. }
  2189. /**
  2190. * cik_sdma_enable - stop the async dma engines
  2191. *
  2192. * @rdev: radeon_device pointer
  2193. * @enable: enable/disable the DMA MEs.
  2194. *
  2195. * Halt or unhalt the async dma engines (CIK).
  2196. */
  2197. static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  2198. {
  2199. u32 me_cntl, reg_offset;
  2200. int i;
  2201. for (i = 0; i < 2; i++) {
  2202. if (i == 0)
  2203. reg_offset = SDMA0_REGISTER_OFFSET;
  2204. else
  2205. reg_offset = SDMA1_REGISTER_OFFSET;
  2206. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  2207. if (enable)
  2208. me_cntl &= ~SDMA_HALT;
  2209. else
  2210. me_cntl |= SDMA_HALT;
  2211. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  2212. }
  2213. }
  2214. /**
  2215. * cik_sdma_gfx_resume - setup and start the async dma engines
  2216. *
  2217. * @rdev: radeon_device pointer
  2218. *
  2219. * Set up the gfx DMA ring buffers and enable them (CIK).
  2220. * Returns 0 for success, error for failure.
  2221. */
  2222. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  2223. {
  2224. struct radeon_ring *ring;
  2225. u32 rb_cntl, ib_cntl;
  2226. u32 rb_bufsz;
  2227. u32 reg_offset, wb_offset;
  2228. int i, r;
  2229. for (i = 0; i < 2; i++) {
  2230. if (i == 0) {
  2231. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2232. reg_offset = SDMA0_REGISTER_OFFSET;
  2233. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  2234. } else {
  2235. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  2236. reg_offset = SDMA1_REGISTER_OFFSET;
  2237. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  2238. }
  2239. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  2240. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  2241. /* Set ring buffer size in dwords */
  2242. rb_bufsz = drm_order(ring->ring_size / 4);
  2243. rb_cntl = rb_bufsz << 1;
  2244. #ifdef __BIG_ENDIAN
  2245. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2246. #endif
  2247. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  2248. /* Initialize the ring buffer's read and write pointers */
  2249. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  2250. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  2251. /* set the wb address whether it's enabled or not */
  2252. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  2253. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  2254. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  2255. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  2256. if (rdev->wb.enabled)
  2257. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  2258. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  2259. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  2260. ring->wptr = 0;
  2261. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  2262. ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
  2263. /* enable DMA RB */
  2264. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  2265. ib_cntl = SDMA_IB_ENABLE;
  2266. #ifdef __BIG_ENDIAN
  2267. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  2268. #endif
  2269. /* enable DMA IBs */
  2270. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  2271. ring->ready = true;
  2272. r = radeon_ring_test(rdev, ring->idx, ring);
  2273. if (r) {
  2274. ring->ready = false;
  2275. return r;
  2276. }
  2277. }
  2278. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2279. return 0;
  2280. }
  2281. /**
  2282. * cik_sdma_rlc_resume - setup and start the async dma engines
  2283. *
  2284. * @rdev: radeon_device pointer
  2285. *
  2286. * Set up the compute DMA queues and enable them (CIK).
  2287. * Returns 0 for success, error for failure.
  2288. */
  2289. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  2290. {
  2291. /* XXX todo */
  2292. return 0;
  2293. }
  2294. /**
  2295. * cik_sdma_load_microcode - load the sDMA ME ucode
  2296. *
  2297. * @rdev: radeon_device pointer
  2298. *
  2299. * Loads the sDMA0/1 ucode.
  2300. * Returns 0 for success, -EINVAL if the ucode is not available.
  2301. */
  2302. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  2303. {
  2304. const __be32 *fw_data;
  2305. int i;
  2306. if (!rdev->sdma_fw)
  2307. return -EINVAL;
  2308. /* stop the gfx rings and rlc compute queues */
  2309. cik_sdma_gfx_stop(rdev);
  2310. cik_sdma_rlc_stop(rdev);
  2311. /* halt the MEs */
  2312. cik_sdma_enable(rdev, false);
  2313. /* sdma0 */
  2314. fw_data = (const __be32 *)rdev->sdma_fw->data;
  2315. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2316. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  2317. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  2318. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  2319. /* sdma1 */
  2320. fw_data = (const __be32 *)rdev->sdma_fw->data;
  2321. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2322. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  2323. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  2324. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  2325. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2326. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2327. return 0;
  2328. }
  2329. /**
  2330. * cik_sdma_resume - setup and start the async dma engines
  2331. *
  2332. * @rdev: radeon_device pointer
  2333. *
  2334. * Set up the DMA engines and enable them (CIK).
  2335. * Returns 0 for success, error for failure.
  2336. */
  2337. static int cik_sdma_resume(struct radeon_device *rdev)
  2338. {
  2339. int r;
  2340. /* Reset dma */
  2341. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  2342. RREG32(SRBM_SOFT_RESET);
  2343. udelay(50);
  2344. WREG32(SRBM_SOFT_RESET, 0);
  2345. RREG32(SRBM_SOFT_RESET);
  2346. r = cik_sdma_load_microcode(rdev);
  2347. if (r)
  2348. return r;
  2349. /* unhalt the MEs */
  2350. cik_sdma_enable(rdev, true);
  2351. /* start the gfx rings and rlc compute queues */
  2352. r = cik_sdma_gfx_resume(rdev);
  2353. if (r)
  2354. return r;
  2355. r = cik_sdma_rlc_resume(rdev);
  2356. if (r)
  2357. return r;
  2358. return 0;
  2359. }
  2360. /**
  2361. * cik_sdma_fini - tear down the async dma engines
  2362. *
  2363. * @rdev: radeon_device pointer
  2364. *
  2365. * Stop the async dma engines and free the rings (CIK).
  2366. */
  2367. static void cik_sdma_fini(struct radeon_device *rdev)
  2368. {
  2369. /* stop the gfx rings and rlc compute queues */
  2370. cik_sdma_gfx_stop(rdev);
  2371. cik_sdma_rlc_stop(rdev);
  2372. /* halt the MEs */
  2373. cik_sdma_enable(rdev, false);
  2374. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2375. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  2376. /* XXX - compute dma queue tear down */
  2377. }
  2378. /**
  2379. * cik_copy_dma - copy pages using the DMA engine
  2380. *
  2381. * @rdev: radeon_device pointer
  2382. * @src_offset: src GPU address
  2383. * @dst_offset: dst GPU address
  2384. * @num_gpu_pages: number of GPU pages to xfer
  2385. * @fence: radeon fence object
  2386. *
  2387. * Copy GPU paging using the DMA engine (CIK).
  2388. * Used by the radeon ttm implementation to move pages if
  2389. * registered as the asic copy callback.
  2390. */
  2391. int cik_copy_dma(struct radeon_device *rdev,
  2392. uint64_t src_offset, uint64_t dst_offset,
  2393. unsigned num_gpu_pages,
  2394. struct radeon_fence **fence)
  2395. {
  2396. struct radeon_semaphore *sem = NULL;
  2397. int ring_index = rdev->asic->copy.dma_ring_index;
  2398. struct radeon_ring *ring = &rdev->ring[ring_index];
  2399. u32 size_in_bytes, cur_size_in_bytes;
  2400. int i, num_loops;
  2401. int r = 0;
  2402. r = radeon_semaphore_create(rdev, &sem);
  2403. if (r) {
  2404. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2405. return r;
  2406. }
  2407. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2408. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2409. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  2410. if (r) {
  2411. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2412. radeon_semaphore_free(rdev, &sem, NULL);
  2413. return r;
  2414. }
  2415. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2416. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2417. ring->idx);
  2418. radeon_fence_note_sync(*fence, ring->idx);
  2419. } else {
  2420. radeon_semaphore_free(rdev, &sem, NULL);
  2421. }
  2422. for (i = 0; i < num_loops; i++) {
  2423. cur_size_in_bytes = size_in_bytes;
  2424. if (cur_size_in_bytes > 0x1fffff)
  2425. cur_size_in_bytes = 0x1fffff;
  2426. size_in_bytes -= cur_size_in_bytes;
  2427. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  2428. radeon_ring_write(ring, cur_size_in_bytes);
  2429. radeon_ring_write(ring, 0); /* src/dst endian swap */
  2430. radeon_ring_write(ring, src_offset & 0xffffffff);
  2431. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
  2432. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2433. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
  2434. src_offset += cur_size_in_bytes;
  2435. dst_offset += cur_size_in_bytes;
  2436. }
  2437. r = radeon_fence_emit(rdev, fence, ring->idx);
  2438. if (r) {
  2439. radeon_ring_unlock_undo(rdev, ring);
  2440. return r;
  2441. }
  2442. radeon_ring_unlock_commit(rdev, ring);
  2443. radeon_semaphore_free(rdev, &sem, *fence);
  2444. return r;
  2445. }
  2446. /**
  2447. * cik_sdma_ring_test - simple async dma engine test
  2448. *
  2449. * @rdev: radeon_device pointer
  2450. * @ring: radeon_ring structure holding ring information
  2451. *
  2452. * Test the DMA engine by writing using it to write an
  2453. * value to memory. (CIK).
  2454. * Returns 0 for success, error for failure.
  2455. */
  2456. int cik_sdma_ring_test(struct radeon_device *rdev,
  2457. struct radeon_ring *ring)
  2458. {
  2459. unsigned i;
  2460. int r;
  2461. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2462. u32 tmp;
  2463. if (!ptr) {
  2464. DRM_ERROR("invalid vram scratch pointer\n");
  2465. return -EINVAL;
  2466. }
  2467. tmp = 0xCAFEDEAD;
  2468. writel(tmp, ptr);
  2469. r = radeon_ring_lock(rdev, ring, 4);
  2470. if (r) {
  2471. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2472. return r;
  2473. }
  2474. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2475. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2476. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
  2477. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2478. radeon_ring_write(ring, 0xDEADBEEF);
  2479. radeon_ring_unlock_commit(rdev, ring);
  2480. for (i = 0; i < rdev->usec_timeout; i++) {
  2481. tmp = readl(ptr);
  2482. if (tmp == 0xDEADBEEF)
  2483. break;
  2484. DRM_UDELAY(1);
  2485. }
  2486. if (i < rdev->usec_timeout) {
  2487. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2488. } else {
  2489. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2490. ring->idx, tmp);
  2491. r = -EINVAL;
  2492. }
  2493. return r;
  2494. }
  2495. /**
  2496. * cik_sdma_ib_test - test an IB on the DMA engine
  2497. *
  2498. * @rdev: radeon_device pointer
  2499. * @ring: radeon_ring structure holding ring information
  2500. *
  2501. * Test a simple IB in the DMA ring (CIK).
  2502. * Returns 0 on success, error on failure.
  2503. */
  2504. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2505. {
  2506. struct radeon_ib ib;
  2507. unsigned i;
  2508. int r;
  2509. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2510. u32 tmp = 0;
  2511. if (!ptr) {
  2512. DRM_ERROR("invalid vram scratch pointer\n");
  2513. return -EINVAL;
  2514. }
  2515. tmp = 0xCAFEDEAD;
  2516. writel(tmp, ptr);
  2517. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2518. if (r) {
  2519. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2520. return r;
  2521. }
  2522. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  2523. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2524. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
  2525. ib.ptr[3] = 1;
  2526. ib.ptr[4] = 0xDEADBEEF;
  2527. ib.length_dw = 5;
  2528. r = radeon_ib_schedule(rdev, &ib, NULL);
  2529. if (r) {
  2530. radeon_ib_free(rdev, &ib);
  2531. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2532. return r;
  2533. }
  2534. r = radeon_fence_wait(ib.fence, false);
  2535. if (r) {
  2536. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2537. return r;
  2538. }
  2539. for (i = 0; i < rdev->usec_timeout; i++) {
  2540. tmp = readl(ptr);
  2541. if (tmp == 0xDEADBEEF)
  2542. break;
  2543. DRM_UDELAY(1);
  2544. }
  2545. if (i < rdev->usec_timeout) {
  2546. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2547. } else {
  2548. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2549. r = -EINVAL;
  2550. }
  2551. radeon_ib_free(rdev, &ib);
  2552. return r;
  2553. }
  2554. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  2555. {
  2556. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2557. RREG32(GRBM_STATUS));
  2558. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2559. RREG32(GRBM_STATUS2));
  2560. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2561. RREG32(GRBM_STATUS_SE0));
  2562. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2563. RREG32(GRBM_STATUS_SE1));
  2564. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2565. RREG32(GRBM_STATUS_SE2));
  2566. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2567. RREG32(GRBM_STATUS_SE3));
  2568. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2569. RREG32(SRBM_STATUS));
  2570. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2571. RREG32(SRBM_STATUS2));
  2572. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  2573. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  2574. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  2575. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  2576. }
  2577. /**
  2578. * cik_gpu_check_soft_reset - check which blocks are busy
  2579. *
  2580. * @rdev: radeon_device pointer
  2581. *
  2582. * Check which blocks are busy and return the relevant reset
  2583. * mask to be used by cik_gpu_soft_reset().
  2584. * Returns a mask of the blocks to be reset.
  2585. */
  2586. static u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  2587. {
  2588. u32 reset_mask = 0;
  2589. u32 tmp;
  2590. /* GRBM_STATUS */
  2591. tmp = RREG32(GRBM_STATUS);
  2592. if (tmp & (PA_BUSY | SC_BUSY |
  2593. BCI_BUSY | SX_BUSY |
  2594. TA_BUSY | VGT_BUSY |
  2595. DB_BUSY | CB_BUSY |
  2596. GDS_BUSY | SPI_BUSY |
  2597. IA_BUSY | IA_BUSY_NO_DMA))
  2598. reset_mask |= RADEON_RESET_GFX;
  2599. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  2600. reset_mask |= RADEON_RESET_CP;
  2601. /* GRBM_STATUS2 */
  2602. tmp = RREG32(GRBM_STATUS2);
  2603. if (tmp & RLC_BUSY)
  2604. reset_mask |= RADEON_RESET_RLC;
  2605. /* SDMA0_STATUS_REG */
  2606. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  2607. if (!(tmp & SDMA_IDLE))
  2608. reset_mask |= RADEON_RESET_DMA;
  2609. /* SDMA1_STATUS_REG */
  2610. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  2611. if (!(tmp & SDMA_IDLE))
  2612. reset_mask |= RADEON_RESET_DMA1;
  2613. /* SRBM_STATUS2 */
  2614. tmp = RREG32(SRBM_STATUS2);
  2615. if (tmp & SDMA_BUSY)
  2616. reset_mask |= RADEON_RESET_DMA;
  2617. if (tmp & SDMA1_BUSY)
  2618. reset_mask |= RADEON_RESET_DMA1;
  2619. /* SRBM_STATUS */
  2620. tmp = RREG32(SRBM_STATUS);
  2621. if (tmp & IH_BUSY)
  2622. reset_mask |= RADEON_RESET_IH;
  2623. if (tmp & SEM_BUSY)
  2624. reset_mask |= RADEON_RESET_SEM;
  2625. if (tmp & GRBM_RQ_PENDING)
  2626. reset_mask |= RADEON_RESET_GRBM;
  2627. if (tmp & VMC_BUSY)
  2628. reset_mask |= RADEON_RESET_VMC;
  2629. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2630. MCC_BUSY | MCD_BUSY))
  2631. reset_mask |= RADEON_RESET_MC;
  2632. if (evergreen_is_display_hung(rdev))
  2633. reset_mask |= RADEON_RESET_DISPLAY;
  2634. /* Skip MC reset as it's mostly likely not hung, just busy */
  2635. if (reset_mask & RADEON_RESET_MC) {
  2636. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2637. reset_mask &= ~RADEON_RESET_MC;
  2638. }
  2639. return reset_mask;
  2640. }
  2641. /**
  2642. * cik_gpu_soft_reset - soft reset GPU
  2643. *
  2644. * @rdev: radeon_device pointer
  2645. * @reset_mask: mask of which blocks to reset
  2646. *
  2647. * Soft reset the blocks specified in @reset_mask.
  2648. */
  2649. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2650. {
  2651. struct evergreen_mc_save save;
  2652. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2653. u32 tmp;
  2654. if (reset_mask == 0)
  2655. return;
  2656. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2657. cik_print_gpu_status_regs(rdev);
  2658. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  2659. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  2660. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  2661. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  2662. /* stop the rlc */
  2663. cik_rlc_stop(rdev);
  2664. /* Disable GFX parsing/prefetching */
  2665. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2666. /* Disable MEC parsing/prefetching */
  2667. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  2668. if (reset_mask & RADEON_RESET_DMA) {
  2669. /* sdma0 */
  2670. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  2671. tmp |= SDMA_HALT;
  2672. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  2673. }
  2674. if (reset_mask & RADEON_RESET_DMA1) {
  2675. /* sdma1 */
  2676. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  2677. tmp |= SDMA_HALT;
  2678. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  2679. }
  2680. evergreen_mc_stop(rdev, &save);
  2681. if (evergreen_mc_wait_for_idle(rdev)) {
  2682. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2683. }
  2684. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  2685. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  2686. if (reset_mask & RADEON_RESET_CP) {
  2687. grbm_soft_reset |= SOFT_RESET_CP;
  2688. srbm_soft_reset |= SOFT_RESET_GRBM;
  2689. }
  2690. if (reset_mask & RADEON_RESET_DMA)
  2691. srbm_soft_reset |= SOFT_RESET_SDMA;
  2692. if (reset_mask & RADEON_RESET_DMA1)
  2693. srbm_soft_reset |= SOFT_RESET_SDMA1;
  2694. if (reset_mask & RADEON_RESET_DISPLAY)
  2695. srbm_soft_reset |= SOFT_RESET_DC;
  2696. if (reset_mask & RADEON_RESET_RLC)
  2697. grbm_soft_reset |= SOFT_RESET_RLC;
  2698. if (reset_mask & RADEON_RESET_SEM)
  2699. srbm_soft_reset |= SOFT_RESET_SEM;
  2700. if (reset_mask & RADEON_RESET_IH)
  2701. srbm_soft_reset |= SOFT_RESET_IH;
  2702. if (reset_mask & RADEON_RESET_GRBM)
  2703. srbm_soft_reset |= SOFT_RESET_GRBM;
  2704. if (reset_mask & RADEON_RESET_VMC)
  2705. srbm_soft_reset |= SOFT_RESET_VMC;
  2706. if (!(rdev->flags & RADEON_IS_IGP)) {
  2707. if (reset_mask & RADEON_RESET_MC)
  2708. srbm_soft_reset |= SOFT_RESET_MC;
  2709. }
  2710. if (grbm_soft_reset) {
  2711. tmp = RREG32(GRBM_SOFT_RESET);
  2712. tmp |= grbm_soft_reset;
  2713. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2714. WREG32(GRBM_SOFT_RESET, tmp);
  2715. tmp = RREG32(GRBM_SOFT_RESET);
  2716. udelay(50);
  2717. tmp &= ~grbm_soft_reset;
  2718. WREG32(GRBM_SOFT_RESET, tmp);
  2719. tmp = RREG32(GRBM_SOFT_RESET);
  2720. }
  2721. if (srbm_soft_reset) {
  2722. tmp = RREG32(SRBM_SOFT_RESET);
  2723. tmp |= srbm_soft_reset;
  2724. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2725. WREG32(SRBM_SOFT_RESET, tmp);
  2726. tmp = RREG32(SRBM_SOFT_RESET);
  2727. udelay(50);
  2728. tmp &= ~srbm_soft_reset;
  2729. WREG32(SRBM_SOFT_RESET, tmp);
  2730. tmp = RREG32(SRBM_SOFT_RESET);
  2731. }
  2732. /* Wait a little for things to settle down */
  2733. udelay(50);
  2734. evergreen_mc_resume(rdev, &save);
  2735. udelay(50);
  2736. cik_print_gpu_status_regs(rdev);
  2737. }
  2738. /**
  2739. * cik_asic_reset - soft reset GPU
  2740. *
  2741. * @rdev: radeon_device pointer
  2742. *
  2743. * Look up which blocks are hung and attempt
  2744. * to reset them.
  2745. * Returns 0 for success.
  2746. */
  2747. int cik_asic_reset(struct radeon_device *rdev)
  2748. {
  2749. u32 reset_mask;
  2750. reset_mask = cik_gpu_check_soft_reset(rdev);
  2751. if (reset_mask)
  2752. r600_set_bios_scratch_engine_hung(rdev, true);
  2753. cik_gpu_soft_reset(rdev, reset_mask);
  2754. reset_mask = cik_gpu_check_soft_reset(rdev);
  2755. if (!reset_mask)
  2756. r600_set_bios_scratch_engine_hung(rdev, false);
  2757. return 0;
  2758. }
  2759. /**
  2760. * cik_gfx_is_lockup - check if the 3D engine is locked up
  2761. *
  2762. * @rdev: radeon_device pointer
  2763. * @ring: radeon_ring structure holding ring information
  2764. *
  2765. * Check if the 3D engine is locked up (CIK).
  2766. * Returns true if the engine is locked, false if not.
  2767. */
  2768. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2769. {
  2770. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  2771. if (!(reset_mask & (RADEON_RESET_GFX |
  2772. RADEON_RESET_COMPUTE |
  2773. RADEON_RESET_CP))) {
  2774. radeon_ring_lockup_update(ring);
  2775. return false;
  2776. }
  2777. /* force CP activities */
  2778. radeon_ring_force_activity(rdev, ring);
  2779. return radeon_ring_test_lockup(rdev, ring);
  2780. }
  2781. /**
  2782. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  2783. *
  2784. * @rdev: radeon_device pointer
  2785. * @ring: radeon_ring structure holding ring information
  2786. *
  2787. * Check if the async DMA engine is locked up (CIK).
  2788. * Returns true if the engine appears to be locked up, false if not.
  2789. */
  2790. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2791. {
  2792. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  2793. u32 mask;
  2794. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2795. mask = RADEON_RESET_DMA;
  2796. else
  2797. mask = RADEON_RESET_DMA1;
  2798. if (!(reset_mask & mask)) {
  2799. radeon_ring_lockup_update(ring);
  2800. return false;
  2801. }
  2802. /* force ring activities */
  2803. radeon_ring_force_activity(rdev, ring);
  2804. return radeon_ring_test_lockup(rdev, ring);
  2805. }
  2806. /* MC */
  2807. /**
  2808. * cik_mc_program - program the GPU memory controller
  2809. *
  2810. * @rdev: radeon_device pointer
  2811. *
  2812. * Set the location of vram, gart, and AGP in the GPU's
  2813. * physical address space (CIK).
  2814. */
  2815. static void cik_mc_program(struct radeon_device *rdev)
  2816. {
  2817. struct evergreen_mc_save save;
  2818. u32 tmp;
  2819. int i, j;
  2820. /* Initialize HDP */
  2821. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2822. WREG32((0x2c14 + j), 0x00000000);
  2823. WREG32((0x2c18 + j), 0x00000000);
  2824. WREG32((0x2c1c + j), 0x00000000);
  2825. WREG32((0x2c20 + j), 0x00000000);
  2826. WREG32((0x2c24 + j), 0x00000000);
  2827. }
  2828. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2829. evergreen_mc_stop(rdev, &save);
  2830. if (radeon_mc_wait_for_idle(rdev)) {
  2831. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2832. }
  2833. /* Lockout access through VGA aperture*/
  2834. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2835. /* Update configuration */
  2836. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2837. rdev->mc.vram_start >> 12);
  2838. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2839. rdev->mc.vram_end >> 12);
  2840. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2841. rdev->vram_scratch.gpu_addr >> 12);
  2842. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2843. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2844. WREG32(MC_VM_FB_LOCATION, tmp);
  2845. /* XXX double check these! */
  2846. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2847. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2848. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2849. WREG32(MC_VM_AGP_BASE, 0);
  2850. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2851. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2852. if (radeon_mc_wait_for_idle(rdev)) {
  2853. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2854. }
  2855. evergreen_mc_resume(rdev, &save);
  2856. /* we need to own VRAM, so turn off the VGA renderer here
  2857. * to stop it overwriting our objects */
  2858. rv515_vga_render_disable(rdev);
  2859. }
  2860. /**
  2861. * cik_mc_init - initialize the memory controller driver params
  2862. *
  2863. * @rdev: radeon_device pointer
  2864. *
  2865. * Look up the amount of vram, vram width, and decide how to place
  2866. * vram and gart within the GPU's physical address space (CIK).
  2867. * Returns 0 for success.
  2868. */
  2869. static int cik_mc_init(struct radeon_device *rdev)
  2870. {
  2871. u32 tmp;
  2872. int chansize, numchan;
  2873. /* Get VRAM informations */
  2874. rdev->mc.vram_is_ddr = true;
  2875. tmp = RREG32(MC_ARB_RAMCFG);
  2876. if (tmp & CHANSIZE_MASK) {
  2877. chansize = 64;
  2878. } else {
  2879. chansize = 32;
  2880. }
  2881. tmp = RREG32(MC_SHARED_CHMAP);
  2882. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2883. case 0:
  2884. default:
  2885. numchan = 1;
  2886. break;
  2887. case 1:
  2888. numchan = 2;
  2889. break;
  2890. case 2:
  2891. numchan = 4;
  2892. break;
  2893. case 3:
  2894. numchan = 8;
  2895. break;
  2896. case 4:
  2897. numchan = 3;
  2898. break;
  2899. case 5:
  2900. numchan = 6;
  2901. break;
  2902. case 6:
  2903. numchan = 10;
  2904. break;
  2905. case 7:
  2906. numchan = 12;
  2907. break;
  2908. case 8:
  2909. numchan = 16;
  2910. break;
  2911. }
  2912. rdev->mc.vram_width = numchan * chansize;
  2913. /* Could aper size report 0 ? */
  2914. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2915. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2916. /* size in MB on si */
  2917. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2918. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2919. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2920. si_vram_gtt_location(rdev, &rdev->mc);
  2921. radeon_update_bandwidth_info(rdev);
  2922. return 0;
  2923. }
  2924. /*
  2925. * GART
  2926. * VMID 0 is the physical GPU addresses as used by the kernel.
  2927. * VMIDs 1-15 are used for userspace clients and are handled
  2928. * by the radeon vm/hsa code.
  2929. */
  2930. /**
  2931. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  2932. *
  2933. * @rdev: radeon_device pointer
  2934. *
  2935. * Flush the TLB for the VMID 0 page table (CIK).
  2936. */
  2937. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2938. {
  2939. /* flush hdp cache */
  2940. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  2941. /* bits 0-15 are the VM contexts0-15 */
  2942. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  2943. }
  2944. /**
  2945. * cik_pcie_gart_enable - gart enable
  2946. *
  2947. * @rdev: radeon_device pointer
  2948. *
  2949. * This sets up the TLBs, programs the page tables for VMID0,
  2950. * sets up the hw for VMIDs 1-15 which are allocated on
  2951. * demand, and sets up the global locations for the LDS, GDS,
  2952. * and GPUVM for FSA64 clients (CIK).
  2953. * Returns 0 for success, errors for failure.
  2954. */
  2955. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  2956. {
  2957. int r, i;
  2958. if (rdev->gart.robj == NULL) {
  2959. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2960. return -EINVAL;
  2961. }
  2962. r = radeon_gart_table_vram_pin(rdev);
  2963. if (r)
  2964. return r;
  2965. radeon_gart_restore(rdev);
  2966. /* Setup TLB control */
  2967. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2968. (0xA << 7) |
  2969. ENABLE_L1_TLB |
  2970. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2971. ENABLE_ADVANCED_DRIVER_MODEL |
  2972. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2973. /* Setup L2 cache */
  2974. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2975. ENABLE_L2_FRAGMENT_PROCESSING |
  2976. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2977. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2978. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2979. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2980. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2981. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2982. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  2983. /* setup context0 */
  2984. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2985. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2986. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2987. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2988. (u32)(rdev->dummy_page.addr >> 12));
  2989. WREG32(VM_CONTEXT0_CNTL2, 0);
  2990. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2991. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2992. WREG32(0x15D4, 0);
  2993. WREG32(0x15D8, 0);
  2994. WREG32(0x15DC, 0);
  2995. /* empty context1-15 */
  2996. /* FIXME start with 4G, once using 2 level pt switch to full
  2997. * vm size space
  2998. */
  2999. /* set vm size, must be a multiple of 4 */
  3000. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3001. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  3002. for (i = 1; i < 16; i++) {
  3003. if (i < 8)
  3004. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3005. rdev->gart.table_addr >> 12);
  3006. else
  3007. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3008. rdev->gart.table_addr >> 12);
  3009. }
  3010. /* enable context1-15 */
  3011. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3012. (u32)(rdev->dummy_page.addr >> 12));
  3013. WREG32(VM_CONTEXT1_CNTL2, 4);
  3014. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3015. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3016. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3017. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3018. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3019. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3020. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3021. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3022. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3023. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3024. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3025. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3026. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3027. /* TC cache setup ??? */
  3028. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  3029. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  3030. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  3031. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  3032. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  3033. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  3034. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  3035. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  3036. WREG32(TC_CFG_L1_VOLATILE, 0);
  3037. WREG32(TC_CFG_L2_VOLATILE, 0);
  3038. if (rdev->family == CHIP_KAVERI) {
  3039. u32 tmp = RREG32(CHUB_CONTROL);
  3040. tmp &= ~BYPASS_VM;
  3041. WREG32(CHUB_CONTROL, tmp);
  3042. }
  3043. /* XXX SH_MEM regs */
  3044. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3045. for (i = 0; i < 16; i++) {
  3046. WREG32(SRBM_GFX_CNTL, VMID(i));
  3047. /* CP and shaders */
  3048. WREG32(SH_MEM_CONFIG, 0);
  3049. WREG32(SH_MEM_APE1_BASE, 1);
  3050. WREG32(SH_MEM_APE1_LIMIT, 0);
  3051. WREG32(SH_MEM_BASES, 0);
  3052. /* SDMA GFX */
  3053. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3054. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  3055. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3056. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  3057. /* XXX SDMA RLC - todo */
  3058. }
  3059. WREG32(SRBM_GFX_CNTL, 0);
  3060. cik_pcie_gart_tlb_flush(rdev);
  3061. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3062. (unsigned)(rdev->mc.gtt_size >> 20),
  3063. (unsigned long long)rdev->gart.table_addr);
  3064. rdev->gart.ready = true;
  3065. return 0;
  3066. }
  3067. /**
  3068. * cik_pcie_gart_disable - gart disable
  3069. *
  3070. * @rdev: radeon_device pointer
  3071. *
  3072. * This disables all VM page table (CIK).
  3073. */
  3074. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  3075. {
  3076. /* Disable all tables */
  3077. WREG32(VM_CONTEXT0_CNTL, 0);
  3078. WREG32(VM_CONTEXT1_CNTL, 0);
  3079. /* Setup TLB control */
  3080. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3081. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3082. /* Setup L2 cache */
  3083. WREG32(VM_L2_CNTL,
  3084. ENABLE_L2_FRAGMENT_PROCESSING |
  3085. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3086. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3087. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3088. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3089. WREG32(VM_L2_CNTL2, 0);
  3090. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3091. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3092. radeon_gart_table_vram_unpin(rdev);
  3093. }
  3094. /**
  3095. * cik_pcie_gart_fini - vm fini callback
  3096. *
  3097. * @rdev: radeon_device pointer
  3098. *
  3099. * Tears down the driver GART/VM setup (CIK).
  3100. */
  3101. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  3102. {
  3103. cik_pcie_gart_disable(rdev);
  3104. radeon_gart_table_vram_free(rdev);
  3105. radeon_gart_fini(rdev);
  3106. }
  3107. /* vm parser */
  3108. /**
  3109. * cik_ib_parse - vm ib_parse callback
  3110. *
  3111. * @rdev: radeon_device pointer
  3112. * @ib: indirect buffer pointer
  3113. *
  3114. * CIK uses hw IB checking so this is a nop (CIK).
  3115. */
  3116. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3117. {
  3118. return 0;
  3119. }
  3120. /*
  3121. * vm
  3122. * VMID 0 is the physical GPU addresses as used by the kernel.
  3123. * VMIDs 1-15 are used for userspace clients and are handled
  3124. * by the radeon vm/hsa code.
  3125. */
  3126. /**
  3127. * cik_vm_init - cik vm init callback
  3128. *
  3129. * @rdev: radeon_device pointer
  3130. *
  3131. * Inits cik specific vm parameters (number of VMs, base of vram for
  3132. * VMIDs 1-15) (CIK).
  3133. * Returns 0 for success.
  3134. */
  3135. int cik_vm_init(struct radeon_device *rdev)
  3136. {
  3137. /* number of VMs */
  3138. rdev->vm_manager.nvm = 16;
  3139. /* base offset of vram pages */
  3140. if (rdev->flags & RADEON_IS_IGP) {
  3141. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  3142. tmp <<= 22;
  3143. rdev->vm_manager.vram_base_offset = tmp;
  3144. } else
  3145. rdev->vm_manager.vram_base_offset = 0;
  3146. return 0;
  3147. }
  3148. /**
  3149. * cik_vm_fini - cik vm fini callback
  3150. *
  3151. * @rdev: radeon_device pointer
  3152. *
  3153. * Tear down any asic specific VM setup (CIK).
  3154. */
  3155. void cik_vm_fini(struct radeon_device *rdev)
  3156. {
  3157. }
  3158. /**
  3159. * cik_vm_flush - cik vm flush using the CP
  3160. *
  3161. * @rdev: radeon_device pointer
  3162. *
  3163. * Update the page table base and flush the VM TLB
  3164. * using the CP (CIK).
  3165. */
  3166. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  3167. {
  3168. struct radeon_ring *ring = &rdev->ring[ridx];
  3169. if (vm == NULL)
  3170. return;
  3171. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3172. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3173. WRITE_DATA_DST_SEL(0)));
  3174. if (vm->id < 8) {
  3175. radeon_ring_write(ring,
  3176. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  3177. } else {
  3178. radeon_ring_write(ring,
  3179. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  3180. }
  3181. radeon_ring_write(ring, 0);
  3182. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  3183. /* update SH_MEM_* regs */
  3184. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3185. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3186. WRITE_DATA_DST_SEL(0)));
  3187. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3188. radeon_ring_write(ring, 0);
  3189. radeon_ring_write(ring, VMID(vm->id));
  3190. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  3191. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3192. WRITE_DATA_DST_SEL(0)));
  3193. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  3194. radeon_ring_write(ring, 0);
  3195. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  3196. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  3197. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  3198. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  3199. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3200. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3201. WRITE_DATA_DST_SEL(0)));
  3202. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3203. radeon_ring_write(ring, 0);
  3204. radeon_ring_write(ring, VMID(0));
  3205. /* HDP flush */
  3206. /* We should be using the WAIT_REG_MEM packet here like in
  3207. * cik_fence_ring_emit(), but it causes the CP to hang in this
  3208. * context...
  3209. */
  3210. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3211. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3212. WRITE_DATA_DST_SEL(0)));
  3213. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  3214. radeon_ring_write(ring, 0);
  3215. radeon_ring_write(ring, 0);
  3216. /* bits 0-15 are the VM contexts0-15 */
  3217. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3218. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3219. WRITE_DATA_DST_SEL(0)));
  3220. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  3221. radeon_ring_write(ring, 0);
  3222. radeon_ring_write(ring, 1 << vm->id);
  3223. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3224. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3225. radeon_ring_write(ring, 0x0);
  3226. }
  3227. /**
  3228. * cik_vm_set_page - update the page tables using sDMA
  3229. *
  3230. * @rdev: radeon_device pointer
  3231. * @ib: indirect buffer to fill with commands
  3232. * @pe: addr of the page entry
  3233. * @addr: dst addr to write into pe
  3234. * @count: number of page entries to update
  3235. * @incr: increase next addr by incr bytes
  3236. * @flags: access flags
  3237. *
  3238. * Update the page tables using CP or sDMA (CIK).
  3239. */
  3240. void cik_vm_set_page(struct radeon_device *rdev,
  3241. struct radeon_ib *ib,
  3242. uint64_t pe,
  3243. uint64_t addr, unsigned count,
  3244. uint32_t incr, uint32_t flags)
  3245. {
  3246. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  3247. uint64_t value;
  3248. unsigned ndw;
  3249. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  3250. /* CP */
  3251. while (count) {
  3252. ndw = 2 + count * 2;
  3253. if (ndw > 0x3FFE)
  3254. ndw = 0x3FFE;
  3255. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  3256. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  3257. WRITE_DATA_DST_SEL(1));
  3258. ib->ptr[ib->length_dw++] = pe;
  3259. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  3260. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  3261. if (flags & RADEON_VM_PAGE_SYSTEM) {
  3262. value = radeon_vm_map_gart(rdev, addr);
  3263. value &= 0xFFFFFFFFFFFFF000ULL;
  3264. } else if (flags & RADEON_VM_PAGE_VALID) {
  3265. value = addr;
  3266. } else {
  3267. value = 0;
  3268. }
  3269. addr += incr;
  3270. value |= r600_flags;
  3271. ib->ptr[ib->length_dw++] = value;
  3272. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  3273. }
  3274. }
  3275. } else {
  3276. /* DMA */
  3277. if (flags & RADEON_VM_PAGE_SYSTEM) {
  3278. while (count) {
  3279. ndw = count * 2;
  3280. if (ndw > 0xFFFFE)
  3281. ndw = 0xFFFFE;
  3282. /* for non-physically contiguous pages (system) */
  3283. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  3284. ib->ptr[ib->length_dw++] = pe;
  3285. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  3286. ib->ptr[ib->length_dw++] = ndw;
  3287. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  3288. if (flags & RADEON_VM_PAGE_SYSTEM) {
  3289. value = radeon_vm_map_gart(rdev, addr);
  3290. value &= 0xFFFFFFFFFFFFF000ULL;
  3291. } else if (flags & RADEON_VM_PAGE_VALID) {
  3292. value = addr;
  3293. } else {
  3294. value = 0;
  3295. }
  3296. addr += incr;
  3297. value |= r600_flags;
  3298. ib->ptr[ib->length_dw++] = value;
  3299. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  3300. }
  3301. }
  3302. } else {
  3303. while (count) {
  3304. ndw = count;
  3305. if (ndw > 0x7FFFF)
  3306. ndw = 0x7FFFF;
  3307. if (flags & RADEON_VM_PAGE_VALID)
  3308. value = addr;
  3309. else
  3310. value = 0;
  3311. /* for physically contiguous pages (vram) */
  3312. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  3313. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  3314. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  3315. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  3316. ib->ptr[ib->length_dw++] = 0;
  3317. ib->ptr[ib->length_dw++] = value; /* value */
  3318. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  3319. ib->ptr[ib->length_dw++] = incr; /* increment size */
  3320. ib->ptr[ib->length_dw++] = 0;
  3321. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  3322. pe += ndw * 8;
  3323. addr += ndw * incr;
  3324. count -= ndw;
  3325. }
  3326. }
  3327. while (ib->length_dw & 0x7)
  3328. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  3329. }
  3330. }
  3331. /**
  3332. * cik_dma_vm_flush - cik vm flush using sDMA
  3333. *
  3334. * @rdev: radeon_device pointer
  3335. *
  3336. * Update the page table base and flush the VM TLB
  3337. * using sDMA (CIK).
  3338. */
  3339. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  3340. {
  3341. struct radeon_ring *ring = &rdev->ring[ridx];
  3342. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  3343. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  3344. u32 ref_and_mask;
  3345. if (vm == NULL)
  3346. return;
  3347. if (ridx == R600_RING_TYPE_DMA_INDEX)
  3348. ref_and_mask = SDMA0;
  3349. else
  3350. ref_and_mask = SDMA1;
  3351. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3352. if (vm->id < 8) {
  3353. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  3354. } else {
  3355. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  3356. }
  3357. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  3358. /* update SH_MEM_* regs */
  3359. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3360. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3361. radeon_ring_write(ring, VMID(vm->id));
  3362. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3363. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  3364. radeon_ring_write(ring, 0);
  3365. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3366. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  3367. radeon_ring_write(ring, 0);
  3368. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3369. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  3370. radeon_ring_write(ring, 1);
  3371. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3372. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  3373. radeon_ring_write(ring, 0);
  3374. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3375. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3376. radeon_ring_write(ring, VMID(0));
  3377. /* flush HDP */
  3378. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  3379. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  3380. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  3381. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  3382. radeon_ring_write(ring, ref_and_mask); /* MASK */
  3383. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  3384. /* flush TLB */
  3385. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3386. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  3387. radeon_ring_write(ring, 1 << vm->id);
  3388. }
  3389. /*
  3390. * RLC
  3391. * The RLC is a multi-purpose microengine that handles a
  3392. * variety of functions, the most important of which is
  3393. * the interrupt controller.
  3394. */
  3395. /**
  3396. * cik_rlc_stop - stop the RLC ME
  3397. *
  3398. * @rdev: radeon_device pointer
  3399. *
  3400. * Halt the RLC ME (MicroEngine) (CIK).
  3401. */
  3402. static void cik_rlc_stop(struct radeon_device *rdev)
  3403. {
  3404. int i, j, k;
  3405. u32 mask, tmp;
  3406. tmp = RREG32(CP_INT_CNTL_RING0);
  3407. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3408. WREG32(CP_INT_CNTL_RING0, tmp);
  3409. RREG32(CB_CGTT_SCLK_CTRL);
  3410. RREG32(CB_CGTT_SCLK_CTRL);
  3411. RREG32(CB_CGTT_SCLK_CTRL);
  3412. RREG32(CB_CGTT_SCLK_CTRL);
  3413. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3414. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  3415. WREG32(RLC_CNTL, 0);
  3416. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3417. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3418. cik_select_se_sh(rdev, i, j);
  3419. for (k = 0; k < rdev->usec_timeout; k++) {
  3420. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  3421. break;
  3422. udelay(1);
  3423. }
  3424. }
  3425. }
  3426. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3427. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  3428. for (k = 0; k < rdev->usec_timeout; k++) {
  3429. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3430. break;
  3431. udelay(1);
  3432. }
  3433. }
  3434. /**
  3435. * cik_rlc_start - start the RLC ME
  3436. *
  3437. * @rdev: radeon_device pointer
  3438. *
  3439. * Unhalt the RLC ME (MicroEngine) (CIK).
  3440. */
  3441. static void cik_rlc_start(struct radeon_device *rdev)
  3442. {
  3443. u32 tmp;
  3444. WREG32(RLC_CNTL, RLC_ENABLE);
  3445. tmp = RREG32(CP_INT_CNTL_RING0);
  3446. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3447. WREG32(CP_INT_CNTL_RING0, tmp);
  3448. udelay(50);
  3449. }
  3450. /**
  3451. * cik_rlc_resume - setup the RLC hw
  3452. *
  3453. * @rdev: radeon_device pointer
  3454. *
  3455. * Initialize the RLC registers, load the ucode,
  3456. * and start the RLC (CIK).
  3457. * Returns 0 for success, -EINVAL if the ucode is not available.
  3458. */
  3459. static int cik_rlc_resume(struct radeon_device *rdev)
  3460. {
  3461. u32 i, size;
  3462. u32 clear_state_info[3];
  3463. const __be32 *fw_data;
  3464. if (!rdev->rlc_fw)
  3465. return -EINVAL;
  3466. switch (rdev->family) {
  3467. case CHIP_BONAIRE:
  3468. default:
  3469. size = BONAIRE_RLC_UCODE_SIZE;
  3470. break;
  3471. case CHIP_KAVERI:
  3472. size = KV_RLC_UCODE_SIZE;
  3473. break;
  3474. case CHIP_KABINI:
  3475. size = KB_RLC_UCODE_SIZE;
  3476. break;
  3477. }
  3478. cik_rlc_stop(rdev);
  3479. WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
  3480. RREG32(GRBM_SOFT_RESET);
  3481. udelay(50);
  3482. WREG32(GRBM_SOFT_RESET, 0);
  3483. RREG32(GRBM_SOFT_RESET);
  3484. udelay(50);
  3485. WREG32(RLC_LB_CNTR_INIT, 0);
  3486. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  3487. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3488. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  3489. WREG32(RLC_LB_PARAMS, 0x00600408);
  3490. WREG32(RLC_LB_CNTL, 0x80000004);
  3491. WREG32(RLC_MC_CNTL, 0);
  3492. WREG32(RLC_UCODE_CNTL, 0);
  3493. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3494. WREG32(RLC_GPM_UCODE_ADDR, 0);
  3495. for (i = 0; i < size; i++)
  3496. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  3497. WREG32(RLC_GPM_UCODE_ADDR, 0);
  3498. /* XXX */
  3499. clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
  3500. clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
  3501. clear_state_info[2] = 0;//cik_default_size;
  3502. WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
  3503. for (i = 0; i < 3; i++)
  3504. WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
  3505. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  3506. cik_rlc_start(rdev);
  3507. return 0;
  3508. }
  3509. /*
  3510. * Interrupts
  3511. * Starting with r6xx, interrupts are handled via a ring buffer.
  3512. * Ring buffers are areas of GPU accessible memory that the GPU
  3513. * writes interrupt vectors into and the host reads vectors out of.
  3514. * There is a rptr (read pointer) that determines where the
  3515. * host is currently reading, and a wptr (write pointer)
  3516. * which determines where the GPU has written. When the
  3517. * pointers are equal, the ring is idle. When the GPU
  3518. * writes vectors to the ring buffer, it increments the
  3519. * wptr. When there is an interrupt, the host then starts
  3520. * fetching commands and processing them until the pointers are
  3521. * equal again at which point it updates the rptr.
  3522. */
  3523. /**
  3524. * cik_enable_interrupts - Enable the interrupt ring buffer
  3525. *
  3526. * @rdev: radeon_device pointer
  3527. *
  3528. * Enable the interrupt ring buffer (CIK).
  3529. */
  3530. static void cik_enable_interrupts(struct radeon_device *rdev)
  3531. {
  3532. u32 ih_cntl = RREG32(IH_CNTL);
  3533. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3534. ih_cntl |= ENABLE_INTR;
  3535. ih_rb_cntl |= IH_RB_ENABLE;
  3536. WREG32(IH_CNTL, ih_cntl);
  3537. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3538. rdev->ih.enabled = true;
  3539. }
  3540. /**
  3541. * cik_disable_interrupts - Disable the interrupt ring buffer
  3542. *
  3543. * @rdev: radeon_device pointer
  3544. *
  3545. * Disable the interrupt ring buffer (CIK).
  3546. */
  3547. static void cik_disable_interrupts(struct radeon_device *rdev)
  3548. {
  3549. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3550. u32 ih_cntl = RREG32(IH_CNTL);
  3551. ih_rb_cntl &= ~IH_RB_ENABLE;
  3552. ih_cntl &= ~ENABLE_INTR;
  3553. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3554. WREG32(IH_CNTL, ih_cntl);
  3555. /* set rptr, wptr to 0 */
  3556. WREG32(IH_RB_RPTR, 0);
  3557. WREG32(IH_RB_WPTR, 0);
  3558. rdev->ih.enabled = false;
  3559. rdev->ih.rptr = 0;
  3560. }
  3561. /**
  3562. * cik_disable_interrupt_state - Disable all interrupt sources
  3563. *
  3564. * @rdev: radeon_device pointer
  3565. *
  3566. * Clear all interrupt enable bits used by the driver (CIK).
  3567. */
  3568. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  3569. {
  3570. u32 tmp;
  3571. /* gfx ring */
  3572. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3573. /* sdma */
  3574. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3575. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3576. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3577. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3578. /* compute queues */
  3579. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  3580. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  3581. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  3582. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  3583. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  3584. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  3585. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  3586. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  3587. /* grbm */
  3588. WREG32(GRBM_INT_CNTL, 0);
  3589. /* vline/vblank, etc. */
  3590. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3591. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3592. if (rdev->num_crtc >= 4) {
  3593. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3594. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3595. }
  3596. if (rdev->num_crtc >= 6) {
  3597. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3598. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3599. }
  3600. /* dac hotplug */
  3601. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  3602. /* digital hotplug */
  3603. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3604. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3605. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3606. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3607. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3608. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3609. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3610. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3611. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3612. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3613. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3614. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3615. }
  3616. /**
  3617. * cik_irq_init - init and enable the interrupt ring
  3618. *
  3619. * @rdev: radeon_device pointer
  3620. *
  3621. * Allocate a ring buffer for the interrupt controller,
  3622. * enable the RLC, disable interrupts, enable the IH
  3623. * ring buffer and enable it (CIK).
  3624. * Called at device load and reume.
  3625. * Returns 0 for success, errors for failure.
  3626. */
  3627. static int cik_irq_init(struct radeon_device *rdev)
  3628. {
  3629. int ret = 0;
  3630. int rb_bufsz;
  3631. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3632. /* allocate ring */
  3633. ret = r600_ih_ring_alloc(rdev);
  3634. if (ret)
  3635. return ret;
  3636. /* disable irqs */
  3637. cik_disable_interrupts(rdev);
  3638. /* init rlc */
  3639. ret = cik_rlc_resume(rdev);
  3640. if (ret) {
  3641. r600_ih_ring_fini(rdev);
  3642. return ret;
  3643. }
  3644. /* setup interrupt control */
  3645. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  3646. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3647. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3648. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3649. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3650. */
  3651. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3652. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3653. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3654. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3655. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3656. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3657. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3658. IH_WPTR_OVERFLOW_CLEAR |
  3659. (rb_bufsz << 1));
  3660. if (rdev->wb.enabled)
  3661. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3662. /* set the writeback address whether it's enabled or not */
  3663. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3664. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3665. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3666. /* set rptr, wptr to 0 */
  3667. WREG32(IH_RB_RPTR, 0);
  3668. WREG32(IH_RB_WPTR, 0);
  3669. /* Default settings for IH_CNTL (disabled at first) */
  3670. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3671. /* RPTR_REARM only works if msi's are enabled */
  3672. if (rdev->msi_enabled)
  3673. ih_cntl |= RPTR_REARM;
  3674. WREG32(IH_CNTL, ih_cntl);
  3675. /* force the active interrupt state to all disabled */
  3676. cik_disable_interrupt_state(rdev);
  3677. pci_set_master(rdev->pdev);
  3678. /* enable irqs */
  3679. cik_enable_interrupts(rdev);
  3680. return ret;
  3681. }
  3682. /**
  3683. * cik_irq_set - enable/disable interrupt sources
  3684. *
  3685. * @rdev: radeon_device pointer
  3686. *
  3687. * Enable interrupt sources on the GPU (vblanks, hpd,
  3688. * etc.) (CIK).
  3689. * Returns 0 for success, errors for failure.
  3690. */
  3691. int cik_irq_set(struct radeon_device *rdev)
  3692. {
  3693. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  3694. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  3695. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3696. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3697. u32 grbm_int_cntl = 0;
  3698. u32 dma_cntl, dma_cntl1;
  3699. if (!rdev->irq.installed) {
  3700. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3701. return -EINVAL;
  3702. }
  3703. /* don't enable anything if the ih is disabled */
  3704. if (!rdev->ih.enabled) {
  3705. cik_disable_interrupts(rdev);
  3706. /* force the active interrupt state to all disabled */
  3707. cik_disable_interrupt_state(rdev);
  3708. return 0;
  3709. }
  3710. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3711. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3712. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3713. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3714. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3715. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3716. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3717. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3718. /* enable CP interrupts on all rings */
  3719. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3720. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  3721. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3722. }
  3723. /* TODO: compute queues! */
  3724. /* CP_ME[1-2]_PIPE[0-3]_INT_CNTL */
  3725. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3726. DRM_DEBUG("cik_irq_set: sw int dma\n");
  3727. dma_cntl |= TRAP_ENABLE;
  3728. }
  3729. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3730. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  3731. dma_cntl1 |= TRAP_ENABLE;
  3732. }
  3733. if (rdev->irq.crtc_vblank_int[0] ||
  3734. atomic_read(&rdev->irq.pflip[0])) {
  3735. DRM_DEBUG("cik_irq_set: vblank 0\n");
  3736. crtc1 |= VBLANK_INTERRUPT_MASK;
  3737. }
  3738. if (rdev->irq.crtc_vblank_int[1] ||
  3739. atomic_read(&rdev->irq.pflip[1])) {
  3740. DRM_DEBUG("cik_irq_set: vblank 1\n");
  3741. crtc2 |= VBLANK_INTERRUPT_MASK;
  3742. }
  3743. if (rdev->irq.crtc_vblank_int[2] ||
  3744. atomic_read(&rdev->irq.pflip[2])) {
  3745. DRM_DEBUG("cik_irq_set: vblank 2\n");
  3746. crtc3 |= VBLANK_INTERRUPT_MASK;
  3747. }
  3748. if (rdev->irq.crtc_vblank_int[3] ||
  3749. atomic_read(&rdev->irq.pflip[3])) {
  3750. DRM_DEBUG("cik_irq_set: vblank 3\n");
  3751. crtc4 |= VBLANK_INTERRUPT_MASK;
  3752. }
  3753. if (rdev->irq.crtc_vblank_int[4] ||
  3754. atomic_read(&rdev->irq.pflip[4])) {
  3755. DRM_DEBUG("cik_irq_set: vblank 4\n");
  3756. crtc5 |= VBLANK_INTERRUPT_MASK;
  3757. }
  3758. if (rdev->irq.crtc_vblank_int[5] ||
  3759. atomic_read(&rdev->irq.pflip[5])) {
  3760. DRM_DEBUG("cik_irq_set: vblank 5\n");
  3761. crtc6 |= VBLANK_INTERRUPT_MASK;
  3762. }
  3763. if (rdev->irq.hpd[0]) {
  3764. DRM_DEBUG("cik_irq_set: hpd 1\n");
  3765. hpd1 |= DC_HPDx_INT_EN;
  3766. }
  3767. if (rdev->irq.hpd[1]) {
  3768. DRM_DEBUG("cik_irq_set: hpd 2\n");
  3769. hpd2 |= DC_HPDx_INT_EN;
  3770. }
  3771. if (rdev->irq.hpd[2]) {
  3772. DRM_DEBUG("cik_irq_set: hpd 3\n");
  3773. hpd3 |= DC_HPDx_INT_EN;
  3774. }
  3775. if (rdev->irq.hpd[3]) {
  3776. DRM_DEBUG("cik_irq_set: hpd 4\n");
  3777. hpd4 |= DC_HPDx_INT_EN;
  3778. }
  3779. if (rdev->irq.hpd[4]) {
  3780. DRM_DEBUG("cik_irq_set: hpd 5\n");
  3781. hpd5 |= DC_HPDx_INT_EN;
  3782. }
  3783. if (rdev->irq.hpd[5]) {
  3784. DRM_DEBUG("cik_irq_set: hpd 6\n");
  3785. hpd6 |= DC_HPDx_INT_EN;
  3786. }
  3787. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3788. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  3789. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  3790. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3791. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3792. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3793. if (rdev->num_crtc >= 4) {
  3794. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3795. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3796. }
  3797. if (rdev->num_crtc >= 6) {
  3798. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3799. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3800. }
  3801. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3802. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3803. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3804. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3805. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3806. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3807. return 0;
  3808. }
  3809. /**
  3810. * cik_irq_ack - ack interrupt sources
  3811. *
  3812. * @rdev: radeon_device pointer
  3813. *
  3814. * Ack interrupt sources on the GPU (vblanks, hpd,
  3815. * etc.) (CIK). Certain interrupts sources are sw
  3816. * generated and do not require an explicit ack.
  3817. */
  3818. static inline void cik_irq_ack(struct radeon_device *rdev)
  3819. {
  3820. u32 tmp;
  3821. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3822. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3823. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3824. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3825. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3826. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3827. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  3828. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  3829. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3830. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  3831. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3832. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3833. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3834. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3835. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3836. if (rdev->num_crtc >= 4) {
  3837. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3838. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3839. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3840. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3841. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3842. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3843. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3844. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3845. }
  3846. if (rdev->num_crtc >= 6) {
  3847. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3848. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3849. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3850. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3851. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3852. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3853. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3854. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3855. }
  3856. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  3857. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3858. tmp |= DC_HPDx_INT_ACK;
  3859. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3860. }
  3861. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  3862. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3863. tmp |= DC_HPDx_INT_ACK;
  3864. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3865. }
  3866. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3867. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3868. tmp |= DC_HPDx_INT_ACK;
  3869. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3870. }
  3871. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3872. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3873. tmp |= DC_HPDx_INT_ACK;
  3874. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3875. }
  3876. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3877. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3878. tmp |= DC_HPDx_INT_ACK;
  3879. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3880. }
  3881. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3882. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3883. tmp |= DC_HPDx_INT_ACK;
  3884. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3885. }
  3886. }
  3887. /**
  3888. * cik_irq_disable - disable interrupts
  3889. *
  3890. * @rdev: radeon_device pointer
  3891. *
  3892. * Disable interrupts on the hw (CIK).
  3893. */
  3894. static void cik_irq_disable(struct radeon_device *rdev)
  3895. {
  3896. cik_disable_interrupts(rdev);
  3897. /* Wait and acknowledge irq */
  3898. mdelay(1);
  3899. cik_irq_ack(rdev);
  3900. cik_disable_interrupt_state(rdev);
  3901. }
  3902. /**
  3903. * cik_irq_disable - disable interrupts for suspend
  3904. *
  3905. * @rdev: radeon_device pointer
  3906. *
  3907. * Disable interrupts and stop the RLC (CIK).
  3908. * Used for suspend.
  3909. */
  3910. static void cik_irq_suspend(struct radeon_device *rdev)
  3911. {
  3912. cik_irq_disable(rdev);
  3913. cik_rlc_stop(rdev);
  3914. }
  3915. /**
  3916. * cik_irq_fini - tear down interrupt support
  3917. *
  3918. * @rdev: radeon_device pointer
  3919. *
  3920. * Disable interrupts on the hw and free the IH ring
  3921. * buffer (CIK).
  3922. * Used for driver unload.
  3923. */
  3924. static void cik_irq_fini(struct radeon_device *rdev)
  3925. {
  3926. cik_irq_suspend(rdev);
  3927. r600_ih_ring_fini(rdev);
  3928. }
  3929. /**
  3930. * cik_get_ih_wptr - get the IH ring buffer wptr
  3931. *
  3932. * @rdev: radeon_device pointer
  3933. *
  3934. * Get the IH ring buffer wptr from either the register
  3935. * or the writeback memory buffer (CIK). Also check for
  3936. * ring buffer overflow and deal with it.
  3937. * Used by cik_irq_process().
  3938. * Returns the value of the wptr.
  3939. */
  3940. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  3941. {
  3942. u32 wptr, tmp;
  3943. if (rdev->wb.enabled)
  3944. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3945. else
  3946. wptr = RREG32(IH_RB_WPTR);
  3947. if (wptr & RB_OVERFLOW) {
  3948. /* When a ring buffer overflow happen start parsing interrupt
  3949. * from the last not overwritten vector (wptr + 16). Hopefully
  3950. * this should allow us to catchup.
  3951. */
  3952. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3953. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3954. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3955. tmp = RREG32(IH_RB_CNTL);
  3956. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3957. WREG32(IH_RB_CNTL, tmp);
  3958. }
  3959. return (wptr & rdev->ih.ptr_mask);
  3960. }
  3961. /* CIK IV Ring
  3962. * Each IV ring entry is 128 bits:
  3963. * [7:0] - interrupt source id
  3964. * [31:8] - reserved
  3965. * [59:32] - interrupt source data
  3966. * [63:60] - reserved
  3967. * [71:64] - RINGID
  3968. * CP:
  3969. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  3970. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  3971. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  3972. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  3973. * PIPE_ID - ME0 0=3D
  3974. * - ME1&2 compute dispatcher (4 pipes each)
  3975. * SDMA:
  3976. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  3977. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  3978. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  3979. * [79:72] - VMID
  3980. * [95:80] - PASID
  3981. * [127:96] - reserved
  3982. */
  3983. /**
  3984. * cik_irq_process - interrupt handler
  3985. *
  3986. * @rdev: radeon_device pointer
  3987. *
  3988. * Interrupt hander (CIK). Walk the IH ring,
  3989. * ack interrupts and schedule work to handle
  3990. * interrupt events.
  3991. * Returns irq process return code.
  3992. */
  3993. int cik_irq_process(struct radeon_device *rdev)
  3994. {
  3995. u32 wptr;
  3996. u32 rptr;
  3997. u32 src_id, src_data, ring_id;
  3998. u8 me_id, pipe_id, queue_id;
  3999. u32 ring_index;
  4000. bool queue_hotplug = false;
  4001. bool queue_reset = false;
  4002. if (!rdev->ih.enabled || rdev->shutdown)
  4003. return IRQ_NONE;
  4004. wptr = cik_get_ih_wptr(rdev);
  4005. restart_ih:
  4006. /* is somebody else already processing irqs? */
  4007. if (atomic_xchg(&rdev->ih.lock, 1))
  4008. return IRQ_NONE;
  4009. rptr = rdev->ih.rptr;
  4010. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  4011. /* Order reading of wptr vs. reading of IH ring data */
  4012. rmb();
  4013. /* display interrupts */
  4014. cik_irq_ack(rdev);
  4015. while (rptr != wptr) {
  4016. /* wptr/rptr are in bytes! */
  4017. ring_index = rptr / 4;
  4018. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  4019. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  4020. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  4021. switch (src_id) {
  4022. case 1: /* D1 vblank/vline */
  4023. switch (src_data) {
  4024. case 0: /* D1 vblank */
  4025. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  4026. if (rdev->irq.crtc_vblank_int[0]) {
  4027. drm_handle_vblank(rdev->ddev, 0);
  4028. rdev->pm.vblank_sync = true;
  4029. wake_up(&rdev->irq.vblank_queue);
  4030. }
  4031. if (atomic_read(&rdev->irq.pflip[0]))
  4032. radeon_crtc_handle_flip(rdev, 0);
  4033. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  4034. DRM_DEBUG("IH: D1 vblank\n");
  4035. }
  4036. break;
  4037. case 1: /* D1 vline */
  4038. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  4039. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  4040. DRM_DEBUG("IH: D1 vline\n");
  4041. }
  4042. break;
  4043. default:
  4044. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4045. break;
  4046. }
  4047. break;
  4048. case 2: /* D2 vblank/vline */
  4049. switch (src_data) {
  4050. case 0: /* D2 vblank */
  4051. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  4052. if (rdev->irq.crtc_vblank_int[1]) {
  4053. drm_handle_vblank(rdev->ddev, 1);
  4054. rdev->pm.vblank_sync = true;
  4055. wake_up(&rdev->irq.vblank_queue);
  4056. }
  4057. if (atomic_read(&rdev->irq.pflip[1]))
  4058. radeon_crtc_handle_flip(rdev, 1);
  4059. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  4060. DRM_DEBUG("IH: D2 vblank\n");
  4061. }
  4062. break;
  4063. case 1: /* D2 vline */
  4064. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  4065. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  4066. DRM_DEBUG("IH: D2 vline\n");
  4067. }
  4068. break;
  4069. default:
  4070. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4071. break;
  4072. }
  4073. break;
  4074. case 3: /* D3 vblank/vline */
  4075. switch (src_data) {
  4076. case 0: /* D3 vblank */
  4077. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  4078. if (rdev->irq.crtc_vblank_int[2]) {
  4079. drm_handle_vblank(rdev->ddev, 2);
  4080. rdev->pm.vblank_sync = true;
  4081. wake_up(&rdev->irq.vblank_queue);
  4082. }
  4083. if (atomic_read(&rdev->irq.pflip[2]))
  4084. radeon_crtc_handle_flip(rdev, 2);
  4085. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  4086. DRM_DEBUG("IH: D3 vblank\n");
  4087. }
  4088. break;
  4089. case 1: /* D3 vline */
  4090. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  4091. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  4092. DRM_DEBUG("IH: D3 vline\n");
  4093. }
  4094. break;
  4095. default:
  4096. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4097. break;
  4098. }
  4099. break;
  4100. case 4: /* D4 vblank/vline */
  4101. switch (src_data) {
  4102. case 0: /* D4 vblank */
  4103. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  4104. if (rdev->irq.crtc_vblank_int[3]) {
  4105. drm_handle_vblank(rdev->ddev, 3);
  4106. rdev->pm.vblank_sync = true;
  4107. wake_up(&rdev->irq.vblank_queue);
  4108. }
  4109. if (atomic_read(&rdev->irq.pflip[3]))
  4110. radeon_crtc_handle_flip(rdev, 3);
  4111. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  4112. DRM_DEBUG("IH: D4 vblank\n");
  4113. }
  4114. break;
  4115. case 1: /* D4 vline */
  4116. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  4117. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  4118. DRM_DEBUG("IH: D4 vline\n");
  4119. }
  4120. break;
  4121. default:
  4122. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4123. break;
  4124. }
  4125. break;
  4126. case 5: /* D5 vblank/vline */
  4127. switch (src_data) {
  4128. case 0: /* D5 vblank */
  4129. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  4130. if (rdev->irq.crtc_vblank_int[4]) {
  4131. drm_handle_vblank(rdev->ddev, 4);
  4132. rdev->pm.vblank_sync = true;
  4133. wake_up(&rdev->irq.vblank_queue);
  4134. }
  4135. if (atomic_read(&rdev->irq.pflip[4]))
  4136. radeon_crtc_handle_flip(rdev, 4);
  4137. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  4138. DRM_DEBUG("IH: D5 vblank\n");
  4139. }
  4140. break;
  4141. case 1: /* D5 vline */
  4142. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  4143. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  4144. DRM_DEBUG("IH: D5 vline\n");
  4145. }
  4146. break;
  4147. default:
  4148. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4149. break;
  4150. }
  4151. break;
  4152. case 6: /* D6 vblank/vline */
  4153. switch (src_data) {
  4154. case 0: /* D6 vblank */
  4155. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  4156. if (rdev->irq.crtc_vblank_int[5]) {
  4157. drm_handle_vblank(rdev->ddev, 5);
  4158. rdev->pm.vblank_sync = true;
  4159. wake_up(&rdev->irq.vblank_queue);
  4160. }
  4161. if (atomic_read(&rdev->irq.pflip[5]))
  4162. radeon_crtc_handle_flip(rdev, 5);
  4163. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  4164. DRM_DEBUG("IH: D6 vblank\n");
  4165. }
  4166. break;
  4167. case 1: /* D6 vline */
  4168. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  4169. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  4170. DRM_DEBUG("IH: D6 vline\n");
  4171. }
  4172. break;
  4173. default:
  4174. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4175. break;
  4176. }
  4177. break;
  4178. case 42: /* HPD hotplug */
  4179. switch (src_data) {
  4180. case 0:
  4181. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  4182. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  4183. queue_hotplug = true;
  4184. DRM_DEBUG("IH: HPD1\n");
  4185. }
  4186. break;
  4187. case 1:
  4188. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  4189. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  4190. queue_hotplug = true;
  4191. DRM_DEBUG("IH: HPD2\n");
  4192. }
  4193. break;
  4194. case 2:
  4195. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4196. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  4197. queue_hotplug = true;
  4198. DRM_DEBUG("IH: HPD3\n");
  4199. }
  4200. break;
  4201. case 3:
  4202. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4203. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  4204. queue_hotplug = true;
  4205. DRM_DEBUG("IH: HPD4\n");
  4206. }
  4207. break;
  4208. case 4:
  4209. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4210. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  4211. queue_hotplug = true;
  4212. DRM_DEBUG("IH: HPD5\n");
  4213. }
  4214. break;
  4215. case 5:
  4216. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4217. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  4218. queue_hotplug = true;
  4219. DRM_DEBUG("IH: HPD6\n");
  4220. }
  4221. break;
  4222. default:
  4223. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4224. break;
  4225. }
  4226. break;
  4227. case 146:
  4228. case 147:
  4229. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  4230. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4231. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4232. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4233. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4234. /* reset addr and status */
  4235. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  4236. break;
  4237. case 176: /* GFX RB CP_INT */
  4238. case 177: /* GFX IB CP_INT */
  4239. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4240. break;
  4241. case 181: /* CP EOP event */
  4242. DRM_DEBUG("IH: CP EOP\n");
  4243. /* XXX check the bitfield order! */
  4244. me_id = (ring_id & 0x60) >> 5;
  4245. pipe_id = (ring_id & 0x18) >> 3;
  4246. queue_id = (ring_id & 0x7) >> 0;
  4247. switch (me_id) {
  4248. case 0:
  4249. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4250. break;
  4251. case 1:
  4252. /* XXX compute */
  4253. break;
  4254. case 2:
  4255. /* XXX compute */
  4256. break;
  4257. }
  4258. break;
  4259. case 184: /* CP Privileged reg access */
  4260. DRM_ERROR("Illegal register access in command stream\n");
  4261. /* XXX check the bitfield order! */
  4262. me_id = (ring_id & 0x60) >> 5;
  4263. pipe_id = (ring_id & 0x18) >> 3;
  4264. queue_id = (ring_id & 0x7) >> 0;
  4265. switch (me_id) {
  4266. case 0:
  4267. /* This results in a full GPU reset, but all we need to do is soft
  4268. * reset the CP for gfx
  4269. */
  4270. queue_reset = true;
  4271. break;
  4272. case 1:
  4273. /* XXX compute */
  4274. break;
  4275. case 2:
  4276. /* XXX compute */
  4277. break;
  4278. }
  4279. break;
  4280. case 185: /* CP Privileged inst */
  4281. DRM_ERROR("Illegal instruction in command stream\n");
  4282. /* XXX check the bitfield order! */
  4283. me_id = (ring_id & 0x60) >> 5;
  4284. pipe_id = (ring_id & 0x18) >> 3;
  4285. queue_id = (ring_id & 0x7) >> 0;
  4286. switch (me_id) {
  4287. case 0:
  4288. /* This results in a full GPU reset, but all we need to do is soft
  4289. * reset the CP for gfx
  4290. */
  4291. queue_reset = true;
  4292. break;
  4293. case 1:
  4294. /* XXX compute */
  4295. break;
  4296. case 2:
  4297. /* XXX compute */
  4298. break;
  4299. }
  4300. break;
  4301. case 224: /* SDMA trap event */
  4302. /* XXX check the bitfield order! */
  4303. me_id = (ring_id & 0x3) >> 0;
  4304. queue_id = (ring_id & 0xc) >> 2;
  4305. DRM_DEBUG("IH: SDMA trap\n");
  4306. switch (me_id) {
  4307. case 0:
  4308. switch (queue_id) {
  4309. case 0:
  4310. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4311. break;
  4312. case 1:
  4313. /* XXX compute */
  4314. break;
  4315. case 2:
  4316. /* XXX compute */
  4317. break;
  4318. }
  4319. break;
  4320. case 1:
  4321. switch (queue_id) {
  4322. case 0:
  4323. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  4324. break;
  4325. case 1:
  4326. /* XXX compute */
  4327. break;
  4328. case 2:
  4329. /* XXX compute */
  4330. break;
  4331. }
  4332. break;
  4333. }
  4334. break;
  4335. case 241: /* SDMA Privileged inst */
  4336. case 247: /* SDMA Privileged inst */
  4337. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  4338. /* XXX check the bitfield order! */
  4339. me_id = (ring_id & 0x3) >> 0;
  4340. queue_id = (ring_id & 0xc) >> 2;
  4341. switch (me_id) {
  4342. case 0:
  4343. switch (queue_id) {
  4344. case 0:
  4345. queue_reset = true;
  4346. break;
  4347. case 1:
  4348. /* XXX compute */
  4349. queue_reset = true;
  4350. break;
  4351. case 2:
  4352. /* XXX compute */
  4353. queue_reset = true;
  4354. break;
  4355. }
  4356. break;
  4357. case 1:
  4358. switch (queue_id) {
  4359. case 0:
  4360. queue_reset = true;
  4361. break;
  4362. case 1:
  4363. /* XXX compute */
  4364. queue_reset = true;
  4365. break;
  4366. case 2:
  4367. /* XXX compute */
  4368. queue_reset = true;
  4369. break;
  4370. }
  4371. break;
  4372. }
  4373. break;
  4374. case 233: /* GUI IDLE */
  4375. DRM_DEBUG("IH: GUI idle\n");
  4376. break;
  4377. default:
  4378. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4379. break;
  4380. }
  4381. /* wptr/rptr are in bytes! */
  4382. rptr += 16;
  4383. rptr &= rdev->ih.ptr_mask;
  4384. }
  4385. if (queue_hotplug)
  4386. schedule_work(&rdev->hotplug_work);
  4387. if (queue_reset)
  4388. schedule_work(&rdev->reset_work);
  4389. rdev->ih.rptr = rptr;
  4390. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4391. atomic_set(&rdev->ih.lock, 0);
  4392. /* make sure wptr hasn't changed while processing */
  4393. wptr = cik_get_ih_wptr(rdev);
  4394. if (wptr != rptr)
  4395. goto restart_ih;
  4396. return IRQ_HANDLED;
  4397. }
  4398. /*
  4399. * startup/shutdown callbacks
  4400. */
  4401. /**
  4402. * cik_startup - program the asic to a functional state
  4403. *
  4404. * @rdev: radeon_device pointer
  4405. *
  4406. * Programs the asic to a functional state (CIK).
  4407. * Called by cik_init() and cik_resume().
  4408. * Returns 0 for success, error for failure.
  4409. */
  4410. static int cik_startup(struct radeon_device *rdev)
  4411. {
  4412. struct radeon_ring *ring;
  4413. int r;
  4414. if (rdev->flags & RADEON_IS_IGP) {
  4415. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  4416. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  4417. r = cik_init_microcode(rdev);
  4418. if (r) {
  4419. DRM_ERROR("Failed to load firmware!\n");
  4420. return r;
  4421. }
  4422. }
  4423. } else {
  4424. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  4425. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  4426. !rdev->mc_fw) {
  4427. r = cik_init_microcode(rdev);
  4428. if (r) {
  4429. DRM_ERROR("Failed to load firmware!\n");
  4430. return r;
  4431. }
  4432. }
  4433. r = ci_mc_load_microcode(rdev);
  4434. if (r) {
  4435. DRM_ERROR("Failed to load MC firmware!\n");
  4436. return r;
  4437. }
  4438. }
  4439. r = r600_vram_scratch_init(rdev);
  4440. if (r)
  4441. return r;
  4442. cik_mc_program(rdev);
  4443. r = cik_pcie_gart_enable(rdev);
  4444. if (r)
  4445. return r;
  4446. cik_gpu_init(rdev);
  4447. /* allocate rlc buffers */
  4448. r = si_rlc_init(rdev);
  4449. if (r) {
  4450. DRM_ERROR("Failed to init rlc BOs!\n");
  4451. return r;
  4452. }
  4453. /* allocate wb buffer */
  4454. r = radeon_wb_init(rdev);
  4455. if (r)
  4456. return r;
  4457. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4458. if (r) {
  4459. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  4460. return r;
  4461. }
  4462. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  4463. if (r) {
  4464. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  4465. return r;
  4466. }
  4467. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  4468. if (r) {
  4469. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  4470. return r;
  4471. }
  4472. /* Enable IRQ */
  4473. if (!rdev->irq.installed) {
  4474. r = radeon_irq_kms_init(rdev);
  4475. if (r)
  4476. return r;
  4477. }
  4478. r = cik_irq_init(rdev);
  4479. if (r) {
  4480. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  4481. radeon_irq_kms_fini(rdev);
  4482. return r;
  4483. }
  4484. cik_irq_set(rdev);
  4485. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4486. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  4487. CP_RB0_RPTR, CP_RB0_WPTR,
  4488. 0, 0xfffff, RADEON_CP_PACKET2);
  4489. if (r)
  4490. return r;
  4491. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4492. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  4493. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  4494. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  4495. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  4496. if (r)
  4497. return r;
  4498. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4499. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  4500. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  4501. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  4502. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  4503. if (r)
  4504. return r;
  4505. r = cik_cp_resume(rdev);
  4506. if (r)
  4507. return r;
  4508. r = cik_sdma_resume(rdev);
  4509. if (r)
  4510. return r;
  4511. r = radeon_ib_pool_init(rdev);
  4512. if (r) {
  4513. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  4514. return r;
  4515. }
  4516. r = radeon_vm_manager_init(rdev);
  4517. if (r) {
  4518. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  4519. return r;
  4520. }
  4521. return 0;
  4522. }
  4523. /**
  4524. * cik_resume - resume the asic to a functional state
  4525. *
  4526. * @rdev: radeon_device pointer
  4527. *
  4528. * Programs the asic to a functional state (CIK).
  4529. * Called at resume.
  4530. * Returns 0 for success, error for failure.
  4531. */
  4532. int cik_resume(struct radeon_device *rdev)
  4533. {
  4534. int r;
  4535. /* post card */
  4536. atom_asic_init(rdev->mode_info.atom_context);
  4537. rdev->accel_working = true;
  4538. r = cik_startup(rdev);
  4539. if (r) {
  4540. DRM_ERROR("cik startup failed on resume\n");
  4541. rdev->accel_working = false;
  4542. return r;
  4543. }
  4544. return r;
  4545. }
  4546. /**
  4547. * cik_suspend - suspend the asic
  4548. *
  4549. * @rdev: radeon_device pointer
  4550. *
  4551. * Bring the chip into a state suitable for suspend (CIK).
  4552. * Called at suspend.
  4553. * Returns 0 for success.
  4554. */
  4555. int cik_suspend(struct radeon_device *rdev)
  4556. {
  4557. radeon_vm_manager_fini(rdev);
  4558. cik_cp_enable(rdev, false);
  4559. cik_sdma_enable(rdev, false);
  4560. cik_irq_suspend(rdev);
  4561. radeon_wb_disable(rdev);
  4562. cik_pcie_gart_disable(rdev);
  4563. return 0;
  4564. }
  4565. /* Plan is to move initialization in that function and use
  4566. * helper function so that radeon_device_init pretty much
  4567. * do nothing more than calling asic specific function. This
  4568. * should also allow to remove a bunch of callback function
  4569. * like vram_info.
  4570. */
  4571. /**
  4572. * cik_init - asic specific driver and hw init
  4573. *
  4574. * @rdev: radeon_device pointer
  4575. *
  4576. * Setup asic specific driver variables and program the hw
  4577. * to a functional state (CIK).
  4578. * Called at driver startup.
  4579. * Returns 0 for success, errors for failure.
  4580. */
  4581. int cik_init(struct radeon_device *rdev)
  4582. {
  4583. struct radeon_ring *ring;
  4584. int r;
  4585. /* Read BIOS */
  4586. if (!radeon_get_bios(rdev)) {
  4587. if (ASIC_IS_AVIVO(rdev))
  4588. return -EINVAL;
  4589. }
  4590. /* Must be an ATOMBIOS */
  4591. if (!rdev->is_atom_bios) {
  4592. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  4593. return -EINVAL;
  4594. }
  4595. r = radeon_atombios_init(rdev);
  4596. if (r)
  4597. return r;
  4598. /* Post card if necessary */
  4599. if (!radeon_card_posted(rdev)) {
  4600. if (!rdev->bios) {
  4601. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  4602. return -EINVAL;
  4603. }
  4604. DRM_INFO("GPU not posted. posting now...\n");
  4605. atom_asic_init(rdev->mode_info.atom_context);
  4606. }
  4607. /* Initialize scratch registers */
  4608. cik_scratch_init(rdev);
  4609. /* Initialize surface registers */
  4610. radeon_surface_init(rdev);
  4611. /* Initialize clocks */
  4612. radeon_get_clock_info(rdev->ddev);
  4613. /* Fence driver */
  4614. r = radeon_fence_driver_init(rdev);
  4615. if (r)
  4616. return r;
  4617. /* initialize memory controller */
  4618. r = cik_mc_init(rdev);
  4619. if (r)
  4620. return r;
  4621. /* Memory manager */
  4622. r = radeon_bo_init(rdev);
  4623. if (r)
  4624. return r;
  4625. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4626. ring->ring_obj = NULL;
  4627. r600_ring_init(rdev, ring, 1024 * 1024);
  4628. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4629. ring->ring_obj = NULL;
  4630. r600_ring_init(rdev, ring, 256 * 1024);
  4631. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4632. ring->ring_obj = NULL;
  4633. r600_ring_init(rdev, ring, 256 * 1024);
  4634. rdev->ih.ring_obj = NULL;
  4635. r600_ih_ring_init(rdev, 64 * 1024);
  4636. r = r600_pcie_gart_init(rdev);
  4637. if (r)
  4638. return r;
  4639. rdev->accel_working = true;
  4640. r = cik_startup(rdev);
  4641. if (r) {
  4642. dev_err(rdev->dev, "disabling GPU acceleration\n");
  4643. cik_cp_fini(rdev);
  4644. cik_sdma_fini(rdev);
  4645. cik_irq_fini(rdev);
  4646. si_rlc_fini(rdev);
  4647. radeon_wb_fini(rdev);
  4648. radeon_ib_pool_fini(rdev);
  4649. radeon_vm_manager_fini(rdev);
  4650. radeon_irq_kms_fini(rdev);
  4651. cik_pcie_gart_fini(rdev);
  4652. rdev->accel_working = false;
  4653. }
  4654. /* Don't start up if the MC ucode is missing.
  4655. * The default clocks and voltages before the MC ucode
  4656. * is loaded are not suffient for advanced operations.
  4657. */
  4658. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  4659. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  4660. return -EINVAL;
  4661. }
  4662. return 0;
  4663. }
  4664. /**
  4665. * cik_fini - asic specific driver and hw fini
  4666. *
  4667. * @rdev: radeon_device pointer
  4668. *
  4669. * Tear down the asic specific driver variables and program the hw
  4670. * to an idle state (CIK).
  4671. * Called at driver unload.
  4672. */
  4673. void cik_fini(struct radeon_device *rdev)
  4674. {
  4675. cik_cp_fini(rdev);
  4676. cik_sdma_fini(rdev);
  4677. cik_irq_fini(rdev);
  4678. si_rlc_fini(rdev);
  4679. radeon_wb_fini(rdev);
  4680. radeon_vm_manager_fini(rdev);
  4681. radeon_ib_pool_fini(rdev);
  4682. radeon_irq_kms_fini(rdev);
  4683. cik_pcie_gart_fini(rdev);
  4684. r600_vram_scratch_fini(rdev);
  4685. radeon_gem_fini(rdev);
  4686. radeon_fence_driver_fini(rdev);
  4687. radeon_bo_fini(rdev);
  4688. radeon_atombios_fini(rdev);
  4689. kfree(rdev->bios);
  4690. rdev->bios = NULL;
  4691. }
  4692. /* display watermark setup */
  4693. /**
  4694. * dce8_line_buffer_adjust - Set up the line buffer
  4695. *
  4696. * @rdev: radeon_device pointer
  4697. * @radeon_crtc: the selected display controller
  4698. * @mode: the current display mode on the selected display
  4699. * controller
  4700. *
  4701. * Setup up the line buffer allocation for
  4702. * the selected display controller (CIK).
  4703. * Returns the line buffer size in pixels.
  4704. */
  4705. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  4706. struct radeon_crtc *radeon_crtc,
  4707. struct drm_display_mode *mode)
  4708. {
  4709. u32 tmp;
  4710. /*
  4711. * Line Buffer Setup
  4712. * There are 6 line buffers, one for each display controllers.
  4713. * There are 3 partitions per LB. Select the number of partitions
  4714. * to enable based on the display width. For display widths larger
  4715. * than 4096, you need use to use 2 display controllers and combine
  4716. * them using the stereo blender.
  4717. */
  4718. if (radeon_crtc->base.enabled && mode) {
  4719. if (mode->crtc_hdisplay < 1920)
  4720. tmp = 1;
  4721. else if (mode->crtc_hdisplay < 2560)
  4722. tmp = 2;
  4723. else if (mode->crtc_hdisplay < 4096)
  4724. tmp = 0;
  4725. else {
  4726. DRM_DEBUG_KMS("Mode too big for LB!\n");
  4727. tmp = 0;
  4728. }
  4729. } else
  4730. tmp = 1;
  4731. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  4732. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  4733. if (radeon_crtc->base.enabled && mode) {
  4734. switch (tmp) {
  4735. case 0:
  4736. default:
  4737. return 4096 * 2;
  4738. case 1:
  4739. return 1920 * 2;
  4740. case 2:
  4741. return 2560 * 2;
  4742. }
  4743. }
  4744. /* controller not enabled, so no lb used */
  4745. return 0;
  4746. }
  4747. /**
  4748. * cik_get_number_of_dram_channels - get the number of dram channels
  4749. *
  4750. * @rdev: radeon_device pointer
  4751. *
  4752. * Look up the number of video ram channels (CIK).
  4753. * Used for display watermark bandwidth calculations
  4754. * Returns the number of dram channels
  4755. */
  4756. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  4757. {
  4758. u32 tmp = RREG32(MC_SHARED_CHMAP);
  4759. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4760. case 0:
  4761. default:
  4762. return 1;
  4763. case 1:
  4764. return 2;
  4765. case 2:
  4766. return 4;
  4767. case 3:
  4768. return 8;
  4769. case 4:
  4770. return 3;
  4771. case 5:
  4772. return 6;
  4773. case 6:
  4774. return 10;
  4775. case 7:
  4776. return 12;
  4777. case 8:
  4778. return 16;
  4779. }
  4780. }
  4781. struct dce8_wm_params {
  4782. u32 dram_channels; /* number of dram channels */
  4783. u32 yclk; /* bandwidth per dram data pin in kHz */
  4784. u32 sclk; /* engine clock in kHz */
  4785. u32 disp_clk; /* display clock in kHz */
  4786. u32 src_width; /* viewport width */
  4787. u32 active_time; /* active display time in ns */
  4788. u32 blank_time; /* blank time in ns */
  4789. bool interlaced; /* mode is interlaced */
  4790. fixed20_12 vsc; /* vertical scale ratio */
  4791. u32 num_heads; /* number of active crtcs */
  4792. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  4793. u32 lb_size; /* line buffer allocated to pipe */
  4794. u32 vtaps; /* vertical scaler taps */
  4795. };
  4796. /**
  4797. * dce8_dram_bandwidth - get the dram bandwidth
  4798. *
  4799. * @wm: watermark calculation data
  4800. *
  4801. * Calculate the raw dram bandwidth (CIK).
  4802. * Used for display watermark bandwidth calculations
  4803. * Returns the dram bandwidth in MBytes/s
  4804. */
  4805. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  4806. {
  4807. /* Calculate raw DRAM Bandwidth */
  4808. fixed20_12 dram_efficiency; /* 0.7 */
  4809. fixed20_12 yclk, dram_channels, bandwidth;
  4810. fixed20_12 a;
  4811. a.full = dfixed_const(1000);
  4812. yclk.full = dfixed_const(wm->yclk);
  4813. yclk.full = dfixed_div(yclk, a);
  4814. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  4815. a.full = dfixed_const(10);
  4816. dram_efficiency.full = dfixed_const(7);
  4817. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  4818. bandwidth.full = dfixed_mul(dram_channels, yclk);
  4819. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  4820. return dfixed_trunc(bandwidth);
  4821. }
  4822. /**
  4823. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  4824. *
  4825. * @wm: watermark calculation data
  4826. *
  4827. * Calculate the dram bandwidth used for display (CIK).
  4828. * Used for display watermark bandwidth calculations
  4829. * Returns the dram bandwidth for display in MBytes/s
  4830. */
  4831. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  4832. {
  4833. /* Calculate DRAM Bandwidth and the part allocated to display. */
  4834. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  4835. fixed20_12 yclk, dram_channels, bandwidth;
  4836. fixed20_12 a;
  4837. a.full = dfixed_const(1000);
  4838. yclk.full = dfixed_const(wm->yclk);
  4839. yclk.full = dfixed_div(yclk, a);
  4840. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  4841. a.full = dfixed_const(10);
  4842. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  4843. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  4844. bandwidth.full = dfixed_mul(dram_channels, yclk);
  4845. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  4846. return dfixed_trunc(bandwidth);
  4847. }
  4848. /**
  4849. * dce8_data_return_bandwidth - get the data return bandwidth
  4850. *
  4851. * @wm: watermark calculation data
  4852. *
  4853. * Calculate the data return bandwidth used for display (CIK).
  4854. * Used for display watermark bandwidth calculations
  4855. * Returns the data return bandwidth in MBytes/s
  4856. */
  4857. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  4858. {
  4859. /* Calculate the display Data return Bandwidth */
  4860. fixed20_12 return_efficiency; /* 0.8 */
  4861. fixed20_12 sclk, bandwidth;
  4862. fixed20_12 a;
  4863. a.full = dfixed_const(1000);
  4864. sclk.full = dfixed_const(wm->sclk);
  4865. sclk.full = dfixed_div(sclk, a);
  4866. a.full = dfixed_const(10);
  4867. return_efficiency.full = dfixed_const(8);
  4868. return_efficiency.full = dfixed_div(return_efficiency, a);
  4869. a.full = dfixed_const(32);
  4870. bandwidth.full = dfixed_mul(a, sclk);
  4871. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  4872. return dfixed_trunc(bandwidth);
  4873. }
  4874. /**
  4875. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  4876. *
  4877. * @wm: watermark calculation data
  4878. *
  4879. * Calculate the dmif bandwidth used for display (CIK).
  4880. * Used for display watermark bandwidth calculations
  4881. * Returns the dmif bandwidth in MBytes/s
  4882. */
  4883. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  4884. {
  4885. /* Calculate the DMIF Request Bandwidth */
  4886. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  4887. fixed20_12 disp_clk, bandwidth;
  4888. fixed20_12 a, b;
  4889. a.full = dfixed_const(1000);
  4890. disp_clk.full = dfixed_const(wm->disp_clk);
  4891. disp_clk.full = dfixed_div(disp_clk, a);
  4892. a.full = dfixed_const(32);
  4893. b.full = dfixed_mul(a, disp_clk);
  4894. a.full = dfixed_const(10);
  4895. disp_clk_request_efficiency.full = dfixed_const(8);
  4896. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  4897. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  4898. return dfixed_trunc(bandwidth);
  4899. }
  4900. /**
  4901. * dce8_available_bandwidth - get the min available bandwidth
  4902. *
  4903. * @wm: watermark calculation data
  4904. *
  4905. * Calculate the min available bandwidth used for display (CIK).
  4906. * Used for display watermark bandwidth calculations
  4907. * Returns the min available bandwidth in MBytes/s
  4908. */
  4909. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  4910. {
  4911. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  4912. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  4913. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  4914. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  4915. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  4916. }
  4917. /**
  4918. * dce8_average_bandwidth - get the average available bandwidth
  4919. *
  4920. * @wm: watermark calculation data
  4921. *
  4922. * Calculate the average available bandwidth used for display (CIK).
  4923. * Used for display watermark bandwidth calculations
  4924. * Returns the average available bandwidth in MBytes/s
  4925. */
  4926. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  4927. {
  4928. /* Calculate the display mode Average Bandwidth
  4929. * DisplayMode should contain the source and destination dimensions,
  4930. * timing, etc.
  4931. */
  4932. fixed20_12 bpp;
  4933. fixed20_12 line_time;
  4934. fixed20_12 src_width;
  4935. fixed20_12 bandwidth;
  4936. fixed20_12 a;
  4937. a.full = dfixed_const(1000);
  4938. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  4939. line_time.full = dfixed_div(line_time, a);
  4940. bpp.full = dfixed_const(wm->bytes_per_pixel);
  4941. src_width.full = dfixed_const(wm->src_width);
  4942. bandwidth.full = dfixed_mul(src_width, bpp);
  4943. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  4944. bandwidth.full = dfixed_div(bandwidth, line_time);
  4945. return dfixed_trunc(bandwidth);
  4946. }
  4947. /**
  4948. * dce8_latency_watermark - get the latency watermark
  4949. *
  4950. * @wm: watermark calculation data
  4951. *
  4952. * Calculate the latency watermark (CIK).
  4953. * Used for display watermark bandwidth calculations
  4954. * Returns the latency watermark in ns
  4955. */
  4956. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  4957. {
  4958. /* First calculate the latency in ns */
  4959. u32 mc_latency = 2000; /* 2000 ns. */
  4960. u32 available_bandwidth = dce8_available_bandwidth(wm);
  4961. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  4962. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  4963. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  4964. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  4965. (wm->num_heads * cursor_line_pair_return_time);
  4966. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  4967. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  4968. u32 tmp, dmif_size = 12288;
  4969. fixed20_12 a, b, c;
  4970. if (wm->num_heads == 0)
  4971. return 0;
  4972. a.full = dfixed_const(2);
  4973. b.full = dfixed_const(1);
  4974. if ((wm->vsc.full > a.full) ||
  4975. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  4976. (wm->vtaps >= 5) ||
  4977. ((wm->vsc.full >= a.full) && wm->interlaced))
  4978. max_src_lines_per_dst_line = 4;
  4979. else
  4980. max_src_lines_per_dst_line = 2;
  4981. a.full = dfixed_const(available_bandwidth);
  4982. b.full = dfixed_const(wm->num_heads);
  4983. a.full = dfixed_div(a, b);
  4984. b.full = dfixed_const(mc_latency + 512);
  4985. c.full = dfixed_const(wm->disp_clk);
  4986. b.full = dfixed_div(b, c);
  4987. c.full = dfixed_const(dmif_size);
  4988. b.full = dfixed_div(c, b);
  4989. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  4990. b.full = dfixed_const(1000);
  4991. c.full = dfixed_const(wm->disp_clk);
  4992. b.full = dfixed_div(c, b);
  4993. c.full = dfixed_const(wm->bytes_per_pixel);
  4994. b.full = dfixed_mul(b, c);
  4995. lb_fill_bw = min(tmp, dfixed_trunc(b));
  4996. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  4997. b.full = dfixed_const(1000);
  4998. c.full = dfixed_const(lb_fill_bw);
  4999. b.full = dfixed_div(c, b);
  5000. a.full = dfixed_div(a, b);
  5001. line_fill_time = dfixed_trunc(a);
  5002. if (line_fill_time < wm->active_time)
  5003. return latency;
  5004. else
  5005. return latency + (line_fill_time - wm->active_time);
  5006. }
  5007. /**
  5008. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  5009. * average and available dram bandwidth
  5010. *
  5011. * @wm: watermark calculation data
  5012. *
  5013. * Check if the display average bandwidth fits in the display
  5014. * dram bandwidth (CIK).
  5015. * Used for display watermark bandwidth calculations
  5016. * Returns true if the display fits, false if not.
  5017. */
  5018. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  5019. {
  5020. if (dce8_average_bandwidth(wm) <=
  5021. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  5022. return true;
  5023. else
  5024. return false;
  5025. }
  5026. /**
  5027. * dce8_average_bandwidth_vs_available_bandwidth - check
  5028. * average and available bandwidth
  5029. *
  5030. * @wm: watermark calculation data
  5031. *
  5032. * Check if the display average bandwidth fits in the display
  5033. * available bandwidth (CIK).
  5034. * Used for display watermark bandwidth calculations
  5035. * Returns true if the display fits, false if not.
  5036. */
  5037. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  5038. {
  5039. if (dce8_average_bandwidth(wm) <=
  5040. (dce8_available_bandwidth(wm) / wm->num_heads))
  5041. return true;
  5042. else
  5043. return false;
  5044. }
  5045. /**
  5046. * dce8_check_latency_hiding - check latency hiding
  5047. *
  5048. * @wm: watermark calculation data
  5049. *
  5050. * Check latency hiding (CIK).
  5051. * Used for display watermark bandwidth calculations
  5052. * Returns true if the display fits, false if not.
  5053. */
  5054. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  5055. {
  5056. u32 lb_partitions = wm->lb_size / wm->src_width;
  5057. u32 line_time = wm->active_time + wm->blank_time;
  5058. u32 latency_tolerant_lines;
  5059. u32 latency_hiding;
  5060. fixed20_12 a;
  5061. a.full = dfixed_const(1);
  5062. if (wm->vsc.full > a.full)
  5063. latency_tolerant_lines = 1;
  5064. else {
  5065. if (lb_partitions <= (wm->vtaps + 1))
  5066. latency_tolerant_lines = 1;
  5067. else
  5068. latency_tolerant_lines = 2;
  5069. }
  5070. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  5071. if (dce8_latency_watermark(wm) <= latency_hiding)
  5072. return true;
  5073. else
  5074. return false;
  5075. }
  5076. /**
  5077. * dce8_program_watermarks - program display watermarks
  5078. *
  5079. * @rdev: radeon_device pointer
  5080. * @radeon_crtc: the selected display controller
  5081. * @lb_size: line buffer size
  5082. * @num_heads: number of display controllers in use
  5083. *
  5084. * Calculate and program the display watermarks for the
  5085. * selected display controller (CIK).
  5086. */
  5087. static void dce8_program_watermarks(struct radeon_device *rdev,
  5088. struct radeon_crtc *radeon_crtc,
  5089. u32 lb_size, u32 num_heads)
  5090. {
  5091. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  5092. struct dce8_wm_params wm;
  5093. u32 pixel_period;
  5094. u32 line_time = 0;
  5095. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  5096. u32 tmp, wm_mask;
  5097. if (radeon_crtc->base.enabled && num_heads && mode) {
  5098. pixel_period = 1000000 / (u32)mode->clock;
  5099. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  5100. wm.yclk = rdev->pm.current_mclk * 10;
  5101. wm.sclk = rdev->pm.current_sclk * 10;
  5102. wm.disp_clk = mode->clock;
  5103. wm.src_width = mode->crtc_hdisplay;
  5104. wm.active_time = mode->crtc_hdisplay * pixel_period;
  5105. wm.blank_time = line_time - wm.active_time;
  5106. wm.interlaced = false;
  5107. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  5108. wm.interlaced = true;
  5109. wm.vsc = radeon_crtc->vsc;
  5110. wm.vtaps = 1;
  5111. if (radeon_crtc->rmx_type != RMX_OFF)
  5112. wm.vtaps = 2;
  5113. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  5114. wm.lb_size = lb_size;
  5115. wm.dram_channels = cik_get_number_of_dram_channels(rdev);
  5116. wm.num_heads = num_heads;
  5117. /* set for high clocks */
  5118. latency_watermark_a = min(dce8_latency_watermark(&wm), (u32)65535);
  5119. /* set for low clocks */
  5120. /* wm.yclk = low clk; wm.sclk = low clk */
  5121. latency_watermark_b = min(dce8_latency_watermark(&wm), (u32)65535);
  5122. /* possibly force display priority to high */
  5123. /* should really do this at mode validation time... */
  5124. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  5125. !dce8_average_bandwidth_vs_available_bandwidth(&wm) ||
  5126. !dce8_check_latency_hiding(&wm) ||
  5127. (rdev->disp_priority == 2)) {
  5128. DRM_DEBUG_KMS("force priority to high\n");
  5129. }
  5130. }
  5131. /* select wm A */
  5132. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  5133. tmp = wm_mask;
  5134. tmp &= ~LATENCY_WATERMARK_MASK(3);
  5135. tmp |= LATENCY_WATERMARK_MASK(1);
  5136. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  5137. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  5138. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  5139. LATENCY_HIGH_WATERMARK(line_time)));
  5140. /* select wm B */
  5141. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  5142. tmp &= ~LATENCY_WATERMARK_MASK(3);
  5143. tmp |= LATENCY_WATERMARK_MASK(2);
  5144. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  5145. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  5146. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  5147. LATENCY_HIGH_WATERMARK(line_time)));
  5148. /* restore original selection */
  5149. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  5150. }
  5151. /**
  5152. * dce8_bandwidth_update - program display watermarks
  5153. *
  5154. * @rdev: radeon_device pointer
  5155. *
  5156. * Calculate and program the display watermarks and line
  5157. * buffer allocation (CIK).
  5158. */
  5159. void dce8_bandwidth_update(struct radeon_device *rdev)
  5160. {
  5161. struct drm_display_mode *mode = NULL;
  5162. u32 num_heads = 0, lb_size;
  5163. int i;
  5164. radeon_update_display_priority(rdev);
  5165. for (i = 0; i < rdev->num_crtc; i++) {
  5166. if (rdev->mode_info.crtcs[i]->base.enabled)
  5167. num_heads++;
  5168. }
  5169. for (i = 0; i < rdev->num_crtc; i++) {
  5170. mode = &rdev->mode_info.crtcs[i]->base.mode;
  5171. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  5172. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  5173. }
  5174. }
  5175. /**
  5176. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  5177. *
  5178. * @rdev: radeon_device pointer
  5179. *
  5180. * Fetches a GPU clock counter snapshot (SI).
  5181. * Returns the 64 bit clock counter snapshot.
  5182. */
  5183. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  5184. {
  5185. uint64_t clock;
  5186. mutex_lock(&rdev->gpu_clock_mutex);
  5187. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  5188. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  5189. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  5190. mutex_unlock(&rdev->gpu_clock_mutex);
  5191. return clock;
  5192. }