qlcnic_83xx_init.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. /* EPORT control registers */
  25. #define QLC_83XX_RESET_CONTROL 0x28084E50
  26. #define QLC_83XX_RESET_REG 0x28084E60
  27. #define QLC_83XX_RESET_PORT0 0x28084E70
  28. #define QLC_83XX_RESET_PORT1 0x28084E80
  29. #define QLC_83XX_RESET_PORT2 0x28084E90
  30. #define QLC_83XX_RESET_PORT3 0x28084EA0
  31. #define QLC_83XX_RESET_SRESHIM 0x28084EB0
  32. #define QLC_83XX_RESET_EPGSHIM 0x28084EC0
  33. #define QLC_83XX_RESET_ETHERPCS 0x28084ED0
  34. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  35. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  36. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  37. /* Template header */
  38. struct qlc_83xx_reset_hdr {
  39. #if defined(__LITTLE_ENDIAN)
  40. u16 version;
  41. u16 signature;
  42. u16 size;
  43. u16 entries;
  44. u16 hdr_size;
  45. u16 checksum;
  46. u16 init_offset;
  47. u16 start_offset;
  48. #elif defined(__BIG_ENDIAN)
  49. u16 signature;
  50. u16 version;
  51. u16 entries;
  52. u16 size;
  53. u16 checksum;
  54. u16 hdr_size;
  55. u16 start_offset;
  56. u16 init_offset;
  57. #endif
  58. } __packed;
  59. /* Command entry header. */
  60. struct qlc_83xx_entry_hdr {
  61. #if defined(__LITTLE_ENDIAN)
  62. u16 cmd;
  63. u16 size;
  64. u16 count;
  65. u16 delay;
  66. #elif defined(__BIG_ENDIAN)
  67. u16 size;
  68. u16 cmd;
  69. u16 delay;
  70. u16 count;
  71. #endif
  72. } __packed;
  73. /* Generic poll command */
  74. struct qlc_83xx_poll {
  75. u32 mask;
  76. u32 status;
  77. } __packed;
  78. /* Read modify write command */
  79. struct qlc_83xx_rmw {
  80. u32 mask;
  81. u32 xor_value;
  82. u32 or_value;
  83. #if defined(__LITTLE_ENDIAN)
  84. u8 shl;
  85. u8 shr;
  86. u8 index_a;
  87. u8 rsvd;
  88. #elif defined(__BIG_ENDIAN)
  89. u8 rsvd;
  90. u8 index_a;
  91. u8 shr;
  92. u8 shl;
  93. #endif
  94. } __packed;
  95. /* Generic command with 2 DWORD */
  96. struct qlc_83xx_entry {
  97. u32 arg1;
  98. u32 arg2;
  99. } __packed;
  100. /* Generic command with 4 DWORD */
  101. struct qlc_83xx_quad_entry {
  102. u32 dr_addr;
  103. u32 dr_value;
  104. u32 ar_addr;
  105. u32 ar_value;
  106. } __packed;
  107. static const char *const qlc_83xx_idc_states[] = {
  108. "Unknown",
  109. "Cold",
  110. "Init",
  111. "Ready",
  112. "Need Reset",
  113. "Need Quiesce",
  114. "Failed",
  115. "Quiesce"
  116. };
  117. static int
  118. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  119. {
  120. u32 val;
  121. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  122. if ((val & 0xFFFF))
  123. return 1;
  124. else
  125. return 0;
  126. }
  127. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  128. {
  129. u32 cur, prev;
  130. cur = adapter->ahw->idc.curr_state;
  131. prev = adapter->ahw->idc.prev_state;
  132. dev_info(&adapter->pdev->dev,
  133. "current state = %s, prev state = %s\n",
  134. adapter->ahw->idc.name[cur],
  135. adapter->ahw->idc.name[prev]);
  136. }
  137. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  138. u8 mode, int lock)
  139. {
  140. u32 val;
  141. int seconds;
  142. if (lock) {
  143. if (qlcnic_83xx_lock_driver(adapter))
  144. return -EBUSY;
  145. }
  146. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  147. val |= (adapter->portnum & 0xf);
  148. val |= mode << 7;
  149. if (mode)
  150. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  151. else
  152. seconds = jiffies / HZ;
  153. val |= seconds << 8;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  155. adapter->ahw->idc.sec_counter = jiffies / HZ;
  156. if (lock)
  157. qlcnic_83xx_unlock_driver(adapter);
  158. return 0;
  159. }
  160. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  161. {
  162. u32 val;
  163. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  164. val = val & ~(0x3 << (adapter->portnum * 2));
  165. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  166. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  167. }
  168. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  169. int lock)
  170. {
  171. u32 val;
  172. if (lock) {
  173. if (qlcnic_83xx_lock_driver(adapter))
  174. return -EBUSY;
  175. }
  176. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  177. val = val & ~0xFF;
  178. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  179. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  180. if (lock)
  181. qlcnic_83xx_unlock_driver(adapter);
  182. return 0;
  183. }
  184. static int
  185. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  186. int status, int lock)
  187. {
  188. u32 val;
  189. if (lock) {
  190. if (qlcnic_83xx_lock_driver(adapter))
  191. return -EBUSY;
  192. }
  193. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  194. if (status)
  195. val = val | (1 << adapter->portnum);
  196. else
  197. val = val & ~(1 << adapter->portnum);
  198. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  199. qlcnic_83xx_idc_update_minor_version(adapter);
  200. if (lock)
  201. qlcnic_83xx_unlock_driver(adapter);
  202. return 0;
  203. }
  204. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  205. {
  206. u32 val;
  207. u8 version;
  208. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  209. version = val & 0xFF;
  210. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  211. dev_info(&adapter->pdev->dev,
  212. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  213. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  214. return -EIO;
  215. }
  216. return 0;
  217. }
  218. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  219. int lock)
  220. {
  221. u32 val;
  222. if (lock) {
  223. if (qlcnic_83xx_lock_driver(adapter))
  224. return -EBUSY;
  225. }
  226. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  227. /* Clear gracefull reset bit */
  228. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  229. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  230. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  231. if (lock)
  232. qlcnic_83xx_unlock_driver(adapter);
  233. return 0;
  234. }
  235. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  236. int flag, int lock)
  237. {
  238. u32 val;
  239. if (lock) {
  240. if (qlcnic_83xx_lock_driver(adapter))
  241. return -EBUSY;
  242. }
  243. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  244. if (flag)
  245. val = val | (1 << adapter->portnum);
  246. else
  247. val = val & ~(1 << adapter->portnum);
  248. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  249. if (lock)
  250. qlcnic_83xx_unlock_driver(adapter);
  251. return 0;
  252. }
  253. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  254. int time_limit)
  255. {
  256. u64 seconds;
  257. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  258. if (seconds <= time_limit)
  259. return 0;
  260. else
  261. return -EBUSY;
  262. }
  263. /**
  264. * qlcnic_83xx_idc_check_reset_ack_reg
  265. *
  266. * @adapter: adapter structure
  267. *
  268. * Check ACK wait limit and clear the functions which failed to ACK
  269. *
  270. * Return 0 if all functions have acknowledged the reset request.
  271. **/
  272. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  273. {
  274. int timeout;
  275. u32 ack, presence, val;
  276. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  277. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  278. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  279. dev_info(&adapter->pdev->dev,
  280. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  281. if (!((ack & presence) == presence)) {
  282. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  283. /* Clear functions which failed to ACK */
  284. dev_info(&adapter->pdev->dev,
  285. "%s: ACK wait exceeds time limit\n", __func__);
  286. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  287. val = val & ~(ack ^ presence);
  288. if (qlcnic_83xx_lock_driver(adapter))
  289. return -EBUSY;
  290. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  291. dev_info(&adapter->pdev->dev,
  292. "%s: updated drv presence reg = 0x%x\n",
  293. __func__, val);
  294. qlcnic_83xx_unlock_driver(adapter);
  295. return 0;
  296. } else {
  297. return 1;
  298. }
  299. } else {
  300. dev_info(&adapter->pdev->dev,
  301. "%s: Reset ACK received from all functions\n",
  302. __func__);
  303. return 0;
  304. }
  305. }
  306. /**
  307. * qlcnic_83xx_idc_tx_soft_reset
  308. *
  309. * @adapter: adapter structure
  310. *
  311. * Handle context deletion and recreation request from transmit routine
  312. *
  313. * Returns -EBUSY or Success (0)
  314. *
  315. **/
  316. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  317. {
  318. struct net_device *netdev = adapter->netdev;
  319. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  320. return -EBUSY;
  321. netif_device_detach(netdev);
  322. qlcnic_down(adapter, netdev);
  323. qlcnic_up(adapter, netdev);
  324. netif_device_attach(netdev);
  325. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  326. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  327. return 0;
  328. }
  329. /**
  330. * qlcnic_83xx_idc_detach_driver
  331. *
  332. * @adapter: adapter structure
  333. * Detach net interface, stop TX and cleanup resources before the HW reset.
  334. * Returns: None
  335. *
  336. **/
  337. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  338. {
  339. int i;
  340. struct net_device *netdev = adapter->netdev;
  341. netif_device_detach(netdev);
  342. /* Disable mailbox interrupt */
  343. qlcnic_83xx_disable_mbx_intr(adapter);
  344. qlcnic_down(adapter, netdev);
  345. for (i = 0; i < adapter->ahw->num_msix; i++) {
  346. adapter->ahw->intr_tbl[i].id = i;
  347. adapter->ahw->intr_tbl[i].enabled = 0;
  348. adapter->ahw->intr_tbl[i].src = 0;
  349. }
  350. if (qlcnic_sriov_pf_check(adapter))
  351. qlcnic_sriov_pf_reset(adapter);
  352. }
  353. /**
  354. * qlcnic_83xx_idc_attach_driver
  355. *
  356. * @adapter: adapter structure
  357. *
  358. * Re-attach and re-enable net interface
  359. * Returns: None
  360. *
  361. **/
  362. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  363. {
  364. struct net_device *netdev = adapter->netdev;
  365. if (netif_running(netdev)) {
  366. if (qlcnic_up(adapter, netdev))
  367. goto done;
  368. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  369. }
  370. done:
  371. netif_device_attach(netdev);
  372. }
  373. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  374. int lock)
  375. {
  376. if (lock) {
  377. if (qlcnic_83xx_lock_driver(adapter))
  378. return -EBUSY;
  379. }
  380. qlcnic_83xx_idc_clear_registers(adapter, 0);
  381. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  382. if (lock)
  383. qlcnic_83xx_unlock_driver(adapter);
  384. qlcnic_83xx_idc_log_state_history(adapter);
  385. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  386. return 0;
  387. }
  388. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  389. int lock)
  390. {
  391. if (lock) {
  392. if (qlcnic_83xx_lock_driver(adapter))
  393. return -EBUSY;
  394. }
  395. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  396. if (lock)
  397. qlcnic_83xx_unlock_driver(adapter);
  398. return 0;
  399. }
  400. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  401. int lock)
  402. {
  403. if (lock) {
  404. if (qlcnic_83xx_lock_driver(adapter))
  405. return -EBUSY;
  406. }
  407. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  408. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  409. if (lock)
  410. qlcnic_83xx_unlock_driver(adapter);
  411. return 0;
  412. }
  413. static int
  414. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  415. {
  416. if (lock) {
  417. if (qlcnic_83xx_lock_driver(adapter))
  418. return -EBUSY;
  419. }
  420. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  421. QLC_83XX_IDC_DEV_NEED_RESET);
  422. if (lock)
  423. qlcnic_83xx_unlock_driver(adapter);
  424. return 0;
  425. }
  426. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  427. int lock)
  428. {
  429. if (lock) {
  430. if (qlcnic_83xx_lock_driver(adapter))
  431. return -EBUSY;
  432. }
  433. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  434. if (lock)
  435. qlcnic_83xx_unlock_driver(adapter);
  436. return 0;
  437. }
  438. /**
  439. * qlcnic_83xx_idc_find_reset_owner_id
  440. *
  441. * @adapter: adapter structure
  442. *
  443. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  444. * Within the same class, function with lowest PCI ID assumes ownership
  445. *
  446. * Returns: reset owner id or failure indication (-EIO)
  447. *
  448. **/
  449. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  450. {
  451. u32 reg, reg1, reg2, i, j, owner, class;
  452. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  453. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  454. owner = QLCNIC_TYPE_NIC;
  455. i = 0;
  456. j = 0;
  457. reg = reg1;
  458. do {
  459. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  460. if (class == owner)
  461. break;
  462. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  463. reg = reg2;
  464. j = 0;
  465. } else {
  466. j++;
  467. }
  468. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  469. if (owner == QLCNIC_TYPE_NIC)
  470. owner = QLCNIC_TYPE_ISCSI;
  471. else if (owner == QLCNIC_TYPE_ISCSI)
  472. owner = QLCNIC_TYPE_FCOE;
  473. else if (owner == QLCNIC_TYPE_FCOE)
  474. return -EIO;
  475. reg = reg1;
  476. j = 0;
  477. i = 0;
  478. }
  479. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  480. return i;
  481. }
  482. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  483. {
  484. int ret = 0;
  485. ret = qlcnic_83xx_restart_hw(adapter);
  486. if (ret) {
  487. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  488. } else {
  489. qlcnic_83xx_idc_clear_registers(adapter, lock);
  490. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  491. }
  492. return ret;
  493. }
  494. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  495. {
  496. u32 status;
  497. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  498. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  499. dev_err(&adapter->pdev->dev,
  500. "peg halt status1=0x%x\n", status);
  501. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  502. dev_err(&adapter->pdev->dev,
  503. "On board active cooling fan failed. "
  504. "Device has been halted.\n");
  505. dev_err(&adapter->pdev->dev,
  506. "Replace the adapter.\n");
  507. return -EIO;
  508. }
  509. }
  510. return 0;
  511. }
  512. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  513. {
  514. int err;
  515. /* register for NIC IDC AEN Events */
  516. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  517. err = qlcnic_sriov_pf_reinit(adapter);
  518. if (err)
  519. return err;
  520. qlcnic_83xx_enable_mbx_intrpt(adapter);
  521. if (qlcnic_83xx_configure_opmode(adapter)) {
  522. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  523. return -EIO;
  524. }
  525. if (adapter->nic_ops->init_driver(adapter)) {
  526. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  527. return -EIO;
  528. }
  529. qlcnic_83xx_idc_attach_driver(adapter);
  530. return 0;
  531. }
  532. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  533. {
  534. struct qlcnic_hardware_context *ahw = adapter->ahw;
  535. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  536. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  537. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  538. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  539. ahw->idc.quiesce_req = 0;
  540. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  541. ahw->idc.err_code = 0;
  542. ahw->idc.collect_dump = 0;
  543. ahw->reset_context = 0;
  544. adapter->tx_timeo_cnt = 0;
  545. ahw->idc.delay_reset = 0;
  546. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  547. }
  548. /**
  549. * qlcnic_83xx_idc_ready_state_entry
  550. *
  551. * @adapter: adapter structure
  552. *
  553. * Perform ready state initialization, this routine will get invoked only
  554. * once from READY state.
  555. *
  556. * Returns: Error code or Success(0)
  557. *
  558. **/
  559. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  560. {
  561. struct qlcnic_hardware_context *ahw = adapter->ahw;
  562. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  563. qlcnic_83xx_idc_update_idc_params(adapter);
  564. /* Re-attach the device if required */
  565. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  566. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  567. if (qlcnic_83xx_idc_reattach_driver(adapter))
  568. return -EIO;
  569. }
  570. }
  571. return 0;
  572. }
  573. /**
  574. * qlcnic_83xx_idc_vnic_pf_entry
  575. *
  576. * @adapter: adapter structure
  577. *
  578. * Ensure vNIC mode privileged function starts only after vNIC mode is
  579. * enabled by management function.
  580. * If vNIC mode is ready, start initialization.
  581. *
  582. * Returns: -EIO or 0
  583. *
  584. **/
  585. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  586. {
  587. u32 state;
  588. struct qlcnic_hardware_context *ahw = adapter->ahw;
  589. /* Privileged function waits till mgmt function enables VNIC mode */
  590. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  591. if (state != QLCNIC_DEV_NPAR_OPER) {
  592. if (!ahw->idc.vnic_wait_limit--) {
  593. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  594. return -EIO;
  595. }
  596. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  597. return -EIO;
  598. } else {
  599. /* Perform one time initialization from ready state */
  600. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  601. qlcnic_83xx_idc_update_idc_params(adapter);
  602. /* If the previous state is UNKNOWN, device will be
  603. already attached properly by Init routine*/
  604. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  605. if (qlcnic_83xx_idc_reattach_driver(adapter))
  606. return -EIO;
  607. }
  608. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  609. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  610. }
  611. }
  612. return 0;
  613. }
  614. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  615. {
  616. adapter->ahw->idc.err_code = -EIO;
  617. dev_err(&adapter->pdev->dev,
  618. "%s: Device in unknown state\n", __func__);
  619. return 0;
  620. }
  621. /**
  622. * qlcnic_83xx_idc_cold_state
  623. *
  624. * @adapter: adapter structure
  625. *
  626. * If HW is up and running device will enter READY state.
  627. * If firmware image from host needs to be loaded, device is
  628. * forced to start with the file firmware image.
  629. *
  630. * Returns: Error code or Success(0)
  631. *
  632. **/
  633. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  634. {
  635. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  636. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  637. if (qlcnic_load_fw_file) {
  638. qlcnic_83xx_idc_restart_hw(adapter, 0);
  639. } else {
  640. if (qlcnic_83xx_check_hw_status(adapter)) {
  641. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  642. return -EIO;
  643. } else {
  644. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  645. }
  646. }
  647. return 0;
  648. }
  649. /**
  650. * qlcnic_83xx_idc_init_state
  651. *
  652. * @adapter: adapter structure
  653. *
  654. * Reset owner will restart the device from this state.
  655. * Device will enter failed state if it remains
  656. * in this state for more than DEV_INIT time limit.
  657. *
  658. * Returns: Error code or Success(0)
  659. *
  660. **/
  661. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  662. {
  663. int timeout, ret = 0;
  664. u32 owner;
  665. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  666. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  667. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  668. if (adapter->ahw->pci_func == owner)
  669. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  670. } else {
  671. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  672. return ret;
  673. }
  674. return ret;
  675. }
  676. /**
  677. * qlcnic_83xx_idc_ready_state
  678. *
  679. * @adapter: adapter structure
  680. *
  681. * Perform IDC protocol specicifed actions after monitoring device state and
  682. * events.
  683. *
  684. * Returns: Error code or Success(0)
  685. *
  686. **/
  687. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  688. {
  689. u32 val;
  690. struct qlcnic_hardware_context *ahw = adapter->ahw;
  691. int ret = 0;
  692. /* Perform NIC configuration based ready state entry actions */
  693. if (ahw->idc.state_entry(adapter))
  694. return -EIO;
  695. if (qlcnic_check_temp(adapter)) {
  696. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  697. qlcnic_83xx_idc_check_fan_failure(adapter);
  698. dev_err(&adapter->pdev->dev,
  699. "Error: device temperature %d above limits\n",
  700. adapter->ahw->temp);
  701. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  702. set_bit(__QLCNIC_RESETTING, &adapter->state);
  703. qlcnic_83xx_idc_detach_driver(adapter);
  704. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  705. return -EIO;
  706. }
  707. }
  708. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  709. ret = qlcnic_83xx_check_heartbeat(adapter);
  710. if (ret) {
  711. adapter->flags |= QLCNIC_FW_HANG;
  712. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  713. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  714. set_bit(__QLCNIC_RESETTING, &adapter->state);
  715. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  716. }
  717. return -EIO;
  718. }
  719. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  720. /* Move to need reset state and prepare for reset */
  721. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  722. return ret;
  723. }
  724. /* Check for soft reset request */
  725. if (ahw->reset_context &&
  726. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  727. adapter->ahw->reset_context = 0;
  728. qlcnic_83xx_idc_tx_soft_reset(adapter);
  729. return ret;
  730. }
  731. /* Move to need quiesce state if requested */
  732. if (adapter->ahw->idc.quiesce_req) {
  733. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  734. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  735. return ret;
  736. }
  737. return ret;
  738. }
  739. /**
  740. * qlcnic_83xx_idc_need_reset_state
  741. *
  742. * @adapter: adapter structure
  743. *
  744. * Device will remain in this state until:
  745. * Reset request ACK's are recieved from all the functions
  746. * Wait time exceeds max time limit
  747. *
  748. * Returns: Error code or Success(0)
  749. *
  750. **/
  751. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  752. {
  753. int ret = 0;
  754. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  755. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  756. set_bit(__QLCNIC_RESETTING, &adapter->state);
  757. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  758. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  759. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  760. if (qlcnic_check_diag_status(adapter)) {
  761. dev_info(&adapter->pdev->dev,
  762. "%s: Wait for diag completion\n", __func__);
  763. adapter->ahw->idc.delay_reset = 1;
  764. return 0;
  765. } else {
  766. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  767. qlcnic_83xx_idc_detach_driver(adapter);
  768. }
  769. }
  770. if (qlcnic_check_diag_status(adapter)) {
  771. dev_info(&adapter->pdev->dev,
  772. "%s: Wait for diag completion\n", __func__);
  773. return -1;
  774. } else {
  775. if (adapter->ahw->idc.delay_reset) {
  776. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  777. qlcnic_83xx_idc_detach_driver(adapter);
  778. adapter->ahw->idc.delay_reset = 0;
  779. }
  780. /* Check for ACK from other functions */
  781. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  782. if (ret) {
  783. dev_info(&adapter->pdev->dev,
  784. "%s: Waiting for reset ACK\n", __func__);
  785. return -1;
  786. }
  787. }
  788. /* Transit to INIT state and restart the HW */
  789. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  790. return ret;
  791. }
  792. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  793. {
  794. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  795. return 0;
  796. }
  797. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  798. {
  799. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  800. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  801. adapter->ahw->idc.err_code = -EIO;
  802. return 0;
  803. }
  804. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  805. {
  806. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  807. return 0;
  808. }
  809. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  810. u32 state)
  811. {
  812. u32 cur, prev, next;
  813. cur = adapter->ahw->idc.curr_state;
  814. prev = adapter->ahw->idc.prev_state;
  815. next = state;
  816. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  817. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  818. dev_err(&adapter->pdev->dev,
  819. "%s: curr %d, prev %d, next state %d is invalid\n",
  820. __func__, cur, prev, state);
  821. return 1;
  822. }
  823. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  824. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  825. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  826. (next != QLC_83XX_IDC_DEV_READY)) {
  827. dev_err(&adapter->pdev->dev,
  828. "%s: failed, cur %d prev %d next %d\n",
  829. __func__, cur, prev, next);
  830. return 1;
  831. }
  832. }
  833. if (next == QLC_83XX_IDC_DEV_INIT) {
  834. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  835. (prev != QLC_83XX_IDC_DEV_COLD) &&
  836. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  837. dev_err(&adapter->pdev->dev,
  838. "%s: failed, cur %d prev %d next %d\n",
  839. __func__, cur, prev, next);
  840. return 1;
  841. }
  842. }
  843. return 0;
  844. }
  845. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  846. {
  847. if (adapter->fhash.fnum)
  848. qlcnic_prune_lb_filters(adapter);
  849. }
  850. /**
  851. * qlcnic_83xx_idc_poll_dev_state
  852. *
  853. * @work: kernel work queue structure used to schedule the function
  854. *
  855. * Poll device state periodically and perform state specific
  856. * actions defined by Inter Driver Communication (IDC) protocol.
  857. *
  858. * Returns: None
  859. *
  860. **/
  861. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  862. {
  863. struct qlcnic_adapter *adapter;
  864. u32 state;
  865. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  866. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  867. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  868. qlcnic_83xx_idc_log_state_history(adapter);
  869. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  870. } else {
  871. adapter->ahw->idc.curr_state = state;
  872. }
  873. switch (adapter->ahw->idc.curr_state) {
  874. case QLC_83XX_IDC_DEV_READY:
  875. qlcnic_83xx_idc_ready_state(adapter);
  876. break;
  877. case QLC_83XX_IDC_DEV_NEED_RESET:
  878. qlcnic_83xx_idc_need_reset_state(adapter);
  879. break;
  880. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  881. qlcnic_83xx_idc_need_quiesce_state(adapter);
  882. break;
  883. case QLC_83XX_IDC_DEV_FAILED:
  884. qlcnic_83xx_idc_failed_state(adapter);
  885. return;
  886. case QLC_83XX_IDC_DEV_INIT:
  887. qlcnic_83xx_idc_init_state(adapter);
  888. break;
  889. case QLC_83XX_IDC_DEV_QUISCENT:
  890. qlcnic_83xx_idc_quiesce_state(adapter);
  891. break;
  892. default:
  893. qlcnic_83xx_idc_unknown_state(adapter);
  894. return;
  895. }
  896. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  897. qlcnic_83xx_periodic_tasks(adapter);
  898. /* Re-schedule the function */
  899. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  900. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  901. adapter->ahw->idc.delay);
  902. }
  903. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  904. {
  905. u32 idc_params, val;
  906. if (qlcnic_83xx_lockless_flash_read32(adapter,
  907. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  908. (u8 *)&idc_params, 1)) {
  909. dev_info(&adapter->pdev->dev,
  910. "%s:failed to get IDC params from flash\n", __func__);
  911. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  912. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  913. } else {
  914. adapter->dev_init_timeo = idc_params & 0xFFFF;
  915. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  916. }
  917. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  918. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  919. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  920. adapter->ahw->idc.err_code = 0;
  921. adapter->ahw->idc.collect_dump = 0;
  922. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  923. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  924. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  925. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  926. /* Check if reset recovery is disabled */
  927. if (!qlcnic_auto_fw_reset) {
  928. /* Propagate do not reset request to other functions */
  929. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  930. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  931. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  932. }
  933. }
  934. static int
  935. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  936. {
  937. u32 state, val;
  938. if (qlcnic_83xx_lock_driver(adapter))
  939. return -EIO;
  940. /* Clear driver lock register */
  941. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  942. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  943. qlcnic_83xx_unlock_driver(adapter);
  944. return -EIO;
  945. }
  946. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  947. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  948. qlcnic_83xx_unlock_driver(adapter);
  949. return -EIO;
  950. }
  951. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  952. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  953. QLC_83XX_IDC_DEV_COLD);
  954. state = QLC_83XX_IDC_DEV_COLD;
  955. }
  956. adapter->ahw->idc.curr_state = state;
  957. /* First to load function should cold boot the device */
  958. if (state == QLC_83XX_IDC_DEV_COLD)
  959. qlcnic_83xx_idc_cold_state_handler(adapter);
  960. /* Check if reset recovery is enabled */
  961. if (qlcnic_auto_fw_reset) {
  962. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  963. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  964. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  965. }
  966. qlcnic_83xx_unlock_driver(adapter);
  967. return 0;
  968. }
  969. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  970. {
  971. int ret = -EIO;
  972. qlcnic_83xx_setup_idc_parameters(adapter);
  973. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  974. return ret;
  975. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  976. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  977. return -EIO;
  978. } else {
  979. if (qlcnic_83xx_idc_check_major_version(adapter))
  980. return -EIO;
  981. }
  982. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  983. return 0;
  984. }
  985. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  986. {
  987. int id;
  988. u32 val;
  989. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  990. usleep_range(10000, 11000);
  991. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  992. id = id & 0xFF;
  993. if (id == adapter->portnum) {
  994. dev_err(&adapter->pdev->dev,
  995. "%s: wait for lock recovery.. %d\n", __func__, id);
  996. msleep(20);
  997. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  998. id = id & 0xFF;
  999. }
  1000. /* Clear driver presence bit */
  1001. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1002. val = val & ~(1 << adapter->portnum);
  1003. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  1004. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1005. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1006. cancel_delayed_work_sync(&adapter->fw_work);
  1007. }
  1008. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  1009. {
  1010. u32 val;
  1011. if (qlcnic_83xx_lock_driver(adapter)) {
  1012. dev_err(&adapter->pdev->dev,
  1013. "%s:failed, please retry\n", __func__);
  1014. return;
  1015. }
  1016. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1017. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  1018. !qlcnic_auto_fw_reset) {
  1019. dev_err(&adapter->pdev->dev,
  1020. "%s:failed, device in non reset mode\n", __func__);
  1021. qlcnic_83xx_unlock_driver(adapter);
  1022. return;
  1023. }
  1024. if (key == QLCNIC_FORCE_FW_RESET) {
  1025. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1026. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  1027. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  1028. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1029. adapter->ahw->idc.collect_dump = 1;
  1030. }
  1031. qlcnic_83xx_unlock_driver(adapter);
  1032. return;
  1033. }
  1034. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1035. {
  1036. u8 *p_cache;
  1037. u32 src, size;
  1038. u64 dest;
  1039. int ret = -EIO;
  1040. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1041. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1042. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1043. /* alignment check */
  1044. if (size & 0xF)
  1045. size = (size + 16) & ~0xF;
  1046. p_cache = kzalloc(size, GFP_KERNEL);
  1047. if (p_cache == NULL)
  1048. return -ENOMEM;
  1049. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1050. size / sizeof(u32));
  1051. if (ret) {
  1052. kfree(p_cache);
  1053. return ret;
  1054. }
  1055. /* 16 byte write to MS memory */
  1056. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1057. size / 16);
  1058. if (ret) {
  1059. kfree(p_cache);
  1060. return ret;
  1061. }
  1062. kfree(p_cache);
  1063. return ret;
  1064. }
  1065. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1066. {
  1067. u32 dest, *p_cache;
  1068. u64 addr;
  1069. u8 data[16];
  1070. size_t size;
  1071. int i, ret = -EIO;
  1072. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1073. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1074. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1075. addr = (u64)dest;
  1076. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1077. (u32 *)p_cache, size / 16);
  1078. if (ret) {
  1079. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1080. release_firmware(adapter->ahw->fw_info.fw);
  1081. adapter->ahw->fw_info.fw = NULL;
  1082. return -EIO;
  1083. }
  1084. /* alignment check */
  1085. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1086. addr = dest + size;
  1087. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1088. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1089. for (; i < 16; i++)
  1090. data[i] = 0;
  1091. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1092. (u32 *)data, 1);
  1093. if (ret) {
  1094. dev_err(&adapter->pdev->dev,
  1095. "MS memory write failed\n");
  1096. release_firmware(adapter->ahw->fw_info.fw);
  1097. adapter->ahw->fw_info.fw = NULL;
  1098. return -EIO;
  1099. }
  1100. }
  1101. release_firmware(adapter->ahw->fw_info.fw);
  1102. adapter->ahw->fw_info.fw = NULL;
  1103. return 0;
  1104. }
  1105. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1106. {
  1107. int i, j;
  1108. u32 val = 0, val1 = 0, reg = 0;
  1109. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1110. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1111. for (j = 0; j < 2; j++) {
  1112. if (j == 0) {
  1113. dev_info(&adapter->pdev->dev,
  1114. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1115. reg = QLC_83XX_PORT0_THRESHOLD;
  1116. } else if (j == 1) {
  1117. dev_info(&adapter->pdev->dev,
  1118. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1119. reg = QLC_83XX_PORT1_THRESHOLD;
  1120. }
  1121. for (i = 0; i < 8; i++) {
  1122. val = QLCRD32(adapter, reg + (i * 0x4));
  1123. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1124. }
  1125. dev_info(&adapter->pdev->dev, "\n");
  1126. }
  1127. for (j = 0; j < 2; j++) {
  1128. if (j == 0) {
  1129. dev_info(&adapter->pdev->dev,
  1130. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1131. reg = QLC_83XX_PORT0_TC_MC_REG;
  1132. } else if (j == 1) {
  1133. dev_info(&adapter->pdev->dev,
  1134. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1135. reg = QLC_83XX_PORT1_TC_MC_REG;
  1136. }
  1137. for (i = 0; i < 4; i++) {
  1138. val = QLCRD32(adapter, reg + (i * 0x4));
  1139. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1140. }
  1141. dev_info(&adapter->pdev->dev, "\n");
  1142. }
  1143. for (j = 0; j < 2; j++) {
  1144. if (j == 0) {
  1145. dev_info(&adapter->pdev->dev,
  1146. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1147. reg = QLC_83XX_PORT0_TC_STATS;
  1148. } else if (j == 1) {
  1149. dev_info(&adapter->pdev->dev,
  1150. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1151. reg = QLC_83XX_PORT1_TC_STATS;
  1152. }
  1153. for (i = 7; i >= 0; i--) {
  1154. val = QLCRD32(adapter, reg);
  1155. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1156. QLCWR32(adapter, reg, (val | (i << 29)));
  1157. val = QLCRD32(adapter, reg);
  1158. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1159. }
  1160. dev_info(&adapter->pdev->dev, "\n");
  1161. }
  1162. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1163. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1164. dev_info(&adapter->pdev->dev,
  1165. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1166. val, val1);
  1167. }
  1168. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1169. {
  1170. u32 reg = 0, i, j;
  1171. if (qlcnic_83xx_lock_driver(adapter)) {
  1172. dev_err(&adapter->pdev->dev,
  1173. "%s:failed to acquire driver lock\n", __func__);
  1174. return;
  1175. }
  1176. qlcnic_83xx_dump_pause_control_regs(adapter);
  1177. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1178. for (j = 0; j < 2; j++) {
  1179. if (j == 0)
  1180. reg = QLC_83XX_PORT0_THRESHOLD;
  1181. else if (j == 1)
  1182. reg = QLC_83XX_PORT1_THRESHOLD;
  1183. for (i = 0; i < 8; i++)
  1184. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1185. }
  1186. for (j = 0; j < 2; j++) {
  1187. if (j == 0)
  1188. reg = QLC_83XX_PORT0_TC_MC_REG;
  1189. else if (j == 1)
  1190. reg = QLC_83XX_PORT1_TC_MC_REG;
  1191. for (i = 0; i < 4; i++)
  1192. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1193. }
  1194. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1195. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1196. dev_info(&adapter->pdev->dev,
  1197. "Disabled pause frames successfully on all ports\n");
  1198. qlcnic_83xx_unlock_driver(adapter);
  1199. }
  1200. static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
  1201. {
  1202. QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
  1203. QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
  1204. QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
  1205. QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
  1206. QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
  1207. QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
  1208. QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
  1209. QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
  1210. QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
  1211. }
  1212. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1213. {
  1214. u32 heartbeat, peg_status;
  1215. int retries, ret = -EIO;
  1216. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1217. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1218. QLCNIC_PEG_ALIVE_COUNTER);
  1219. do {
  1220. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1221. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1222. QLCNIC_PEG_ALIVE_COUNTER);
  1223. if (heartbeat != p_dev->heartbeat) {
  1224. ret = QLCNIC_RCODE_SUCCESS;
  1225. break;
  1226. }
  1227. } while (--retries);
  1228. if (ret) {
  1229. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1230. qlcnic_83xx_take_eport_out_of_reset(p_dev);
  1231. qlcnic_83xx_disable_pause_frames(p_dev);
  1232. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1233. QLCNIC_PEG_HALT_STATUS1);
  1234. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1235. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1236. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1237. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1238. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1239. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1240. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1241. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1242. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1243. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1244. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1245. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1246. dev_err(&p_dev->pdev->dev,
  1247. "Device is being reset err code 0x00006700.\n");
  1248. }
  1249. return ret;
  1250. }
  1251. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1252. {
  1253. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1254. u32 val;
  1255. do {
  1256. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1257. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1258. return 0;
  1259. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1260. } while (--retries);
  1261. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1262. return -EIO;
  1263. }
  1264. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1265. {
  1266. int err;
  1267. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1268. if (err)
  1269. return err;
  1270. err = qlcnic_83xx_check_heartbeat(p_dev);
  1271. if (err)
  1272. return err;
  1273. return err;
  1274. }
  1275. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1276. int duration, u32 mask, u32 status)
  1277. {
  1278. u32 value;
  1279. int timeout_error;
  1280. u8 retries;
  1281. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1282. retries = duration / 10;
  1283. do {
  1284. if ((value & mask) != status) {
  1285. timeout_error = 1;
  1286. msleep(duration / 10);
  1287. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1288. } else {
  1289. timeout_error = 0;
  1290. break;
  1291. }
  1292. } while (retries--);
  1293. if (timeout_error) {
  1294. p_dev->ahw->reset.seq_error++;
  1295. dev_err(&p_dev->pdev->dev,
  1296. "%s: Timeout Err, entry_num = %d\n",
  1297. __func__, p_dev->ahw->reset.seq_index);
  1298. dev_err(&p_dev->pdev->dev,
  1299. "0x%08x 0x%08x 0x%08x\n",
  1300. value, mask, status);
  1301. }
  1302. return timeout_error;
  1303. }
  1304. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1305. {
  1306. u32 sum = 0;
  1307. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1308. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1309. while (count-- > 0)
  1310. sum += *buff++;
  1311. while (sum >> 16)
  1312. sum = (sum & 0xFFFF) + (sum >> 16);
  1313. if (~sum) {
  1314. return 0;
  1315. } else {
  1316. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1317. return -1;
  1318. }
  1319. }
  1320. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1321. {
  1322. u8 *p_buff;
  1323. u32 addr, count;
  1324. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1325. ahw->reset.seq_error = 0;
  1326. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1327. if (p_dev->ahw->reset.buff == NULL)
  1328. return -ENOMEM;
  1329. p_buff = p_dev->ahw->reset.buff;
  1330. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1331. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1332. /* Copy template header from flash */
  1333. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1334. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1335. return -EIO;
  1336. }
  1337. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1338. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1339. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1340. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1341. /* Copy rest of the template */
  1342. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1343. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1344. return -EIO;
  1345. }
  1346. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1347. return -EIO;
  1348. /* Get Stop, Start and Init command offsets */
  1349. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1350. ahw->reset.start_offset = ahw->reset.buff +
  1351. ahw->reset.hdr->start_offset;
  1352. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1353. return 0;
  1354. }
  1355. /* Read Write HW register command */
  1356. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1357. u32 raddr, u32 waddr)
  1358. {
  1359. int value;
  1360. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1361. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1362. }
  1363. /* Read Modify Write HW register command */
  1364. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1365. u32 raddr, u32 waddr,
  1366. struct qlc_83xx_rmw *p_rmw_hdr)
  1367. {
  1368. int value;
  1369. if (p_rmw_hdr->index_a)
  1370. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1371. else
  1372. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1373. value &= p_rmw_hdr->mask;
  1374. value <<= p_rmw_hdr->shl;
  1375. value >>= p_rmw_hdr->shr;
  1376. value |= p_rmw_hdr->or_value;
  1377. value ^= p_rmw_hdr->xor_value;
  1378. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1379. }
  1380. /* Write HW register command */
  1381. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1382. struct qlc_83xx_entry_hdr *p_hdr)
  1383. {
  1384. int i;
  1385. struct qlc_83xx_entry *entry;
  1386. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1387. sizeof(struct qlc_83xx_entry_hdr));
  1388. for (i = 0; i < p_hdr->count; i++, entry++) {
  1389. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1390. entry->arg2);
  1391. if (p_hdr->delay)
  1392. udelay((u32)(p_hdr->delay));
  1393. }
  1394. }
  1395. /* Read and Write instruction */
  1396. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1397. struct qlc_83xx_entry_hdr *p_hdr)
  1398. {
  1399. int i;
  1400. struct qlc_83xx_entry *entry;
  1401. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1402. sizeof(struct qlc_83xx_entry_hdr));
  1403. for (i = 0; i < p_hdr->count; i++, entry++) {
  1404. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1405. entry->arg2);
  1406. if (p_hdr->delay)
  1407. udelay((u32)(p_hdr->delay));
  1408. }
  1409. }
  1410. /* Poll HW register command */
  1411. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1412. struct qlc_83xx_entry_hdr *p_hdr)
  1413. {
  1414. long delay;
  1415. struct qlc_83xx_entry *entry;
  1416. struct qlc_83xx_poll *poll;
  1417. int i;
  1418. unsigned long arg1, arg2;
  1419. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1420. sizeof(struct qlc_83xx_entry_hdr));
  1421. entry = (struct qlc_83xx_entry *)((char *)poll +
  1422. sizeof(struct qlc_83xx_poll));
  1423. delay = (long)p_hdr->delay;
  1424. if (!delay) {
  1425. for (i = 0; i < p_hdr->count; i++, entry++)
  1426. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1427. delay, poll->mask,
  1428. poll->status);
  1429. } else {
  1430. for (i = 0; i < p_hdr->count; i++, entry++) {
  1431. arg1 = entry->arg1;
  1432. arg2 = entry->arg2;
  1433. if (delay) {
  1434. if (qlcnic_83xx_poll_reg(p_dev,
  1435. arg1, delay,
  1436. poll->mask,
  1437. poll->status)){
  1438. qlcnic_83xx_rd_reg_indirect(p_dev,
  1439. arg1);
  1440. qlcnic_83xx_rd_reg_indirect(p_dev,
  1441. arg2);
  1442. }
  1443. }
  1444. }
  1445. }
  1446. }
  1447. /* Poll and write HW register command */
  1448. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1449. struct qlc_83xx_entry_hdr *p_hdr)
  1450. {
  1451. int i;
  1452. long delay;
  1453. struct qlc_83xx_quad_entry *entry;
  1454. struct qlc_83xx_poll *poll;
  1455. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1456. sizeof(struct qlc_83xx_entry_hdr));
  1457. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1458. sizeof(struct qlc_83xx_poll));
  1459. delay = (long)p_hdr->delay;
  1460. for (i = 0; i < p_hdr->count; i++, entry++) {
  1461. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1462. entry->dr_value);
  1463. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1464. entry->ar_value);
  1465. if (delay)
  1466. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1467. poll->mask, poll->status);
  1468. }
  1469. }
  1470. /* Read Modify Write register command */
  1471. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1472. struct qlc_83xx_entry_hdr *p_hdr)
  1473. {
  1474. int i;
  1475. struct qlc_83xx_entry *entry;
  1476. struct qlc_83xx_rmw *rmw_hdr;
  1477. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1478. sizeof(struct qlc_83xx_entry_hdr));
  1479. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1480. sizeof(struct qlc_83xx_rmw));
  1481. for (i = 0; i < p_hdr->count; i++, entry++) {
  1482. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1483. entry->arg2, rmw_hdr);
  1484. if (p_hdr->delay)
  1485. udelay((u32)(p_hdr->delay));
  1486. }
  1487. }
  1488. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1489. {
  1490. if (p_hdr->delay)
  1491. mdelay((u32)((long)p_hdr->delay));
  1492. }
  1493. /* Read and poll register command */
  1494. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1495. struct qlc_83xx_entry_hdr *p_hdr)
  1496. {
  1497. long delay;
  1498. int index, i, j;
  1499. struct qlc_83xx_quad_entry *entry;
  1500. struct qlc_83xx_poll *poll;
  1501. unsigned long addr;
  1502. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1503. sizeof(struct qlc_83xx_entry_hdr));
  1504. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1505. sizeof(struct qlc_83xx_poll));
  1506. delay = (long)p_hdr->delay;
  1507. for (i = 0; i < p_hdr->count; i++, entry++) {
  1508. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1509. entry->ar_value);
  1510. if (delay) {
  1511. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1512. poll->mask, poll->status)){
  1513. index = p_dev->ahw->reset.array_index;
  1514. addr = entry->dr_addr;
  1515. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1516. p_dev->ahw->reset.array[index++] = j;
  1517. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1518. p_dev->ahw->reset.array_index = 1;
  1519. }
  1520. }
  1521. }
  1522. }
  1523. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1524. {
  1525. p_dev->ahw->reset.seq_end = 1;
  1526. }
  1527. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1528. {
  1529. p_dev->ahw->reset.template_end = 1;
  1530. if (p_dev->ahw->reset.seq_error == 0)
  1531. dev_err(&p_dev->pdev->dev,
  1532. "HW restart process completed successfully.\n");
  1533. else
  1534. dev_err(&p_dev->pdev->dev,
  1535. "HW restart completed with timeout errors.\n");
  1536. }
  1537. /**
  1538. * qlcnic_83xx_exec_template_cmd
  1539. *
  1540. * @p_dev: adapter structure
  1541. * @p_buff: Poiter to instruction template
  1542. *
  1543. * Template provides instructions to stop, restart and initalize firmware.
  1544. * These instructions are abstracted as a series of read, write and
  1545. * poll operations on hardware registers. Register information and operation
  1546. * specifics are not exposed to the driver. Driver reads the template from
  1547. * flash and executes the instructions located at pre-defined offsets.
  1548. *
  1549. * Returns: None
  1550. * */
  1551. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1552. char *p_buff)
  1553. {
  1554. int index, entries;
  1555. struct qlc_83xx_entry_hdr *p_hdr;
  1556. char *entry = p_buff;
  1557. p_dev->ahw->reset.seq_end = 0;
  1558. p_dev->ahw->reset.template_end = 0;
  1559. entries = p_dev->ahw->reset.hdr->entries;
  1560. index = p_dev->ahw->reset.seq_index;
  1561. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1562. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1563. switch (p_hdr->cmd) {
  1564. case QLC_83XX_OPCODE_NOP:
  1565. break;
  1566. case QLC_83XX_OPCODE_WRITE_LIST:
  1567. qlcnic_83xx_write_list(p_dev, p_hdr);
  1568. break;
  1569. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1570. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1571. break;
  1572. case QLC_83XX_OPCODE_POLL_LIST:
  1573. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1574. break;
  1575. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1576. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1577. break;
  1578. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1579. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1580. break;
  1581. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1582. qlcnic_83xx_pause(p_hdr);
  1583. break;
  1584. case QLC_83XX_OPCODE_SEQ_END:
  1585. qlcnic_83xx_seq_end(p_dev);
  1586. break;
  1587. case QLC_83XX_OPCODE_TMPL_END:
  1588. qlcnic_83xx_template_end(p_dev);
  1589. break;
  1590. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1591. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1592. break;
  1593. default:
  1594. dev_err(&p_dev->pdev->dev,
  1595. "%s: Unknown opcode 0x%04x in template %d\n",
  1596. __func__, p_hdr->cmd, index);
  1597. break;
  1598. }
  1599. entry += p_hdr->size;
  1600. }
  1601. p_dev->ahw->reset.seq_index = index;
  1602. }
  1603. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1604. {
  1605. p_dev->ahw->reset.seq_index = 0;
  1606. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1607. if (p_dev->ahw->reset.seq_end != 1)
  1608. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1609. }
  1610. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1611. {
  1612. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1613. if (p_dev->ahw->reset.template_end != 1)
  1614. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1615. }
  1616. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1617. {
  1618. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1619. if (p_dev->ahw->reset.seq_end != 1)
  1620. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1621. }
  1622. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1623. {
  1624. int err = -EIO;
  1625. if (request_firmware(&adapter->ahw->fw_info.fw,
  1626. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1627. dev_err(&adapter->pdev->dev,
  1628. "No file FW image, loading flash FW image.\n");
  1629. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1630. QLC_83XX_BOOT_FROM_FLASH);
  1631. } else {
  1632. if (qlcnic_83xx_copy_fw_file(adapter))
  1633. return err;
  1634. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1635. QLC_83XX_BOOT_FROM_FILE);
  1636. }
  1637. return 0;
  1638. }
  1639. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1640. {
  1641. u32 val;
  1642. int err = -EIO;
  1643. qlcnic_83xx_stop_hw(adapter);
  1644. /* Collect FW register dump if required */
  1645. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1646. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1647. qlcnic_dump_fw(adapter);
  1648. qlcnic_83xx_init_hw(adapter);
  1649. if (qlcnic_83xx_copy_bootloader(adapter))
  1650. return err;
  1651. /* Boot either flash image or firmware image from host file system */
  1652. if (qlcnic_load_fw_file) {
  1653. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1654. return err;
  1655. } else {
  1656. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1657. QLC_83XX_BOOT_FROM_FLASH);
  1658. }
  1659. qlcnic_83xx_start_hw(adapter);
  1660. if (qlcnic_83xx_check_hw_status(adapter))
  1661. return -EIO;
  1662. return 0;
  1663. }
  1664. /**
  1665. * qlcnic_83xx_config_default_opmode
  1666. *
  1667. * @adapter: adapter structure
  1668. *
  1669. * Configure default driver operating mode
  1670. *
  1671. * Returns: Error code or Success(0)
  1672. * */
  1673. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1674. {
  1675. u32 op_mode;
  1676. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1677. qlcnic_get_func_no(adapter);
  1678. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1679. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1680. op_mode = QLC_83XX_DEFAULT_OPMODE;
  1681. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1682. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1683. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1684. } else {
  1685. return -EIO;
  1686. }
  1687. return 0;
  1688. }
  1689. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1690. {
  1691. int err;
  1692. struct qlcnic_info nic_info;
  1693. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1694. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1695. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1696. if (err)
  1697. return -EIO;
  1698. ahw->physical_port = (u8) nic_info.phys_port;
  1699. ahw->switch_mode = nic_info.switch_mode;
  1700. ahw->max_tx_ques = nic_info.max_tx_ques;
  1701. ahw->max_rx_ques = nic_info.max_rx_ques;
  1702. ahw->capabilities = nic_info.capabilities;
  1703. ahw->max_mac_filters = nic_info.max_mac_filters;
  1704. ahw->max_mtu = nic_info.max_mtu;
  1705. /* VNIC mode is detected by BIT_23 in capabilities. This bit is also
  1706. * set in case device is SRIOV capable. VNIC and SRIOV are mutually
  1707. * exclusive. So in case of sriov capable device load driver in
  1708. * default mode
  1709. */
  1710. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state)) {
  1711. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1712. return ahw->nic_mode;
  1713. }
  1714. if (ahw->capabilities & BIT_23)
  1715. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1716. else
  1717. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1718. return ahw->nic_mode;
  1719. }
  1720. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1721. {
  1722. int ret;
  1723. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1724. if (ret == -EIO)
  1725. return -EIO;
  1726. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1727. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1728. return -EIO;
  1729. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1730. if (qlcnic_83xx_config_default_opmode(adapter))
  1731. return -EIO;
  1732. }
  1733. return 0;
  1734. }
  1735. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1736. {
  1737. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1738. if (ahw->port_type == QLCNIC_XGBE) {
  1739. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1740. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1741. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1742. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1743. } else if (ahw->port_type == QLCNIC_GBE) {
  1744. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1745. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1746. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1747. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1748. }
  1749. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1750. adapter->max_rds_rings = MAX_RDS_RINGS;
  1751. }
  1752. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1753. {
  1754. int err = -EIO;
  1755. qlcnic_83xx_get_minidump_template(adapter);
  1756. if (qlcnic_83xx_get_port_info(adapter))
  1757. return err;
  1758. qlcnic_83xx_config_buff_descriptors(adapter);
  1759. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1760. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1761. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1762. adapter->ahw->fw_hal_version);
  1763. return 0;
  1764. }
  1765. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1766. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1767. {
  1768. struct qlcnic_cmd_args cmd;
  1769. u32 presence_mask, audit_mask;
  1770. int status;
  1771. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1772. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1773. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1774. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1775. cmd.req.arg[1] = BIT_31;
  1776. status = qlcnic_issue_cmd(adapter, &cmd);
  1777. if (status)
  1778. dev_err(&adapter->pdev->dev,
  1779. "Failed to clean up the function resources\n");
  1780. qlcnic_free_mbx_args(&cmd);
  1781. }
  1782. }
  1783. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1784. {
  1785. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1786. if (qlcnic_sriov_vf_check(adapter))
  1787. return qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1788. if (qlcnic_83xx_check_hw_status(adapter))
  1789. return -EIO;
  1790. /* Initilaize 83xx mailbox spinlock */
  1791. spin_lock_init(&ahw->mbx_lock);
  1792. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1793. qlcnic_83xx_clear_function_resources(adapter);
  1794. /* register for NIC IDC AEN Events */
  1795. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1796. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1797. qlcnic_83xx_read_flash_mfg_id(adapter);
  1798. if (qlcnic_83xx_idc_init(adapter))
  1799. return -EIO;
  1800. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1801. if (qlcnic_83xx_configure_opmode(adapter))
  1802. return -EIO;
  1803. /* Perform operating mode specific initialization */
  1804. if (adapter->nic_ops->init_driver(adapter))
  1805. return -EIO;
  1806. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1807. /* Periodically monitor device status */
  1808. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1809. return adapter->ahw->idc.err_code;
  1810. }