at91sam9260_devices.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365
  1. /*
  2. * arch/arm/mach-at91/at91sam9260_devices.c
  3. *
  4. * Copyright (C) 2006 Atmel
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/i2c-gpio.h>
  18. #include <mach/board.h>
  19. #include <mach/cpu.h>
  20. #include <mach/at91sam9260.h>
  21. #include <mach/at91sam9260_matrix.h>
  22. #include <mach/at91_matrix.h>
  23. #include <mach/at91sam9_smc.h>
  24. #include "generic.h"
  25. /* --------------------------------------------------------------------
  26. * USB Host
  27. * -------------------------------------------------------------------- */
  28. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  29. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  30. static struct at91_usbh_data usbh_data;
  31. static struct resource usbh_resources[] = {
  32. [0] = {
  33. .start = AT91SAM9260_UHP_BASE,
  34. .end = AT91SAM9260_UHP_BASE + SZ_1M - 1,
  35. .flags = IORESOURCE_MEM,
  36. },
  37. [1] = {
  38. .start = AT91SAM9260_ID_UHP,
  39. .end = AT91SAM9260_ID_UHP,
  40. .flags = IORESOURCE_IRQ,
  41. },
  42. };
  43. static struct platform_device at91_usbh_device = {
  44. .name = "at91_ohci",
  45. .id = -1,
  46. .dev = {
  47. .dma_mask = &ohci_dmamask,
  48. .coherent_dma_mask = DMA_BIT_MASK(32),
  49. .platform_data = &usbh_data,
  50. },
  51. .resource = usbh_resources,
  52. .num_resources = ARRAY_SIZE(usbh_resources),
  53. };
  54. void __init at91_add_device_usbh(struct at91_usbh_data *data)
  55. {
  56. int i;
  57. if (!data)
  58. return;
  59. /* Enable overcurrent notification */
  60. for (i = 0; i < data->ports; i++) {
  61. if (data->overcurrent_pin[i])
  62. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  63. }
  64. usbh_data = *data;
  65. platform_device_register(&at91_usbh_device);
  66. }
  67. #else
  68. void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
  69. #endif
  70. /* --------------------------------------------------------------------
  71. * USB Device (Gadget)
  72. * -------------------------------------------------------------------- */
  73. #if defined(CONFIG_USB_AT91) || defined(CONFIG_USB_AT91_MODULE)
  74. static struct at91_udc_data udc_data;
  75. static struct resource udc_resources[] = {
  76. [0] = {
  77. .start = AT91SAM9260_BASE_UDP,
  78. .end = AT91SAM9260_BASE_UDP + SZ_16K - 1,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = AT91SAM9260_ID_UDP,
  83. .end = AT91SAM9260_ID_UDP,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static struct platform_device at91_udc_device = {
  88. .name = "at91_udc",
  89. .id = -1,
  90. .dev = {
  91. .platform_data = &udc_data,
  92. },
  93. .resource = udc_resources,
  94. .num_resources = ARRAY_SIZE(udc_resources),
  95. };
  96. void __init at91_add_device_udc(struct at91_udc_data *data)
  97. {
  98. if (!data)
  99. return;
  100. if (gpio_is_valid(data->vbus_pin)) {
  101. at91_set_gpio_input(data->vbus_pin, 0);
  102. at91_set_deglitch(data->vbus_pin, 1);
  103. }
  104. /* Pullup pin is handled internally by USB device peripheral */
  105. udc_data = *data;
  106. platform_device_register(&at91_udc_device);
  107. }
  108. #else
  109. void __init at91_add_device_udc(struct at91_udc_data *data) {}
  110. #endif
  111. /* --------------------------------------------------------------------
  112. * Ethernet
  113. * -------------------------------------------------------------------- */
  114. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  115. static u64 eth_dmamask = DMA_BIT_MASK(32);
  116. static struct macb_platform_data eth_data;
  117. static struct resource eth_resources[] = {
  118. [0] = {
  119. .start = AT91SAM9260_BASE_EMAC,
  120. .end = AT91SAM9260_BASE_EMAC + SZ_16K - 1,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. [1] = {
  124. .start = AT91SAM9260_ID_EMAC,
  125. .end = AT91SAM9260_ID_EMAC,
  126. .flags = IORESOURCE_IRQ,
  127. },
  128. };
  129. static struct platform_device at91sam9260_eth_device = {
  130. .name = "macb",
  131. .id = -1,
  132. .dev = {
  133. .dma_mask = &eth_dmamask,
  134. .coherent_dma_mask = DMA_BIT_MASK(32),
  135. .platform_data = &eth_data,
  136. },
  137. .resource = eth_resources,
  138. .num_resources = ARRAY_SIZE(eth_resources),
  139. };
  140. void __init at91_add_device_eth(struct macb_platform_data *data)
  141. {
  142. if (!data)
  143. return;
  144. if (gpio_is_valid(data->phy_irq_pin)) {
  145. at91_set_gpio_input(data->phy_irq_pin, 0);
  146. at91_set_deglitch(data->phy_irq_pin, 1);
  147. }
  148. /* Pins used for MII and RMII */
  149. at91_set_A_periph(AT91_PIN_PA19, 0); /* ETXCK_EREFCK */
  150. at91_set_A_periph(AT91_PIN_PA17, 0); /* ERXDV */
  151. at91_set_A_periph(AT91_PIN_PA14, 0); /* ERX0 */
  152. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERX1 */
  153. at91_set_A_periph(AT91_PIN_PA18, 0); /* ERXER */
  154. at91_set_A_periph(AT91_PIN_PA16, 0); /* ETXEN */
  155. at91_set_A_periph(AT91_PIN_PA12, 0); /* ETX0 */
  156. at91_set_A_periph(AT91_PIN_PA13, 0); /* ETX1 */
  157. at91_set_A_periph(AT91_PIN_PA21, 0); /* EMDIO */
  158. at91_set_A_periph(AT91_PIN_PA20, 0); /* EMDC */
  159. if (!data->is_rmii) {
  160. at91_set_B_periph(AT91_PIN_PA28, 0); /* ECRS */
  161. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECOL */
  162. at91_set_B_periph(AT91_PIN_PA25, 0); /* ERX2 */
  163. at91_set_B_periph(AT91_PIN_PA26, 0); /* ERX3 */
  164. at91_set_B_periph(AT91_PIN_PA27, 0); /* ERXCK */
  165. at91_set_B_periph(AT91_PIN_PA23, 0); /* ETX2 */
  166. at91_set_B_periph(AT91_PIN_PA24, 0); /* ETX3 */
  167. at91_set_B_periph(AT91_PIN_PA22, 0); /* ETXER */
  168. }
  169. eth_data = *data;
  170. platform_device_register(&at91sam9260_eth_device);
  171. }
  172. #else
  173. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  174. #endif
  175. /* --------------------------------------------------------------------
  176. * MMC / SD
  177. * -------------------------------------------------------------------- */
  178. #if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
  179. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  180. static struct at91_mmc_data mmc_data;
  181. static struct resource mmc_resources[] = {
  182. [0] = {
  183. .start = AT91SAM9260_BASE_MCI,
  184. .end = AT91SAM9260_BASE_MCI + SZ_16K - 1,
  185. .flags = IORESOURCE_MEM,
  186. },
  187. [1] = {
  188. .start = AT91SAM9260_ID_MCI,
  189. .end = AT91SAM9260_ID_MCI,
  190. .flags = IORESOURCE_IRQ,
  191. },
  192. };
  193. static struct platform_device at91sam9260_mmc_device = {
  194. .name = "at91_mci",
  195. .id = -1,
  196. .dev = {
  197. .dma_mask = &mmc_dmamask,
  198. .coherent_dma_mask = DMA_BIT_MASK(32),
  199. .platform_data = &mmc_data,
  200. },
  201. .resource = mmc_resources,
  202. .num_resources = ARRAY_SIZE(mmc_resources),
  203. };
  204. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
  205. {
  206. if (!data)
  207. return;
  208. /* input/irq */
  209. if (gpio_is_valid(data->det_pin)) {
  210. at91_set_gpio_input(data->det_pin, 1);
  211. at91_set_deglitch(data->det_pin, 1);
  212. }
  213. if (gpio_is_valid(data->wp_pin))
  214. at91_set_gpio_input(data->wp_pin, 1);
  215. if (gpio_is_valid(data->vcc_pin))
  216. at91_set_gpio_output(data->vcc_pin, 0);
  217. /* CLK */
  218. at91_set_A_periph(AT91_PIN_PA8, 0);
  219. if (data->slot_b) {
  220. /* CMD */
  221. at91_set_B_periph(AT91_PIN_PA1, 1);
  222. /* DAT0, maybe DAT1..DAT3 */
  223. at91_set_B_periph(AT91_PIN_PA0, 1);
  224. if (data->wire4) {
  225. at91_set_B_periph(AT91_PIN_PA5, 1);
  226. at91_set_B_periph(AT91_PIN_PA4, 1);
  227. at91_set_B_periph(AT91_PIN_PA3, 1);
  228. }
  229. } else {
  230. /* CMD */
  231. at91_set_A_periph(AT91_PIN_PA7, 1);
  232. /* DAT0, maybe DAT1..DAT3 */
  233. at91_set_A_periph(AT91_PIN_PA6, 1);
  234. if (data->wire4) {
  235. at91_set_A_periph(AT91_PIN_PA9, 1);
  236. at91_set_A_periph(AT91_PIN_PA10, 1);
  237. at91_set_A_periph(AT91_PIN_PA11, 1);
  238. }
  239. }
  240. mmc_data = *data;
  241. platform_device_register(&at91sam9260_mmc_device);
  242. }
  243. #else
  244. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
  245. #endif
  246. /* --------------------------------------------------------------------
  247. * MMC / SD Slot for Atmel MCI Driver
  248. * -------------------------------------------------------------------- */
  249. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  250. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  251. static struct mci_platform_data mmc_data;
  252. static struct resource mmc_resources[] = {
  253. [0] = {
  254. .start = AT91SAM9260_BASE_MCI,
  255. .end = AT91SAM9260_BASE_MCI + SZ_16K - 1,
  256. .flags = IORESOURCE_MEM,
  257. },
  258. [1] = {
  259. .start = AT91SAM9260_ID_MCI,
  260. .end = AT91SAM9260_ID_MCI,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. };
  264. static struct platform_device at91sam9260_mmc_device = {
  265. .name = "atmel_mci",
  266. .id = -1,
  267. .dev = {
  268. .dma_mask = &mmc_dmamask,
  269. .coherent_dma_mask = DMA_BIT_MASK(32),
  270. .platform_data = &mmc_data,
  271. },
  272. .resource = mmc_resources,
  273. .num_resources = ARRAY_SIZE(mmc_resources),
  274. };
  275. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  276. {
  277. unsigned int i;
  278. unsigned int slot_count = 0;
  279. if (!data)
  280. return;
  281. for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
  282. if (data->slot[i].bus_width) {
  283. /* input/irq */
  284. if (gpio_is_valid(data->slot[i].detect_pin)) {
  285. at91_set_gpio_input(data->slot[i].detect_pin, 1);
  286. at91_set_deglitch(data->slot[i].detect_pin, 1);
  287. }
  288. if (gpio_is_valid(data->slot[i].wp_pin))
  289. at91_set_gpio_input(data->slot[i].wp_pin, 1);
  290. switch (i) {
  291. case 0:
  292. /* CMD */
  293. at91_set_A_periph(AT91_PIN_PA7, 1);
  294. /* DAT0, maybe DAT1..DAT3 */
  295. at91_set_A_periph(AT91_PIN_PA6, 1);
  296. if (data->slot[i].bus_width == 4) {
  297. at91_set_A_periph(AT91_PIN_PA9, 1);
  298. at91_set_A_periph(AT91_PIN_PA10, 1);
  299. at91_set_A_periph(AT91_PIN_PA11, 1);
  300. }
  301. slot_count++;
  302. break;
  303. case 1:
  304. /* CMD */
  305. at91_set_B_periph(AT91_PIN_PA1, 1);
  306. /* DAT0, maybe DAT1..DAT3 */
  307. at91_set_B_periph(AT91_PIN_PA0, 1);
  308. if (data->slot[i].bus_width == 4) {
  309. at91_set_B_periph(AT91_PIN_PA5, 1);
  310. at91_set_B_periph(AT91_PIN_PA4, 1);
  311. at91_set_B_periph(AT91_PIN_PA3, 1);
  312. }
  313. slot_count++;
  314. break;
  315. default:
  316. printk(KERN_ERR
  317. "AT91: SD/MMC slot %d not available\n", i);
  318. break;
  319. }
  320. }
  321. }
  322. if (slot_count) {
  323. /* CLK */
  324. at91_set_A_periph(AT91_PIN_PA8, 0);
  325. mmc_data = *data;
  326. platform_device_register(&at91sam9260_mmc_device);
  327. }
  328. }
  329. #else
  330. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  331. #endif
  332. /* --------------------------------------------------------------------
  333. * NAND / SmartMedia
  334. * -------------------------------------------------------------------- */
  335. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  336. static struct atmel_nand_data nand_data;
  337. #define NAND_BASE AT91_CHIPSELECT_3
  338. static struct resource nand_resources[] = {
  339. [0] = {
  340. .start = NAND_BASE,
  341. .end = NAND_BASE + SZ_256M - 1,
  342. .flags = IORESOURCE_MEM,
  343. },
  344. [1] = {
  345. .start = AT91SAM9260_BASE_ECC,
  346. .end = AT91SAM9260_BASE_ECC + SZ_512 - 1,
  347. .flags = IORESOURCE_MEM,
  348. }
  349. };
  350. static struct platform_device at91sam9260_nand_device = {
  351. .name = "atmel_nand",
  352. .id = -1,
  353. .dev = {
  354. .platform_data = &nand_data,
  355. },
  356. .resource = nand_resources,
  357. .num_resources = ARRAY_SIZE(nand_resources),
  358. };
  359. void __init at91_add_device_nand(struct atmel_nand_data *data)
  360. {
  361. unsigned long csa;
  362. if (!data)
  363. return;
  364. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  365. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  366. /* enable pin */
  367. if (gpio_is_valid(data->enable_pin))
  368. at91_set_gpio_output(data->enable_pin, 1);
  369. /* ready/busy pin */
  370. if (gpio_is_valid(data->rdy_pin))
  371. at91_set_gpio_input(data->rdy_pin, 1);
  372. /* card detect pin */
  373. if (gpio_is_valid(data->det_pin))
  374. at91_set_gpio_input(data->det_pin, 1);
  375. nand_data = *data;
  376. platform_device_register(&at91sam9260_nand_device);
  377. }
  378. #else
  379. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  380. #endif
  381. /* --------------------------------------------------------------------
  382. * TWI (i2c)
  383. * -------------------------------------------------------------------- */
  384. /*
  385. * Prefer the GPIO code since the TWI controller isn't robust
  386. * (gets overruns and underruns under load) and can only issue
  387. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  388. */
  389. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  390. static struct i2c_gpio_platform_data pdata = {
  391. .sda_pin = AT91_PIN_PA23,
  392. .sda_is_open_drain = 1,
  393. .scl_pin = AT91_PIN_PA24,
  394. .scl_is_open_drain = 1,
  395. .udelay = 2, /* ~100 kHz */
  396. };
  397. static struct platform_device at91sam9260_twi_device = {
  398. .name = "i2c-gpio",
  399. .id = -1,
  400. .dev.platform_data = &pdata,
  401. };
  402. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  403. {
  404. at91_set_GPIO_periph(AT91_PIN_PA23, 1); /* TWD (SDA) */
  405. at91_set_multi_drive(AT91_PIN_PA23, 1);
  406. at91_set_GPIO_periph(AT91_PIN_PA24, 1); /* TWCK (SCL) */
  407. at91_set_multi_drive(AT91_PIN_PA24, 1);
  408. i2c_register_board_info(0, devices, nr_devices);
  409. platform_device_register(&at91sam9260_twi_device);
  410. }
  411. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  412. static struct resource twi_resources[] = {
  413. [0] = {
  414. .start = AT91SAM9260_BASE_TWI,
  415. .end = AT91SAM9260_BASE_TWI + SZ_16K - 1,
  416. .flags = IORESOURCE_MEM,
  417. },
  418. [1] = {
  419. .start = AT91SAM9260_ID_TWI,
  420. .end = AT91SAM9260_ID_TWI,
  421. .flags = IORESOURCE_IRQ,
  422. },
  423. };
  424. static struct platform_device at91sam9260_twi_device = {
  425. .name = "at91_i2c",
  426. .id = -1,
  427. .resource = twi_resources,
  428. .num_resources = ARRAY_SIZE(twi_resources),
  429. };
  430. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  431. {
  432. /* pins used for TWI interface */
  433. at91_set_A_periph(AT91_PIN_PA23, 0); /* TWD */
  434. at91_set_multi_drive(AT91_PIN_PA23, 1);
  435. at91_set_A_periph(AT91_PIN_PA24, 0); /* TWCK */
  436. at91_set_multi_drive(AT91_PIN_PA24, 1);
  437. i2c_register_board_info(0, devices, nr_devices);
  438. platform_device_register(&at91sam9260_twi_device);
  439. }
  440. #else
  441. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
  442. #endif
  443. /* --------------------------------------------------------------------
  444. * SPI
  445. * -------------------------------------------------------------------- */
  446. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  447. static u64 spi_dmamask = DMA_BIT_MASK(32);
  448. static struct resource spi0_resources[] = {
  449. [0] = {
  450. .start = AT91SAM9260_BASE_SPI0,
  451. .end = AT91SAM9260_BASE_SPI0 + SZ_16K - 1,
  452. .flags = IORESOURCE_MEM,
  453. },
  454. [1] = {
  455. .start = AT91SAM9260_ID_SPI0,
  456. .end = AT91SAM9260_ID_SPI0,
  457. .flags = IORESOURCE_IRQ,
  458. },
  459. };
  460. static struct platform_device at91sam9260_spi0_device = {
  461. .name = "atmel_spi",
  462. .id = 0,
  463. .dev = {
  464. .dma_mask = &spi_dmamask,
  465. .coherent_dma_mask = DMA_BIT_MASK(32),
  466. },
  467. .resource = spi0_resources,
  468. .num_resources = ARRAY_SIZE(spi0_resources),
  469. };
  470. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PC11, AT91_PIN_PC16, AT91_PIN_PC17 };
  471. static struct resource spi1_resources[] = {
  472. [0] = {
  473. .start = AT91SAM9260_BASE_SPI1,
  474. .end = AT91SAM9260_BASE_SPI1 + SZ_16K - 1,
  475. .flags = IORESOURCE_MEM,
  476. },
  477. [1] = {
  478. .start = AT91SAM9260_ID_SPI1,
  479. .end = AT91SAM9260_ID_SPI1,
  480. .flags = IORESOURCE_IRQ,
  481. },
  482. };
  483. static struct platform_device at91sam9260_spi1_device = {
  484. .name = "atmel_spi",
  485. .id = 1,
  486. .dev = {
  487. .dma_mask = &spi_dmamask,
  488. .coherent_dma_mask = DMA_BIT_MASK(32),
  489. },
  490. .resource = spi1_resources,
  491. .num_resources = ARRAY_SIZE(spi1_resources),
  492. };
  493. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PC5, AT91_PIN_PC4, AT91_PIN_PC3 };
  494. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  495. {
  496. int i;
  497. unsigned long cs_pin;
  498. short enable_spi0 = 0;
  499. short enable_spi1 = 0;
  500. /* Choose SPI chip-selects */
  501. for (i = 0; i < nr_devices; i++) {
  502. if (devices[i].controller_data)
  503. cs_pin = (unsigned long) devices[i].controller_data;
  504. else if (devices[i].bus_num == 0)
  505. cs_pin = spi0_standard_cs[devices[i].chip_select];
  506. else
  507. cs_pin = spi1_standard_cs[devices[i].chip_select];
  508. if (devices[i].bus_num == 0)
  509. enable_spi0 = 1;
  510. else
  511. enable_spi1 = 1;
  512. /* enable chip-select pin */
  513. at91_set_gpio_output(cs_pin, 1);
  514. /* pass chip-select pin to driver */
  515. devices[i].controller_data = (void *) cs_pin;
  516. }
  517. spi_register_board_info(devices, nr_devices);
  518. /* Configure SPI bus(es) */
  519. if (enable_spi0) {
  520. at91_set_A_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  521. at91_set_A_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  522. at91_set_A_periph(AT91_PIN_PA2, 0); /* SPI1_SPCK */
  523. platform_device_register(&at91sam9260_spi0_device);
  524. }
  525. if (enable_spi1) {
  526. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI1_MISO */
  527. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI1_MOSI */
  528. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI1_SPCK */
  529. platform_device_register(&at91sam9260_spi1_device);
  530. }
  531. }
  532. #else
  533. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  534. #endif
  535. /* --------------------------------------------------------------------
  536. * Timer/Counter blocks
  537. * -------------------------------------------------------------------- */
  538. #ifdef CONFIG_ATMEL_TCLIB
  539. static struct resource tcb0_resources[] = {
  540. [0] = {
  541. .start = AT91SAM9260_BASE_TCB0,
  542. .end = AT91SAM9260_BASE_TCB0 + SZ_16K - 1,
  543. .flags = IORESOURCE_MEM,
  544. },
  545. [1] = {
  546. .start = AT91SAM9260_ID_TC0,
  547. .end = AT91SAM9260_ID_TC0,
  548. .flags = IORESOURCE_IRQ,
  549. },
  550. [2] = {
  551. .start = AT91SAM9260_ID_TC1,
  552. .end = AT91SAM9260_ID_TC1,
  553. .flags = IORESOURCE_IRQ,
  554. },
  555. [3] = {
  556. .start = AT91SAM9260_ID_TC2,
  557. .end = AT91SAM9260_ID_TC2,
  558. .flags = IORESOURCE_IRQ,
  559. },
  560. };
  561. static struct platform_device at91sam9260_tcb0_device = {
  562. .name = "atmel_tcb",
  563. .id = 0,
  564. .resource = tcb0_resources,
  565. .num_resources = ARRAY_SIZE(tcb0_resources),
  566. };
  567. static struct resource tcb1_resources[] = {
  568. [0] = {
  569. .start = AT91SAM9260_BASE_TCB1,
  570. .end = AT91SAM9260_BASE_TCB1 + SZ_16K - 1,
  571. .flags = IORESOURCE_MEM,
  572. },
  573. [1] = {
  574. .start = AT91SAM9260_ID_TC3,
  575. .end = AT91SAM9260_ID_TC3,
  576. .flags = IORESOURCE_IRQ,
  577. },
  578. [2] = {
  579. .start = AT91SAM9260_ID_TC4,
  580. .end = AT91SAM9260_ID_TC4,
  581. .flags = IORESOURCE_IRQ,
  582. },
  583. [3] = {
  584. .start = AT91SAM9260_ID_TC5,
  585. .end = AT91SAM9260_ID_TC5,
  586. .flags = IORESOURCE_IRQ,
  587. },
  588. };
  589. static struct platform_device at91sam9260_tcb1_device = {
  590. .name = "atmel_tcb",
  591. .id = 1,
  592. .resource = tcb1_resources,
  593. .num_resources = ARRAY_SIZE(tcb1_resources),
  594. };
  595. static void __init at91_add_device_tc(void)
  596. {
  597. platform_device_register(&at91sam9260_tcb0_device);
  598. platform_device_register(&at91sam9260_tcb1_device);
  599. }
  600. #else
  601. static void __init at91_add_device_tc(void) { }
  602. #endif
  603. /* --------------------------------------------------------------------
  604. * RTT
  605. * -------------------------------------------------------------------- */
  606. static struct resource rtt_resources[] = {
  607. {
  608. .start = AT91SAM9260_BASE_RTT,
  609. .end = AT91SAM9260_BASE_RTT + SZ_16 - 1,
  610. .flags = IORESOURCE_MEM,
  611. }, {
  612. .flags = IORESOURCE_MEM,
  613. },
  614. };
  615. static struct platform_device at91sam9260_rtt_device = {
  616. .name = "at91_rtt",
  617. .id = 0,
  618. .resource = rtt_resources,
  619. };
  620. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  621. static void __init at91_add_device_rtt_rtc(void)
  622. {
  623. at91sam9260_rtt_device.name = "rtc-at91sam9";
  624. /*
  625. * The second resource is needed:
  626. * GPBR will serve as the storage for RTC time offset
  627. */
  628. at91sam9260_rtt_device.num_resources = 2;
  629. rtt_resources[1].start = AT91SAM9260_BASE_GPBR +
  630. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  631. rtt_resources[1].end = rtt_resources[1].start + 3;
  632. }
  633. #else
  634. static void __init at91_add_device_rtt_rtc(void)
  635. {
  636. /* Only one resource is needed: RTT not used as RTC */
  637. at91sam9260_rtt_device.num_resources = 1;
  638. }
  639. #endif
  640. static void __init at91_add_device_rtt(void)
  641. {
  642. at91_add_device_rtt_rtc();
  643. platform_device_register(&at91sam9260_rtt_device);
  644. }
  645. /* --------------------------------------------------------------------
  646. * Watchdog
  647. * -------------------------------------------------------------------- */
  648. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  649. static struct resource wdt_resources[] = {
  650. {
  651. .start = AT91SAM9260_BASE_WDT,
  652. .end = AT91SAM9260_BASE_WDT + SZ_16 - 1,
  653. .flags = IORESOURCE_MEM,
  654. }
  655. };
  656. static struct platform_device at91sam9260_wdt_device = {
  657. .name = "at91_wdt",
  658. .id = -1,
  659. .resource = wdt_resources,
  660. .num_resources = ARRAY_SIZE(wdt_resources),
  661. };
  662. static void __init at91_add_device_watchdog(void)
  663. {
  664. platform_device_register(&at91sam9260_wdt_device);
  665. }
  666. #else
  667. static void __init at91_add_device_watchdog(void) {}
  668. #endif
  669. /* --------------------------------------------------------------------
  670. * SSC -- Synchronous Serial Controller
  671. * -------------------------------------------------------------------- */
  672. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  673. static u64 ssc_dmamask = DMA_BIT_MASK(32);
  674. static struct resource ssc_resources[] = {
  675. [0] = {
  676. .start = AT91SAM9260_BASE_SSC,
  677. .end = AT91SAM9260_BASE_SSC + SZ_16K - 1,
  678. .flags = IORESOURCE_MEM,
  679. },
  680. [1] = {
  681. .start = AT91SAM9260_ID_SSC,
  682. .end = AT91SAM9260_ID_SSC,
  683. .flags = IORESOURCE_IRQ,
  684. },
  685. };
  686. static struct platform_device at91sam9260_ssc_device = {
  687. .name = "ssc",
  688. .id = 0,
  689. .dev = {
  690. .dma_mask = &ssc_dmamask,
  691. .coherent_dma_mask = DMA_BIT_MASK(32),
  692. },
  693. .resource = ssc_resources,
  694. .num_resources = ARRAY_SIZE(ssc_resources),
  695. };
  696. static inline void configure_ssc_pins(unsigned pins)
  697. {
  698. if (pins & ATMEL_SSC_TF)
  699. at91_set_A_periph(AT91_PIN_PB17, 1);
  700. if (pins & ATMEL_SSC_TK)
  701. at91_set_A_periph(AT91_PIN_PB16, 1);
  702. if (pins & ATMEL_SSC_TD)
  703. at91_set_A_periph(AT91_PIN_PB18, 1);
  704. if (pins & ATMEL_SSC_RD)
  705. at91_set_A_periph(AT91_PIN_PB19, 1);
  706. if (pins & ATMEL_SSC_RK)
  707. at91_set_A_periph(AT91_PIN_PB20, 1);
  708. if (pins & ATMEL_SSC_RF)
  709. at91_set_A_periph(AT91_PIN_PB21, 1);
  710. }
  711. /*
  712. * SSC controllers are accessed through library code, instead of any
  713. * kind of all-singing/all-dancing driver. For example one could be
  714. * used by a particular I2S audio codec's driver, while another one
  715. * on the same system might be used by a custom data capture driver.
  716. */
  717. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  718. {
  719. struct platform_device *pdev;
  720. /*
  721. * NOTE: caller is responsible for passing information matching
  722. * "pins" to whatever will be using each particular controller.
  723. */
  724. switch (id) {
  725. case AT91SAM9260_ID_SSC:
  726. pdev = &at91sam9260_ssc_device;
  727. configure_ssc_pins(pins);
  728. break;
  729. default:
  730. return;
  731. }
  732. platform_device_register(pdev);
  733. }
  734. #else
  735. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  736. #endif
  737. /* --------------------------------------------------------------------
  738. * UART
  739. * -------------------------------------------------------------------- */
  740. #if defined(CONFIG_SERIAL_ATMEL)
  741. static struct resource dbgu_resources[] = {
  742. [0] = {
  743. .start = AT91SAM9260_BASE_DBGU,
  744. .end = AT91SAM9260_BASE_DBGU + SZ_512 - 1,
  745. .flags = IORESOURCE_MEM,
  746. },
  747. [1] = {
  748. .start = AT91_ID_SYS,
  749. .end = AT91_ID_SYS,
  750. .flags = IORESOURCE_IRQ,
  751. },
  752. };
  753. static struct atmel_uart_data dbgu_data = {
  754. .use_dma_tx = 0,
  755. .use_dma_rx = 0, /* DBGU not capable of receive DMA */
  756. };
  757. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  758. static struct platform_device at91sam9260_dbgu_device = {
  759. .name = "atmel_usart",
  760. .id = 0,
  761. .dev = {
  762. .dma_mask = &dbgu_dmamask,
  763. .coherent_dma_mask = DMA_BIT_MASK(32),
  764. .platform_data = &dbgu_data,
  765. },
  766. .resource = dbgu_resources,
  767. .num_resources = ARRAY_SIZE(dbgu_resources),
  768. };
  769. static inline void configure_dbgu_pins(void)
  770. {
  771. at91_set_A_periph(AT91_PIN_PB14, 0); /* DRXD */
  772. at91_set_A_periph(AT91_PIN_PB15, 1); /* DTXD */
  773. }
  774. static struct resource uart0_resources[] = {
  775. [0] = {
  776. .start = AT91SAM9260_BASE_US0,
  777. .end = AT91SAM9260_BASE_US0 + SZ_16K - 1,
  778. .flags = IORESOURCE_MEM,
  779. },
  780. [1] = {
  781. .start = AT91SAM9260_ID_US0,
  782. .end = AT91SAM9260_ID_US0,
  783. .flags = IORESOURCE_IRQ,
  784. },
  785. };
  786. static struct atmel_uart_data uart0_data = {
  787. .use_dma_tx = 1,
  788. .use_dma_rx = 1,
  789. };
  790. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  791. static struct platform_device at91sam9260_uart0_device = {
  792. .name = "atmel_usart",
  793. .id = 1,
  794. .dev = {
  795. .dma_mask = &uart0_dmamask,
  796. .coherent_dma_mask = DMA_BIT_MASK(32),
  797. .platform_data = &uart0_data,
  798. },
  799. .resource = uart0_resources,
  800. .num_resources = ARRAY_SIZE(uart0_resources),
  801. };
  802. static inline void configure_usart0_pins(unsigned pins)
  803. {
  804. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD0 */
  805. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD0 */
  806. if (pins & ATMEL_UART_RTS)
  807. at91_set_A_periph(AT91_PIN_PB26, 0); /* RTS0 */
  808. if (pins & ATMEL_UART_CTS)
  809. at91_set_A_periph(AT91_PIN_PB27, 0); /* CTS0 */
  810. if (pins & ATMEL_UART_DTR)
  811. at91_set_A_periph(AT91_PIN_PB24, 0); /* DTR0 */
  812. if (pins & ATMEL_UART_DSR)
  813. at91_set_A_periph(AT91_PIN_PB22, 0); /* DSR0 */
  814. if (pins & ATMEL_UART_DCD)
  815. at91_set_A_periph(AT91_PIN_PB23, 0); /* DCD0 */
  816. if (pins & ATMEL_UART_RI)
  817. at91_set_A_periph(AT91_PIN_PB25, 0); /* RI0 */
  818. }
  819. static struct resource uart1_resources[] = {
  820. [0] = {
  821. .start = AT91SAM9260_BASE_US1,
  822. .end = AT91SAM9260_BASE_US1 + SZ_16K - 1,
  823. .flags = IORESOURCE_MEM,
  824. },
  825. [1] = {
  826. .start = AT91SAM9260_ID_US1,
  827. .end = AT91SAM9260_ID_US1,
  828. .flags = IORESOURCE_IRQ,
  829. },
  830. };
  831. static struct atmel_uart_data uart1_data = {
  832. .use_dma_tx = 1,
  833. .use_dma_rx = 1,
  834. };
  835. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  836. static struct platform_device at91sam9260_uart1_device = {
  837. .name = "atmel_usart",
  838. .id = 2,
  839. .dev = {
  840. .dma_mask = &uart1_dmamask,
  841. .coherent_dma_mask = DMA_BIT_MASK(32),
  842. .platform_data = &uart1_data,
  843. },
  844. .resource = uart1_resources,
  845. .num_resources = ARRAY_SIZE(uart1_resources),
  846. };
  847. static inline void configure_usart1_pins(unsigned pins)
  848. {
  849. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD1 */
  850. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD1 */
  851. if (pins & ATMEL_UART_RTS)
  852. at91_set_A_periph(AT91_PIN_PB28, 0); /* RTS1 */
  853. if (pins & ATMEL_UART_CTS)
  854. at91_set_A_periph(AT91_PIN_PB29, 0); /* CTS1 */
  855. }
  856. static struct resource uart2_resources[] = {
  857. [0] = {
  858. .start = AT91SAM9260_BASE_US2,
  859. .end = AT91SAM9260_BASE_US2 + SZ_16K - 1,
  860. .flags = IORESOURCE_MEM,
  861. },
  862. [1] = {
  863. .start = AT91SAM9260_ID_US2,
  864. .end = AT91SAM9260_ID_US2,
  865. .flags = IORESOURCE_IRQ,
  866. },
  867. };
  868. static struct atmel_uart_data uart2_data = {
  869. .use_dma_tx = 1,
  870. .use_dma_rx = 1,
  871. };
  872. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  873. static struct platform_device at91sam9260_uart2_device = {
  874. .name = "atmel_usart",
  875. .id = 3,
  876. .dev = {
  877. .dma_mask = &uart2_dmamask,
  878. .coherent_dma_mask = DMA_BIT_MASK(32),
  879. .platform_data = &uart2_data,
  880. },
  881. .resource = uart2_resources,
  882. .num_resources = ARRAY_SIZE(uart2_resources),
  883. };
  884. static inline void configure_usart2_pins(unsigned pins)
  885. {
  886. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD2 */
  887. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD2 */
  888. if (pins & ATMEL_UART_RTS)
  889. at91_set_A_periph(AT91_PIN_PA4, 0); /* RTS2 */
  890. if (pins & ATMEL_UART_CTS)
  891. at91_set_A_periph(AT91_PIN_PA5, 0); /* CTS2 */
  892. }
  893. static struct resource uart3_resources[] = {
  894. [0] = {
  895. .start = AT91SAM9260_BASE_US3,
  896. .end = AT91SAM9260_BASE_US3 + SZ_16K - 1,
  897. .flags = IORESOURCE_MEM,
  898. },
  899. [1] = {
  900. .start = AT91SAM9260_ID_US3,
  901. .end = AT91SAM9260_ID_US3,
  902. .flags = IORESOURCE_IRQ,
  903. },
  904. };
  905. static struct atmel_uart_data uart3_data = {
  906. .use_dma_tx = 1,
  907. .use_dma_rx = 1,
  908. };
  909. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  910. static struct platform_device at91sam9260_uart3_device = {
  911. .name = "atmel_usart",
  912. .id = 4,
  913. .dev = {
  914. .dma_mask = &uart3_dmamask,
  915. .coherent_dma_mask = DMA_BIT_MASK(32),
  916. .platform_data = &uart3_data,
  917. },
  918. .resource = uart3_resources,
  919. .num_resources = ARRAY_SIZE(uart3_resources),
  920. };
  921. static inline void configure_usart3_pins(unsigned pins)
  922. {
  923. at91_set_A_periph(AT91_PIN_PB10, 1); /* TXD3 */
  924. at91_set_A_periph(AT91_PIN_PB11, 0); /* RXD3 */
  925. if (pins & ATMEL_UART_RTS)
  926. at91_set_B_periph(AT91_PIN_PC8, 0); /* RTS3 */
  927. if (pins & ATMEL_UART_CTS)
  928. at91_set_B_periph(AT91_PIN_PC10, 0); /* CTS3 */
  929. }
  930. static struct resource uart4_resources[] = {
  931. [0] = {
  932. .start = AT91SAM9260_BASE_US4,
  933. .end = AT91SAM9260_BASE_US4 + SZ_16K - 1,
  934. .flags = IORESOURCE_MEM,
  935. },
  936. [1] = {
  937. .start = AT91SAM9260_ID_US4,
  938. .end = AT91SAM9260_ID_US4,
  939. .flags = IORESOURCE_IRQ,
  940. },
  941. };
  942. static struct atmel_uart_data uart4_data = {
  943. .use_dma_tx = 1,
  944. .use_dma_rx = 1,
  945. };
  946. static u64 uart4_dmamask = DMA_BIT_MASK(32);
  947. static struct platform_device at91sam9260_uart4_device = {
  948. .name = "atmel_usart",
  949. .id = 5,
  950. .dev = {
  951. .dma_mask = &uart4_dmamask,
  952. .coherent_dma_mask = DMA_BIT_MASK(32),
  953. .platform_data = &uart4_data,
  954. },
  955. .resource = uart4_resources,
  956. .num_resources = ARRAY_SIZE(uart4_resources),
  957. };
  958. static inline void configure_usart4_pins(void)
  959. {
  960. at91_set_B_periph(AT91_PIN_PA31, 1); /* TXD4 */
  961. at91_set_B_periph(AT91_PIN_PA30, 0); /* RXD4 */
  962. }
  963. static struct resource uart5_resources[] = {
  964. [0] = {
  965. .start = AT91SAM9260_BASE_US5,
  966. .end = AT91SAM9260_BASE_US5 + SZ_16K - 1,
  967. .flags = IORESOURCE_MEM,
  968. },
  969. [1] = {
  970. .start = AT91SAM9260_ID_US5,
  971. .end = AT91SAM9260_ID_US5,
  972. .flags = IORESOURCE_IRQ,
  973. },
  974. };
  975. static struct atmel_uart_data uart5_data = {
  976. .use_dma_tx = 1,
  977. .use_dma_rx = 1,
  978. };
  979. static u64 uart5_dmamask = DMA_BIT_MASK(32);
  980. static struct platform_device at91sam9260_uart5_device = {
  981. .name = "atmel_usart",
  982. .id = 6,
  983. .dev = {
  984. .dma_mask = &uart5_dmamask,
  985. .coherent_dma_mask = DMA_BIT_MASK(32),
  986. .platform_data = &uart5_data,
  987. },
  988. .resource = uart5_resources,
  989. .num_resources = ARRAY_SIZE(uart5_resources),
  990. };
  991. static inline void configure_usart5_pins(void)
  992. {
  993. at91_set_A_periph(AT91_PIN_PB12, 1); /* TXD5 */
  994. at91_set_A_periph(AT91_PIN_PB13, 0); /* RXD5 */
  995. }
  996. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  997. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  998. {
  999. struct platform_device *pdev;
  1000. struct atmel_uart_data *pdata;
  1001. switch (id) {
  1002. case 0: /* DBGU */
  1003. pdev = &at91sam9260_dbgu_device;
  1004. configure_dbgu_pins();
  1005. break;
  1006. case AT91SAM9260_ID_US0:
  1007. pdev = &at91sam9260_uart0_device;
  1008. configure_usart0_pins(pins);
  1009. break;
  1010. case AT91SAM9260_ID_US1:
  1011. pdev = &at91sam9260_uart1_device;
  1012. configure_usart1_pins(pins);
  1013. break;
  1014. case AT91SAM9260_ID_US2:
  1015. pdev = &at91sam9260_uart2_device;
  1016. configure_usart2_pins(pins);
  1017. break;
  1018. case AT91SAM9260_ID_US3:
  1019. pdev = &at91sam9260_uart3_device;
  1020. configure_usart3_pins(pins);
  1021. break;
  1022. case AT91SAM9260_ID_US4:
  1023. pdev = &at91sam9260_uart4_device;
  1024. configure_usart4_pins();
  1025. break;
  1026. case AT91SAM9260_ID_US5:
  1027. pdev = &at91sam9260_uart5_device;
  1028. configure_usart5_pins();
  1029. break;
  1030. default:
  1031. return;
  1032. }
  1033. pdata = pdev->dev.platform_data;
  1034. pdata->num = portnr; /* update to mapped ID */
  1035. if (portnr < ATMEL_MAX_UART)
  1036. at91_uarts[portnr] = pdev;
  1037. }
  1038. void __init at91_set_serial_console(unsigned portnr)
  1039. {
  1040. if (portnr < ATMEL_MAX_UART) {
  1041. atmel_default_console_device = at91_uarts[portnr];
  1042. at91sam9260_set_console_clock(at91_uarts[portnr]->id);
  1043. }
  1044. }
  1045. void __init at91_add_device_serial(void)
  1046. {
  1047. int i;
  1048. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1049. if (at91_uarts[i])
  1050. platform_device_register(at91_uarts[i]);
  1051. }
  1052. if (!atmel_default_console_device)
  1053. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1054. }
  1055. #else
  1056. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1057. void __init at91_set_serial_console(unsigned portnr) {}
  1058. void __init at91_add_device_serial(void) {}
  1059. #endif
  1060. /* --------------------------------------------------------------------
  1061. * CF/IDE
  1062. * -------------------------------------------------------------------- */
  1063. #if defined(CONFIG_PATA_AT91) || defined(CONFIG_PATA_AT91_MODULE) || \
  1064. defined(CONFIG_AT91_CF) || defined(CONFIG_AT91_CF_MODULE)
  1065. static struct at91_cf_data cf0_data;
  1066. static struct resource cf0_resources[] = {
  1067. [0] = {
  1068. .start = AT91_CHIPSELECT_4,
  1069. .end = AT91_CHIPSELECT_4 + SZ_256M - 1,
  1070. .flags = IORESOURCE_MEM,
  1071. }
  1072. };
  1073. static struct platform_device cf0_device = {
  1074. .id = 0,
  1075. .dev = {
  1076. .platform_data = &cf0_data,
  1077. },
  1078. .resource = cf0_resources,
  1079. .num_resources = ARRAY_SIZE(cf0_resources),
  1080. };
  1081. static struct at91_cf_data cf1_data;
  1082. static struct resource cf1_resources[] = {
  1083. [0] = {
  1084. .start = AT91_CHIPSELECT_5,
  1085. .end = AT91_CHIPSELECT_5 + SZ_256M - 1,
  1086. .flags = IORESOURCE_MEM,
  1087. }
  1088. };
  1089. static struct platform_device cf1_device = {
  1090. .id = 1,
  1091. .dev = {
  1092. .platform_data = &cf1_data,
  1093. },
  1094. .resource = cf1_resources,
  1095. .num_resources = ARRAY_SIZE(cf1_resources),
  1096. };
  1097. void __init at91_add_device_cf(struct at91_cf_data *data)
  1098. {
  1099. struct platform_device *pdev;
  1100. unsigned long csa;
  1101. if (!data)
  1102. return;
  1103. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  1104. switch (data->chipselect) {
  1105. case 4:
  1106. at91_set_multi_drive(AT91_PIN_PC8, 0);
  1107. at91_set_A_periph(AT91_PIN_PC8, 0);
  1108. csa |= AT91_MATRIX_CS4A_SMC_CF1;
  1109. cf0_data = *data;
  1110. pdev = &cf0_device;
  1111. break;
  1112. case 5:
  1113. at91_set_multi_drive(AT91_PIN_PC9, 0);
  1114. at91_set_A_periph(AT91_PIN_PC9, 0);
  1115. csa |= AT91_MATRIX_CS5A_SMC_CF2;
  1116. cf1_data = *data;
  1117. pdev = &cf1_device;
  1118. break;
  1119. default:
  1120. printk(KERN_ERR "AT91 CF: bad chip-select requested (%u)\n",
  1121. data->chipselect);
  1122. return;
  1123. }
  1124. at91_matrix_write(AT91_MATRIX_EBICSA, csa);
  1125. if (gpio_is_valid(data->rst_pin)) {
  1126. at91_set_multi_drive(data->rst_pin, 0);
  1127. at91_set_gpio_output(data->rst_pin, 1);
  1128. }
  1129. if (gpio_is_valid(data->irq_pin)) {
  1130. at91_set_gpio_input(data->irq_pin, 0);
  1131. at91_set_deglitch(data->irq_pin, 1);
  1132. }
  1133. if (gpio_is_valid(data->det_pin)) {
  1134. at91_set_gpio_input(data->det_pin, 0);
  1135. at91_set_deglitch(data->det_pin, 1);
  1136. }
  1137. at91_set_B_periph(AT91_PIN_PC6, 0); /* CFCE1 */
  1138. at91_set_B_periph(AT91_PIN_PC7, 0); /* CFCE2 */
  1139. at91_set_A_periph(AT91_PIN_PC10, 0); /* CFRNW */
  1140. at91_set_A_periph(AT91_PIN_PC15, 1); /* NWAIT */
  1141. if (data->flags & AT91_CF_TRUE_IDE)
  1142. #if defined(CONFIG_PATA_AT91) || defined(CONFIG_PATA_AT91_MODULE)
  1143. pdev->name = "pata_at91";
  1144. #else
  1145. #warning "board requires AT91_CF_TRUE_IDE: enable pata_at91"
  1146. #endif
  1147. else
  1148. pdev->name = "at91_cf";
  1149. platform_device_register(pdev);
  1150. }
  1151. #else
  1152. void __init at91_add_device_cf(struct at91_cf_data * data) {}
  1153. #endif
  1154. /* -------------------------------------------------------------------- */
  1155. /*
  1156. * These devices are always present and don't need any board-specific
  1157. * setup.
  1158. */
  1159. static int __init at91_add_standard_devices(void)
  1160. {
  1161. at91_add_device_rtt();
  1162. at91_add_device_watchdog();
  1163. at91_add_device_tc();
  1164. return 0;
  1165. }
  1166. arch_initcall(at91_add_standard_devices);