io_apic.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. #ifndef _ASM_X86_IO_APIC_H
  2. #define _ASM_X86_IO_APIC_H
  3. #include <linux/types.h>
  4. #include <asm/mpspec.h>
  5. #include <asm/apicdef.h>
  6. #include <asm/irq_vectors.h>
  7. /*
  8. * Intel IO-APIC support for SMP and UP systems.
  9. *
  10. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
  11. */
  12. /* I/O Unit Redirection Table */
  13. #define IO_APIC_REDIR_VECTOR_MASK 0x000FF
  14. #define IO_APIC_REDIR_DEST_LOGICAL 0x00800
  15. #define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
  16. #define IO_APIC_REDIR_SEND_PENDING (1 << 12)
  17. #define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
  18. #define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
  19. #define IO_APIC_REDIR_MASKED (1 << 16)
  20. /*
  21. * The structure of the IO-APIC:
  22. */
  23. union IO_APIC_reg_00 {
  24. u32 raw;
  25. struct {
  26. u32 __reserved_2 : 14,
  27. LTS : 1,
  28. delivery_type : 1,
  29. __reserved_1 : 8,
  30. ID : 8;
  31. } __attribute__ ((packed)) bits;
  32. };
  33. union IO_APIC_reg_01 {
  34. u32 raw;
  35. struct {
  36. u32 version : 8,
  37. __reserved_2 : 7,
  38. PRQ : 1,
  39. entries : 8,
  40. __reserved_1 : 8;
  41. } __attribute__ ((packed)) bits;
  42. };
  43. union IO_APIC_reg_02 {
  44. u32 raw;
  45. struct {
  46. u32 __reserved_2 : 24,
  47. arbitration : 4,
  48. __reserved_1 : 4;
  49. } __attribute__ ((packed)) bits;
  50. };
  51. union IO_APIC_reg_03 {
  52. u32 raw;
  53. struct {
  54. u32 boot_DT : 1,
  55. __reserved_1 : 31;
  56. } __attribute__ ((packed)) bits;
  57. };
  58. enum ioapic_irq_destination_types {
  59. dest_Fixed = 0,
  60. dest_LowestPrio = 1,
  61. dest_SMI = 2,
  62. dest__reserved_1 = 3,
  63. dest_NMI = 4,
  64. dest_INIT = 5,
  65. dest__reserved_2 = 6,
  66. dest_ExtINT = 7
  67. };
  68. struct IO_APIC_route_entry {
  69. __u32 vector : 8,
  70. delivery_mode : 3, /* 000: FIXED
  71. * 001: lowest prio
  72. * 111: ExtINT
  73. */
  74. dest_mode : 1, /* 0: physical, 1: logical */
  75. delivery_status : 1,
  76. polarity : 1,
  77. irr : 1,
  78. trigger : 1, /* 0: edge, 1: level */
  79. mask : 1, /* 0: enabled, 1: disabled */
  80. __reserved_2 : 15;
  81. __u32 __reserved_3 : 24,
  82. dest : 8;
  83. } __attribute__ ((packed));
  84. struct IR_IO_APIC_route_entry {
  85. __u64 vector : 8,
  86. zero : 3,
  87. index2 : 1,
  88. delivery_status : 1,
  89. polarity : 1,
  90. irr : 1,
  91. trigger : 1,
  92. mask : 1,
  93. reserved : 31,
  94. format : 1,
  95. index : 15;
  96. } __attribute__ ((packed));
  97. #ifdef CONFIG_X86_IO_APIC
  98. /*
  99. * # of IO-APICs and # of IRQ routing registers
  100. */
  101. extern int nr_ioapics;
  102. extern int nr_ioapic_registers[MAX_IO_APICS];
  103. #define MP_MAX_IOAPIC_PIN 127
  104. /* I/O APIC entries */
  105. extern struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  106. /* # of MP IRQ source entries */
  107. extern int mp_irq_entries;
  108. /* MP IRQ source entries */
  109. extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  110. /* non-0 if default (table-less) MP configuration */
  111. extern int mpc_default_type;
  112. /* Older SiS APIC requires we rewrite the index register */
  113. extern int sis_apic_bug;
  114. /* 1 if "noapic" boot option passed */
  115. extern int skip_ioapic_setup;
  116. /* 1 if "noapic" boot option passed */
  117. extern int noioapicquirk;
  118. /* -1 if "noapic" boot option passed */
  119. extern int noioapicreroute;
  120. /* 1 if the timer IRQ uses the '8259A Virtual Wire' mode */
  121. extern int timer_through_8259;
  122. /*
  123. * If we use the IO-APIC for IRQ routing, disable automatic
  124. * assignment of PCI IRQ's.
  125. */
  126. #define io_apic_assign_pci_irqs \
  127. (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
  128. #ifdef CONFIG_ACPI
  129. extern int io_apic_get_unique_id(int ioapic, int apic_id);
  130. extern int io_apic_get_version(int ioapic);
  131. extern int io_apic_get_redir_entries(int ioapic);
  132. extern int io_apic_set_pci_routing(int ioapic, int pin, int irq,
  133. int edge_level, int active_high_low);
  134. #endif /* CONFIG_ACPI */
  135. extern int (*ioapic_renumber_irq)(int ioapic, int irq);
  136. extern void ioapic_init_mappings(void);
  137. #ifdef CONFIG_X86_64
  138. extern int save_mask_IO_APIC_setup(void);
  139. extern void restore_IO_APIC_setup(void);
  140. extern void reinit_intr_remapped_IO_APIC(int);
  141. #endif
  142. extern void probe_nr_irqs_gsi(void);
  143. extern int setup_ioapic_entry(int apic, int irq,
  144. struct IO_APIC_route_entry *entry,
  145. unsigned int destination, int trigger,
  146. int polarity, int vector);
  147. extern void ioapic_write_entry(int apic, int pin,
  148. struct IO_APIC_route_entry e);
  149. #else /* !CONFIG_X86_IO_APIC */
  150. #define io_apic_assign_pci_irqs 0
  151. static const int timer_through_8259 = 0;
  152. static inline void ioapic_init_mappings(void) { }
  153. static inline void probe_nr_irqs_gsi(void) { }
  154. #endif
  155. #endif /* _ASM_X86_IO_APIC_H */