apic.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/delay.h>
  5. #include <linux/pm.h>
  6. #include <asm/alternative.h>
  7. #include <asm/cpufeature.h>
  8. #include <asm/processor.h>
  9. #include <asm/apicdef.h>
  10. #include <asm/atomic.h>
  11. #include <asm/fixmap.h>
  12. #include <asm/mpspec.h>
  13. #include <asm/system.h>
  14. #include <asm/msr.h>
  15. #define ARCH_APICTIMER_STOPS_ON_C3 1
  16. /*
  17. * Debugging macros
  18. */
  19. #define APIC_QUIET 0
  20. #define APIC_VERBOSE 1
  21. #define APIC_DEBUG 2
  22. /*
  23. * Define the default level of output to be very little
  24. * This can be turned up by using apic=verbose for more
  25. * information and apic=debug for _lots_ of information.
  26. * apic_verbosity is defined in apic.c
  27. */
  28. #define apic_printk(v, s, a...) do { \
  29. if ((v) <= apic_verbosity) \
  30. printk(s, ##a); \
  31. } while (0)
  32. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  33. extern void generic_apic_probe(void);
  34. #else
  35. static inline void generic_apic_probe(void)
  36. {
  37. }
  38. #endif
  39. #ifdef CONFIG_X86_LOCAL_APIC
  40. extern unsigned int apic_verbosity;
  41. extern int local_apic_timer_c2_ok;
  42. extern int disable_apic;
  43. #ifdef CONFIG_SMP
  44. extern void __inquire_remote_apic(int apicid);
  45. #else /* CONFIG_SMP */
  46. static inline void __inquire_remote_apic(int apicid)
  47. {
  48. }
  49. #endif /* CONFIG_SMP */
  50. static inline void default_inquire_remote_apic(int apicid)
  51. {
  52. if (apic_verbosity >= APIC_DEBUG)
  53. __inquire_remote_apic(apicid);
  54. }
  55. /*
  56. * Basic functions accessing APICs.
  57. */
  58. #ifdef CONFIG_PARAVIRT
  59. #include <asm/paravirt.h>
  60. #else
  61. #define setup_boot_clock setup_boot_APIC_clock
  62. #define setup_secondary_clock setup_secondary_APIC_clock
  63. #endif
  64. #ifdef CONFIG_X86_VSMP
  65. extern int is_vsmp_box(void);
  66. #else
  67. static inline int is_vsmp_box(void)
  68. {
  69. return 0;
  70. }
  71. #endif
  72. extern void xapic_wait_icr_idle(void);
  73. extern u32 safe_xapic_wait_icr_idle(void);
  74. extern void xapic_icr_write(u32, u32);
  75. extern int setup_profiling_timer(unsigned int);
  76. static inline void native_apic_mem_write(u32 reg, u32 v)
  77. {
  78. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  79. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  80. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  81. ASM_OUTPUT2("0" (v), "m" (*addr)));
  82. }
  83. static inline u32 native_apic_mem_read(u32 reg)
  84. {
  85. return *((volatile u32 *)(APIC_BASE + reg));
  86. }
  87. extern void native_apic_wait_icr_idle(void);
  88. extern u32 native_safe_apic_wait_icr_idle(void);
  89. extern void native_apic_icr_write(u32 low, u32 id);
  90. extern u64 native_apic_icr_read(void);
  91. #ifdef CONFIG_X86_X2APIC
  92. static inline void native_apic_msr_write(u32 reg, u32 v)
  93. {
  94. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  95. reg == APIC_LVR)
  96. return;
  97. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  98. }
  99. static inline u32 native_apic_msr_read(u32 reg)
  100. {
  101. u32 low, high;
  102. if (reg == APIC_DFR)
  103. return -1;
  104. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  105. return low;
  106. }
  107. static inline void native_x2apic_wait_icr_idle(void)
  108. {
  109. /* no need to wait for icr idle in x2apic */
  110. return;
  111. }
  112. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  113. {
  114. /* no need to wait for icr idle in x2apic */
  115. return 0;
  116. }
  117. static inline void native_x2apic_icr_write(u32 low, u32 id)
  118. {
  119. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  120. }
  121. static inline u64 native_x2apic_icr_read(void)
  122. {
  123. unsigned long val;
  124. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  125. return val;
  126. }
  127. extern int x2apic, x2apic_phys;
  128. extern void check_x2apic(void);
  129. extern void enable_x2apic(void);
  130. extern void enable_IR_x2apic(void);
  131. extern void x2apic_icr_write(u32 low, u32 id);
  132. static inline int x2apic_enabled(void)
  133. {
  134. int msr, msr2;
  135. if (!cpu_has_x2apic)
  136. return 0;
  137. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  138. if (msr & X2APIC_ENABLE)
  139. return 1;
  140. return 0;
  141. }
  142. #else
  143. static inline void check_x2apic(void)
  144. {
  145. }
  146. static inline void enable_x2apic(void)
  147. {
  148. }
  149. static inline void enable_IR_x2apic(void)
  150. {
  151. }
  152. static inline int x2apic_enabled(void)
  153. {
  154. return 0;
  155. }
  156. #endif
  157. extern int get_physical_broadcast(void);
  158. #ifdef CONFIG_X86_X2APIC
  159. static inline void ack_x2APIC_irq(void)
  160. {
  161. /* Docs say use 0 for future compatibility */
  162. native_apic_msr_write(APIC_EOI, 0);
  163. }
  164. #endif
  165. extern int lapic_get_maxlvt(void);
  166. extern void clear_local_APIC(void);
  167. extern void connect_bsp_APIC(void);
  168. extern void disconnect_bsp_APIC(int virt_wire_setup);
  169. extern void disable_local_APIC(void);
  170. extern void lapic_shutdown(void);
  171. extern int verify_local_APIC(void);
  172. extern void cache_APIC_registers(void);
  173. extern void sync_Arb_IDs(void);
  174. extern void init_bsp_APIC(void);
  175. extern void setup_local_APIC(void);
  176. extern void end_local_APIC_setup(void);
  177. extern void init_apic_mappings(void);
  178. extern void setup_boot_APIC_clock(void);
  179. extern void setup_secondary_APIC_clock(void);
  180. extern int APIC_init_uniprocessor(void);
  181. extern void enable_NMI_through_LVT0(void);
  182. /*
  183. * On 32bit this is mach-xxx local
  184. */
  185. #ifdef CONFIG_X86_64
  186. extern void early_init_lapic_mapping(void);
  187. extern int apic_is_clustered_box(void);
  188. #else
  189. static inline int apic_is_clustered_box(void)
  190. {
  191. return 0;
  192. }
  193. #endif
  194. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  195. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  196. #else /* !CONFIG_X86_LOCAL_APIC */
  197. static inline void lapic_shutdown(void) { }
  198. #define local_apic_timer_c2_ok 1
  199. static inline void init_apic_mappings(void) { }
  200. static inline void disable_local_APIC(void) { }
  201. #endif /* !CONFIG_X86_LOCAL_APIC */
  202. #ifdef CONFIG_X86_64
  203. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  204. #else
  205. #endif
  206. /*
  207. * Copyright 2004 James Cleverdon, IBM.
  208. * Subject to the GNU Public License, v.2
  209. *
  210. * Generic APIC sub-arch data struct.
  211. *
  212. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  213. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  214. * James Cleverdon.
  215. */
  216. struct apic {
  217. char *name;
  218. int (*probe)(void);
  219. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  220. int (*apic_id_registered)(void);
  221. u32 irq_delivery_mode;
  222. u32 irq_dest_mode;
  223. const struct cpumask *(*target_cpus)(void);
  224. int disable_esr;
  225. int dest_logical;
  226. unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
  227. unsigned long (*check_apicid_present)(int apicid);
  228. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
  229. void (*init_apic_ldr)(void);
  230. physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
  231. void (*setup_apic_routing)(void);
  232. int (*multi_timer_check)(int apic, int irq);
  233. int (*apicid_to_node)(int logical_apicid);
  234. int (*cpu_to_logical_apicid)(int cpu);
  235. int (*cpu_present_to_apicid)(int mps_cpu);
  236. physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
  237. void (*setup_portio_remap)(void);
  238. int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
  239. void (*enable_apic_mode)(void);
  240. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  241. /*
  242. * When one of the next two hooks returns 1 the apic
  243. * is switched to this. Essentially they are additional
  244. * probe functions:
  245. */
  246. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  247. unsigned int (*get_apic_id)(unsigned long x);
  248. unsigned long (*set_apic_id)(unsigned int id);
  249. unsigned long apic_id_mask;
  250. unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
  251. unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  252. const struct cpumask *andmask);
  253. /* ipi */
  254. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  255. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  256. int vector);
  257. void (*send_IPI_allbutself)(int vector);
  258. void (*send_IPI_all)(int vector);
  259. void (*send_IPI_self)(int vector);
  260. /* wakeup_secondary_cpu */
  261. int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
  262. int trampoline_phys_low;
  263. int trampoline_phys_high;
  264. void (*wait_for_init_deassert)(atomic_t *deassert);
  265. void (*smp_callin_clear_local_apic)(void);
  266. void (*inquire_remote_apic)(int apicid);
  267. /* apic ops */
  268. u32 (*read)(u32 reg);
  269. void (*write)(u32 reg, u32 v);
  270. u64 (*icr_read)(void);
  271. void (*icr_write)(u32 low, u32 high);
  272. void (*wait_icr_idle)(void);
  273. u32 (*safe_wait_icr_idle)(void);
  274. };
  275. /*
  276. * Pointer to the local APIC driver in use on this system (there's
  277. * always just one such driver in use - the kernel decides via an
  278. * early probing process which one it picks - and then sticks to it):
  279. */
  280. extern struct apic *apic;
  281. /*
  282. * APIC functionality to boot other CPUs - only used on SMP:
  283. */
  284. #ifdef CONFIG_SMP
  285. extern atomic_t init_deasserted;
  286. extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
  287. #endif
  288. static inline u32 apic_read(u32 reg)
  289. {
  290. return apic->read(reg);
  291. }
  292. static inline void apic_write(u32 reg, u32 val)
  293. {
  294. apic->write(reg, val);
  295. }
  296. static inline u64 apic_icr_read(void)
  297. {
  298. return apic->icr_read();
  299. }
  300. static inline void apic_icr_write(u32 low, u32 high)
  301. {
  302. apic->icr_write(low, high);
  303. }
  304. static inline void apic_wait_icr_idle(void)
  305. {
  306. apic->wait_icr_idle();
  307. }
  308. static inline u32 safe_apic_wait_icr_idle(void)
  309. {
  310. return apic->safe_wait_icr_idle();
  311. }
  312. static inline void ack_APIC_irq(void)
  313. {
  314. /*
  315. * ack_APIC_irq() actually gets compiled as a single instruction
  316. * ... yummie.
  317. */
  318. /* Docs say use 0 for future compatibility */
  319. apic_write(APIC_EOI, 0);
  320. }
  321. static inline unsigned default_get_apic_id(unsigned long x)
  322. {
  323. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  324. if (APIC_XAPIC(ver))
  325. return (x >> 24) & 0xFF;
  326. else
  327. return (x >> 24) & 0x0F;
  328. }
  329. /*
  330. * Warm reset vector default position:
  331. */
  332. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  333. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  334. #ifdef CONFIG_X86_64
  335. extern struct apic apic_flat;
  336. extern struct apic apic_physflat;
  337. extern struct apic apic_x2apic_cluster;
  338. extern struct apic apic_x2apic_phys;
  339. extern int default_acpi_madt_oem_check(char *, char *);
  340. extern void apic_send_IPI_self(int vector);
  341. extern struct apic apic_x2apic_uv_x;
  342. DECLARE_PER_CPU(int, x2apic_extra_bits);
  343. extern int default_cpu_present_to_apicid(int mps_cpu);
  344. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  345. #endif
  346. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  347. {
  348. while (!atomic_read(deassert))
  349. cpu_relax();
  350. return;
  351. }
  352. extern void generic_bigsmp_probe(void);
  353. #ifdef CONFIG_X86_LOCAL_APIC
  354. #include <asm/smp.h>
  355. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  356. static inline const struct cpumask *default_target_cpus(void)
  357. {
  358. #ifdef CONFIG_SMP
  359. return cpu_online_mask;
  360. #else
  361. return cpumask_of(0);
  362. #endif
  363. }
  364. DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
  365. static inline unsigned int read_apic_id(void)
  366. {
  367. unsigned int reg;
  368. reg = apic_read(APIC_ID);
  369. return apic->get_apic_id(reg);
  370. }
  371. extern void default_setup_apic_routing(void);
  372. #ifdef CONFIG_X86_32
  373. /*
  374. * Set up the logical destination ID.
  375. *
  376. * Intel recommends to set DFR, LDR and TPR before enabling
  377. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  378. * document number 292116). So here it goes...
  379. */
  380. extern void default_init_apic_ldr(void);
  381. static inline int default_apic_id_registered(void)
  382. {
  383. return physid_isset(read_apic_id(), phys_cpu_present_map);
  384. }
  385. static inline unsigned int
  386. default_cpu_mask_to_apicid(const struct cpumask *cpumask)
  387. {
  388. return cpumask_bits(cpumask)[0];
  389. }
  390. static inline unsigned int
  391. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  392. const struct cpumask *andmask)
  393. {
  394. unsigned long mask1 = cpumask_bits(cpumask)[0];
  395. unsigned long mask2 = cpumask_bits(andmask)[0];
  396. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  397. return (unsigned int)(mask1 & mask2 & mask3);
  398. }
  399. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  400. {
  401. return cpuid_apic >> index_msb;
  402. }
  403. extern int default_apicid_to_node(int logical_apicid);
  404. #endif
  405. static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
  406. {
  407. return physid_isset(apicid, bitmap);
  408. }
  409. static inline unsigned long default_check_apicid_present(int bit)
  410. {
  411. return physid_isset(bit, phys_cpu_present_map);
  412. }
  413. static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
  414. {
  415. return phys_map;
  416. }
  417. /* Mapping from cpu number to logical apicid */
  418. static inline int default_cpu_to_logical_apicid(int cpu)
  419. {
  420. return 1 << cpu;
  421. }
  422. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  423. {
  424. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  425. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  426. else
  427. return BAD_APICID;
  428. }
  429. static inline int
  430. __default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  431. {
  432. return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
  433. }
  434. #ifdef CONFIG_X86_32
  435. static inline int default_cpu_present_to_apicid(int mps_cpu)
  436. {
  437. return __default_cpu_present_to_apicid(mps_cpu);
  438. }
  439. static inline int
  440. default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  441. {
  442. return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
  443. }
  444. #else
  445. extern int default_cpu_present_to_apicid(int mps_cpu);
  446. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  447. #endif
  448. static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
  449. {
  450. return physid_mask_of_physid(phys_apicid);
  451. }
  452. #endif /* CONFIG_X86_LOCAL_APIC */
  453. #ifdef CONFIG_X86_32
  454. extern u8 cpu_2_logical_apicid[NR_CPUS];
  455. #endif
  456. #endif /* _ASM_X86_APIC_H */