powerdomain2xxx_3xxx.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /*
  2. * OMAP2 and OMAP3 powerdomain control
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/powerdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <plat/prcm.h>
  18. #include "prm-regbits-34xx.h"
  19. #include "powerdomains.h"
  20. #include "prm.h"
  21. #include "prm-regbits-24xx.h"
  22. #include "prm-regbits-34xx.h"
  23. /* Common functions across OMAP2 and OMAP3 */
  24. static int omap2_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  25. {
  26. prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  27. (pwrst << OMAP_POWERSTATE_SHIFT),
  28. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  29. return 0;
  30. }
  31. static int omap2_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  32. {
  33. return prm_read_mod_bits_shift(pwrdm->prcm_offs,
  34. OMAP2_PM_PWSTCTRL, OMAP_POWERSTATE_MASK);
  35. }
  36. static int omap2_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  37. {
  38. return prm_read_mod_bits_shift(pwrdm->prcm_offs,
  39. OMAP2_PM_PWSTST, OMAP_POWERSTATEST_MASK);
  40. }
  41. static int omap2_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  42. u8 pwrst)
  43. {
  44. u32 m;
  45. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  46. prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  47. OMAP2_PM_PWSTCTRL);
  48. return 0;
  49. }
  50. static int omap2_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  51. u8 pwrst)
  52. {
  53. u32 m;
  54. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  55. prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  56. OMAP2_PM_PWSTCTRL);
  57. return 0;
  58. }
  59. static int omap2_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  60. {
  61. u32 m;
  62. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  63. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTST, m);
  64. }
  65. static int omap2_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  66. {
  67. u32 m;
  68. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  69. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL, m);
  70. }
  71. static int omap2_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  72. {
  73. u32 v;
  74. v = pwrst << __ffs(OMAP3430_LOGICL1CACHERETSTATE_MASK);
  75. prm_rmw_mod_reg_bits(OMAP3430_LOGICL1CACHERETSTATE_MASK, v,
  76. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  77. return 0;
  78. }
  79. static int omap2_pwrdm_wait_transition(struct powerdomain *pwrdm)
  80. {
  81. u32 c = 0;
  82. /*
  83. * REVISIT: pwrdm_wait_transition() may be better implemented
  84. * via a callback and a periodic timer check -- how long do we expect
  85. * powerdomain transitions to take?
  86. */
  87. /* XXX Is this udelay() value meaningful? */
  88. while ((prm_read_mod_reg(pwrdm->prcm_offs, OMAP2_PM_PWSTST) &
  89. OMAP_INTRANSITION_MASK) &&
  90. (c++ < PWRDM_TRANSITION_BAILOUT))
  91. udelay(1);
  92. if (c > PWRDM_TRANSITION_BAILOUT) {
  93. printk(KERN_ERR "powerdomain: waited too long for "
  94. "powerdomain %s to complete transition\n", pwrdm->name);
  95. return -EAGAIN;
  96. }
  97. pr_debug("powerdomain: completed transition in %d loops\n", c);
  98. return 0;
  99. }
  100. /* Applicable only for OMAP3. Not supported on OMAP2 */
  101. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  102. {
  103. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST,
  104. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  105. }
  106. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  107. {
  108. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTST,
  109. OMAP3430_LOGICSTATEST_MASK);
  110. }
  111. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  112. {
  113. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL,
  114. OMAP3430_LOGICSTATEST_MASK);
  115. }
  116. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  117. {
  118. return prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST,
  119. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  120. }
  121. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  122. {
  123. switch (bank) {
  124. case 0:
  125. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  126. case 1:
  127. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  128. case 2:
  129. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  130. case 3:
  131. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  132. default:
  133. WARN_ON(1); /* should never happen */
  134. return -EEXIST;
  135. }
  136. return 0;
  137. }
  138. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  139. {
  140. u32 m;
  141. m = omap3_get_mem_bank_lastmemst_mask(bank);
  142. return prm_read_mod_bits_shift(pwrdm->prcm_offs,
  143. OMAP3430_PM_PREPWSTST, m);
  144. }
  145. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  146. {
  147. prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  148. return 0;
  149. }
  150. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  151. {
  152. return prm_rmw_mod_reg_bits(0, 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  153. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  154. }
  155. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  156. {
  157. return prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT, 0,
  158. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  159. }
  160. struct pwrdm_ops omap2_pwrdm_operations = {
  161. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  162. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  163. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  164. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  165. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  166. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  167. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  168. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  169. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  170. };
  171. struct pwrdm_ops omap3_pwrdm_operations = {
  172. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  173. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  174. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  175. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  176. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  177. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  178. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  179. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  180. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  181. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  182. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  183. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  184. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  185. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  186. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  187. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  188. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  189. };