davinci_spi.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/gpio.h>
  21. #include <linux/module.h>
  22. #include <linux/delay.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/spi/spi_bitbang.h>
  29. #include <linux/slab.h>
  30. #include <mach/spi.h>
  31. #include <mach/edma.h>
  32. #define SPI_NO_RESOURCE ((resource_size_t)-1)
  33. #define SPI_MAX_CHIPSELECT 2
  34. #define CS_DEFAULT 0xFF
  35. #define SPI_BUFSIZ (SMP_CACHE_BYTES + 1)
  36. #define DAVINCI_DMA_DATA_TYPE_S8 0x01
  37. #define DAVINCI_DMA_DATA_TYPE_S16 0x02
  38. #define DAVINCI_DMA_DATA_TYPE_S32 0x04
  39. #define SPIFMT_PHASE_MASK BIT(16)
  40. #define SPIFMT_POLARITY_MASK BIT(17)
  41. #define SPIFMT_DISTIMER_MASK BIT(18)
  42. #define SPIFMT_SHIFTDIR_MASK BIT(20)
  43. #define SPIFMT_WAITENA_MASK BIT(21)
  44. #define SPIFMT_PARITYENA_MASK BIT(22)
  45. #define SPIFMT_ODD_PARITY_MASK BIT(23)
  46. #define SPIFMT_WDELAY_MASK 0x3f000000u
  47. #define SPIFMT_WDELAY_SHIFT 24
  48. #define SPIFMT_CHARLEN_MASK 0x0000001Fu
  49. /* SPIGCR1 */
  50. #define SPIGCR1_SPIENA_MASK 0x01000000u
  51. /* SPIPC0 */
  52. #define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
  53. #define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
  54. #define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
  55. #define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
  56. #define SPIPC0_EN1FUN_MASK BIT(1)
  57. #define SPIPC0_EN0FUN_MASK BIT(0)
  58. #define SPIINT_MASKALL 0x0101035F
  59. #define SPI_INTLVL_1 0x000001FFu
  60. #define SPI_INTLVL_0 0x00000000u
  61. /* SPIDAT1 */
  62. #define SPIDAT1_CSHOLD_SHIFT 28
  63. #define SPIDAT1_CSNR_SHIFT 16
  64. #define SPIGCR1_CLKMOD_MASK BIT(1)
  65. #define SPIGCR1_MASTER_MASK BIT(0)
  66. #define SPIGCR1_LOOPBACK_MASK BIT(16)
  67. /* SPIBUF */
  68. #define SPIBUF_TXFULL_MASK BIT(29)
  69. #define SPIBUF_RXEMPTY_MASK BIT(31)
  70. /* Error Masks */
  71. #define SPIFLG_DLEN_ERR_MASK BIT(0)
  72. #define SPIFLG_TIMEOUT_MASK BIT(1)
  73. #define SPIFLG_PARERR_MASK BIT(2)
  74. #define SPIFLG_DESYNC_MASK BIT(3)
  75. #define SPIFLG_BITERR_MASK BIT(4)
  76. #define SPIFLG_OVRRUN_MASK BIT(6)
  77. #define SPIFLG_RX_INTR_MASK BIT(8)
  78. #define SPIFLG_TX_INTR_MASK BIT(9)
  79. #define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
  80. #define SPIFLG_MASK (SPIFLG_DLEN_ERR_MASK \
  81. | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
  82. | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
  83. | SPIFLG_OVRRUN_MASK | SPIFLG_RX_INTR_MASK \
  84. | SPIFLG_TX_INTR_MASK \
  85. | SPIFLG_BUF_INIT_ACTIVE_MASK)
  86. #define SPIINT_DLEN_ERR_INTR BIT(0)
  87. #define SPIINT_TIMEOUT_INTR BIT(1)
  88. #define SPIINT_PARERR_INTR BIT(2)
  89. #define SPIINT_DESYNC_INTR BIT(3)
  90. #define SPIINT_BITERR_INTR BIT(4)
  91. #define SPIINT_OVRRUN_INTR BIT(6)
  92. #define SPIINT_RX_INTR BIT(8)
  93. #define SPIINT_TX_INTR BIT(9)
  94. #define SPIINT_DMA_REQ_EN BIT(16)
  95. #define SPIINT_ENABLE_HIGHZ BIT(24)
  96. #define SPI_T2CDELAY_SHIFT 16
  97. #define SPI_C2TDELAY_SHIFT 24
  98. /* SPI Controller registers */
  99. #define SPIGCR0 0x00
  100. #define SPIGCR1 0x04
  101. #define SPIINT 0x08
  102. #define SPILVL 0x0c
  103. #define SPIFLG 0x10
  104. #define SPIPC0 0x14
  105. #define SPIPC1 0x18
  106. #define SPIPC2 0x1c
  107. #define SPIPC3 0x20
  108. #define SPIPC4 0x24
  109. #define SPIPC5 0x28
  110. #define SPIPC6 0x2c
  111. #define SPIPC7 0x30
  112. #define SPIPC8 0x34
  113. #define SPIDAT0 0x38
  114. #define SPIDAT1 0x3c
  115. #define SPIBUF 0x40
  116. #define SPIEMU 0x44
  117. #define SPIDELAY 0x48
  118. #define SPIDEF 0x4c
  119. #define SPIFMT0 0x50
  120. #define SPIFMT1 0x54
  121. #define SPIFMT2 0x58
  122. #define SPIFMT3 0x5c
  123. #define TGINTVEC0 0x60
  124. #define TGINTVEC1 0x64
  125. struct davinci_spi_slave {
  126. u32 cmd_to_write;
  127. u32 clk_ctrl_to_write;
  128. u32 bytes_per_word;
  129. u8 active_cs;
  130. };
  131. /* We have 2 DMA channels per CS, one for RX and one for TX */
  132. struct davinci_spi_dma {
  133. int dma_tx_channel;
  134. int dma_rx_channel;
  135. int dma_tx_sync_dev;
  136. int dma_rx_sync_dev;
  137. enum dma_event_q eventq;
  138. struct completion dma_tx_completion;
  139. struct completion dma_rx_completion;
  140. };
  141. /* SPI Controller driver's private data. */
  142. struct davinci_spi {
  143. struct spi_bitbang bitbang;
  144. struct clk *clk;
  145. u8 version;
  146. resource_size_t pbase;
  147. void __iomem *base;
  148. size_t region_size;
  149. u32 irq;
  150. struct completion done;
  151. const void *tx;
  152. void *rx;
  153. u8 *tmp_buf;
  154. int count;
  155. struct davinci_spi_dma *dma_channels;
  156. struct davinci_spi_platform_data *pdata;
  157. void (*get_rx)(u32 rx_data, struct davinci_spi *);
  158. u32 (*get_tx)(struct davinci_spi *);
  159. struct davinci_spi_slave slave[SPI_MAX_CHIPSELECT];
  160. };
  161. static unsigned use_dma;
  162. static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
  163. {
  164. u8 *rx = davinci_spi->rx;
  165. *rx++ = (u8)data;
  166. davinci_spi->rx = rx;
  167. }
  168. static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
  169. {
  170. u16 *rx = davinci_spi->rx;
  171. *rx++ = (u16)data;
  172. davinci_spi->rx = rx;
  173. }
  174. static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
  175. {
  176. u32 data;
  177. const u8 *tx = davinci_spi->tx;
  178. data = *tx++;
  179. davinci_spi->tx = tx;
  180. return data;
  181. }
  182. static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
  183. {
  184. u32 data;
  185. const u16 *tx = davinci_spi->tx;
  186. data = *tx++;
  187. davinci_spi->tx = tx;
  188. return data;
  189. }
  190. static inline void set_io_bits(void __iomem *addr, u32 bits)
  191. {
  192. u32 v = ioread32(addr);
  193. v |= bits;
  194. iowrite32(v, addr);
  195. }
  196. static inline void clear_io_bits(void __iomem *addr, u32 bits)
  197. {
  198. u32 v = ioread32(addr);
  199. v &= ~bits;
  200. iowrite32(v, addr);
  201. }
  202. static inline void set_fmt_bits(void __iomem *addr, u32 bits, int cs_num)
  203. {
  204. set_io_bits(addr + SPIFMT0 + (0x4 * cs_num), bits);
  205. }
  206. static inline void clear_fmt_bits(void __iomem *addr, u32 bits, int cs_num)
  207. {
  208. clear_io_bits(addr + SPIFMT0 + (0x4 * cs_num), bits);
  209. }
  210. static void davinci_spi_set_dma_req(const struct spi_device *spi, int enable)
  211. {
  212. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  213. if (enable)
  214. set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  215. else
  216. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  217. }
  218. /*
  219. * Interface to control the chip select signal
  220. */
  221. static void davinci_spi_chipselect(struct spi_device *spi, int value)
  222. {
  223. struct davinci_spi *davinci_spi;
  224. struct davinci_spi_platform_data *pdata;
  225. u32 data1_reg_val = 0;
  226. davinci_spi = spi_master_get_devdata(spi->master);
  227. pdata = davinci_spi->pdata;
  228. /*
  229. * Board specific chip select logic decides the polarity and cs
  230. * line for the controller
  231. */
  232. if (value == BITBANG_CS_INACTIVE) {
  233. set_io_bits(davinci_spi->base + SPIDEF, CS_DEFAULT);
  234. data1_reg_val |= CS_DEFAULT << SPIDAT1_CSNR_SHIFT;
  235. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  236. while ((ioread32(davinci_spi->base + SPIBUF)
  237. & SPIBUF_RXEMPTY_MASK) == 0)
  238. cpu_relax();
  239. }
  240. }
  241. /**
  242. * davinci_spi_setup_transfer - This functions will determine transfer method
  243. * @spi: spi device on which data transfer to be done
  244. * @t: spi transfer in which transfer info is filled
  245. *
  246. * This function determines data transfer method (8/16/32 bit transfer).
  247. * It will also set the SPI Clock Control register according to
  248. * SPI slave device freq.
  249. */
  250. static int davinci_spi_setup_transfer(struct spi_device *spi,
  251. struct spi_transfer *t)
  252. {
  253. struct davinci_spi *davinci_spi;
  254. struct davinci_spi_platform_data *pdata;
  255. u8 bits_per_word = 0;
  256. u32 hz = 0, prescale;
  257. davinci_spi = spi_master_get_devdata(spi->master);
  258. pdata = davinci_spi->pdata;
  259. if (t) {
  260. bits_per_word = t->bits_per_word;
  261. hz = t->speed_hz;
  262. }
  263. /* if bits_per_word is not set then set it default */
  264. if (!bits_per_word)
  265. bits_per_word = spi->bits_per_word;
  266. /*
  267. * Assign function pointer to appropriate transfer method
  268. * 8bit, 16bit or 32bit transfer
  269. */
  270. if (bits_per_word <= 8 && bits_per_word >= 2) {
  271. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  272. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  273. davinci_spi->slave[spi->chip_select].bytes_per_word = 1;
  274. } else if (bits_per_word <= 16 && bits_per_word >= 2) {
  275. davinci_spi->get_rx = davinci_spi_rx_buf_u16;
  276. davinci_spi->get_tx = davinci_spi_tx_buf_u16;
  277. davinci_spi->slave[spi->chip_select].bytes_per_word = 2;
  278. } else
  279. return -EINVAL;
  280. if (!hz)
  281. hz = spi->max_speed_hz;
  282. clear_fmt_bits(davinci_spi->base, SPIFMT_CHARLEN_MASK,
  283. spi->chip_select);
  284. set_fmt_bits(davinci_spi->base, bits_per_word & 0x1f,
  285. spi->chip_select);
  286. prescale = ((clk_get_rate(davinci_spi->clk) / hz) - 1) & 0xff;
  287. clear_fmt_bits(davinci_spi->base, 0x0000ff00, spi->chip_select);
  288. set_fmt_bits(davinci_spi->base, prescale << 8, spi->chip_select);
  289. return 0;
  290. }
  291. static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
  292. {
  293. struct spi_device *spi = (struct spi_device *)data;
  294. struct davinci_spi *davinci_spi;
  295. struct davinci_spi_dma *davinci_spi_dma;
  296. struct davinci_spi_platform_data *pdata;
  297. davinci_spi = spi_master_get_devdata(spi->master);
  298. davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
  299. pdata = davinci_spi->pdata;
  300. if (ch_status == DMA_COMPLETE)
  301. edma_stop(davinci_spi_dma->dma_rx_channel);
  302. else
  303. edma_clean_channel(davinci_spi_dma->dma_rx_channel);
  304. complete(&davinci_spi_dma->dma_rx_completion);
  305. /* We must disable the DMA RX request */
  306. davinci_spi_set_dma_req(spi, 0);
  307. }
  308. static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
  309. {
  310. struct spi_device *spi = (struct spi_device *)data;
  311. struct davinci_spi *davinci_spi;
  312. struct davinci_spi_dma *davinci_spi_dma;
  313. struct davinci_spi_platform_data *pdata;
  314. davinci_spi = spi_master_get_devdata(spi->master);
  315. davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
  316. pdata = davinci_spi->pdata;
  317. if (ch_status == DMA_COMPLETE)
  318. edma_stop(davinci_spi_dma->dma_tx_channel);
  319. else
  320. edma_clean_channel(davinci_spi_dma->dma_tx_channel);
  321. complete(&davinci_spi_dma->dma_tx_completion);
  322. /* We must disable the DMA TX request */
  323. davinci_spi_set_dma_req(spi, 0);
  324. }
  325. static int davinci_spi_request_dma(struct spi_device *spi)
  326. {
  327. struct davinci_spi *davinci_spi;
  328. struct davinci_spi_dma *davinci_spi_dma;
  329. struct davinci_spi_platform_data *pdata;
  330. struct device *sdev;
  331. int r;
  332. davinci_spi = spi_master_get_devdata(spi->master);
  333. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  334. pdata = davinci_spi->pdata;
  335. sdev = davinci_spi->bitbang.master->dev.parent;
  336. r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
  337. davinci_spi_dma_rx_callback, spi,
  338. davinci_spi_dma->eventq);
  339. if (r < 0) {
  340. dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
  341. return -EAGAIN;
  342. }
  343. davinci_spi_dma->dma_rx_channel = r;
  344. r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
  345. davinci_spi_dma_tx_callback, spi,
  346. davinci_spi_dma->eventq);
  347. if (r < 0) {
  348. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  349. davinci_spi_dma->dma_rx_channel = -1;
  350. dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
  351. return -EAGAIN;
  352. }
  353. davinci_spi_dma->dma_tx_channel = r;
  354. return 0;
  355. }
  356. /**
  357. * davinci_spi_setup - This functions will set default transfer method
  358. * @spi: spi device on which data transfer to be done
  359. *
  360. * This functions sets the default transfer method.
  361. */
  362. static int davinci_spi_setup(struct spi_device *spi)
  363. {
  364. int retval;
  365. struct davinci_spi *davinci_spi;
  366. struct davinci_spi_dma *davinci_spi_dma;
  367. struct device *sdev;
  368. davinci_spi = spi_master_get_devdata(spi->master);
  369. sdev = davinci_spi->bitbang.master->dev.parent;
  370. /* if bits per word length is zero then set it default 8 */
  371. if (!spi->bits_per_word)
  372. spi->bits_per_word = 8;
  373. davinci_spi->slave[spi->chip_select].cmd_to_write = 0;
  374. if (use_dma && davinci_spi->dma_channels) {
  375. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  376. if ((davinci_spi_dma->dma_rx_channel == -1)
  377. || (davinci_spi_dma->dma_tx_channel == -1)) {
  378. retval = davinci_spi_request_dma(spi);
  379. if (retval < 0)
  380. return retval;
  381. }
  382. }
  383. /*
  384. * SPI in DaVinci and DA8xx operate between
  385. * 600 KHz and 50 MHz
  386. */
  387. if (spi->max_speed_hz < 600000 || spi->max_speed_hz > 50000000) {
  388. dev_dbg(sdev, "Operating frequency is not in acceptable "
  389. "range\n");
  390. return -EINVAL;
  391. }
  392. /*
  393. * Set up SPIFMTn register, unique to this chipselect.
  394. *
  395. * NOTE: we could do all of these with one write. Also, some
  396. * of the "version 2" features are found in chips that don't
  397. * support all of them...
  398. */
  399. if (spi->mode & SPI_LSB_FIRST)
  400. set_fmt_bits(davinci_spi->base, SPIFMT_SHIFTDIR_MASK,
  401. spi->chip_select);
  402. else
  403. clear_fmt_bits(davinci_spi->base, SPIFMT_SHIFTDIR_MASK,
  404. spi->chip_select);
  405. if (spi->mode & SPI_CPOL)
  406. set_fmt_bits(davinci_spi->base, SPIFMT_POLARITY_MASK,
  407. spi->chip_select);
  408. else
  409. clear_fmt_bits(davinci_spi->base, SPIFMT_POLARITY_MASK,
  410. spi->chip_select);
  411. if (!(spi->mode & SPI_CPHA))
  412. set_fmt_bits(davinci_spi->base, SPIFMT_PHASE_MASK,
  413. spi->chip_select);
  414. else
  415. clear_fmt_bits(davinci_spi->base, SPIFMT_PHASE_MASK,
  416. spi->chip_select);
  417. /*
  418. * Version 1 hardware supports two basic SPI modes:
  419. * - Standard SPI mode uses 4 pins, with chipselect
  420. * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
  421. * (distinct from SPI_3WIRE, with just one data wire;
  422. * or similar variants without MOSI or without MISO)
  423. *
  424. * Version 2 hardware supports an optional handshaking signal,
  425. * so it can support two more modes:
  426. * - 5 pin SPI variant is standard SPI plus SPI_READY
  427. * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
  428. */
  429. if (davinci_spi->version == SPI_VERSION_2) {
  430. clear_fmt_bits(davinci_spi->base, SPIFMT_WDELAY_MASK,
  431. spi->chip_select);
  432. set_fmt_bits(davinci_spi->base,
  433. (davinci_spi->pdata->wdelay
  434. << SPIFMT_WDELAY_SHIFT)
  435. & SPIFMT_WDELAY_MASK,
  436. spi->chip_select);
  437. if (davinci_spi->pdata->odd_parity)
  438. set_fmt_bits(davinci_spi->base,
  439. SPIFMT_ODD_PARITY_MASK,
  440. spi->chip_select);
  441. else
  442. clear_fmt_bits(davinci_spi->base,
  443. SPIFMT_ODD_PARITY_MASK,
  444. spi->chip_select);
  445. if (davinci_spi->pdata->parity_enable)
  446. set_fmt_bits(davinci_spi->base,
  447. SPIFMT_PARITYENA_MASK,
  448. spi->chip_select);
  449. else
  450. clear_fmt_bits(davinci_spi->base,
  451. SPIFMT_PARITYENA_MASK,
  452. spi->chip_select);
  453. if (davinci_spi->pdata->wait_enable)
  454. set_fmt_bits(davinci_spi->base,
  455. SPIFMT_WAITENA_MASK,
  456. spi->chip_select);
  457. else
  458. clear_fmt_bits(davinci_spi->base,
  459. SPIFMT_WAITENA_MASK,
  460. spi->chip_select);
  461. if (davinci_spi->pdata->timer_disable)
  462. set_fmt_bits(davinci_spi->base,
  463. SPIFMT_DISTIMER_MASK,
  464. spi->chip_select);
  465. else
  466. clear_fmt_bits(davinci_spi->base,
  467. SPIFMT_DISTIMER_MASK,
  468. spi->chip_select);
  469. }
  470. retval = davinci_spi_setup_transfer(spi, NULL);
  471. return retval;
  472. }
  473. static void davinci_spi_cleanup(struct spi_device *spi)
  474. {
  475. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  476. struct davinci_spi_dma *davinci_spi_dma;
  477. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  478. if (use_dma && davinci_spi->dma_channels) {
  479. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  480. if ((davinci_spi_dma->dma_rx_channel != -1)
  481. && (davinci_spi_dma->dma_tx_channel != -1)) {
  482. edma_free_channel(davinci_spi_dma->dma_tx_channel);
  483. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  484. }
  485. }
  486. }
  487. static int davinci_spi_bufs_prep(struct spi_device *spi,
  488. struct davinci_spi *davinci_spi)
  489. {
  490. int op_mode = 0;
  491. /*
  492. * REVISIT unless devices disagree about SPI_LOOP or
  493. * SPI_READY (SPI_NO_CS only allows one device!), this
  494. * should not need to be done before each message...
  495. * optimize for both flags staying cleared.
  496. */
  497. op_mode = SPIPC0_DIFUN_MASK
  498. | SPIPC0_DOFUN_MASK
  499. | SPIPC0_CLKFUN_MASK;
  500. if (!(spi->mode & SPI_NO_CS))
  501. op_mode |= 1 << spi->chip_select;
  502. if (spi->mode & SPI_READY)
  503. op_mode |= SPIPC0_SPIENA_MASK;
  504. iowrite32(op_mode, davinci_spi->base + SPIPC0);
  505. if (spi->mode & SPI_LOOP)
  506. set_io_bits(davinci_spi->base + SPIGCR1,
  507. SPIGCR1_LOOPBACK_MASK);
  508. else
  509. clear_io_bits(davinci_spi->base + SPIGCR1,
  510. SPIGCR1_LOOPBACK_MASK);
  511. return 0;
  512. }
  513. static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
  514. int int_status)
  515. {
  516. struct device *sdev = davinci_spi->bitbang.master->dev.parent;
  517. if (int_status & SPIFLG_TIMEOUT_MASK) {
  518. dev_dbg(sdev, "SPI Time-out Error\n");
  519. return -ETIMEDOUT;
  520. }
  521. if (int_status & SPIFLG_DESYNC_MASK) {
  522. dev_dbg(sdev, "SPI Desynchronization Error\n");
  523. return -EIO;
  524. }
  525. if (int_status & SPIFLG_BITERR_MASK) {
  526. dev_dbg(sdev, "SPI Bit error\n");
  527. return -EIO;
  528. }
  529. if (davinci_spi->version == SPI_VERSION_2) {
  530. if (int_status & SPIFLG_DLEN_ERR_MASK) {
  531. dev_dbg(sdev, "SPI Data Length Error\n");
  532. return -EIO;
  533. }
  534. if (int_status & SPIFLG_PARERR_MASK) {
  535. dev_dbg(sdev, "SPI Parity Error\n");
  536. return -EIO;
  537. }
  538. if (int_status & SPIFLG_OVRRUN_MASK) {
  539. dev_dbg(sdev, "SPI Data Overrun error\n");
  540. return -EIO;
  541. }
  542. if (int_status & SPIFLG_TX_INTR_MASK) {
  543. dev_dbg(sdev, "SPI TX intr bit set\n");
  544. return -EIO;
  545. }
  546. if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
  547. dev_dbg(sdev, "SPI Buffer Init Active\n");
  548. return -EBUSY;
  549. }
  550. }
  551. return 0;
  552. }
  553. /**
  554. * davinci_spi_bufs - functions which will handle transfer data
  555. * @spi: spi device on which data transfer to be done
  556. * @t: spi transfer in which transfer info is filled
  557. *
  558. * This function will put data to be transferred into data register
  559. * of SPI controller and then wait until the completion will be marked
  560. * by the IRQ Handler.
  561. */
  562. static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
  563. {
  564. struct davinci_spi *davinci_spi;
  565. int int_status, count, ret;
  566. u8 conv, tmp;
  567. u32 tx_data, data1_reg_val;
  568. u32 buf_val, flg_val;
  569. struct davinci_spi_platform_data *pdata;
  570. davinci_spi = spi_master_get_devdata(spi->master);
  571. pdata = davinci_spi->pdata;
  572. davinci_spi->tx = t->tx_buf;
  573. davinci_spi->rx = t->rx_buf;
  574. /* convert len to words based on bits_per_word */
  575. conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
  576. davinci_spi->count = t->len / conv;
  577. INIT_COMPLETION(davinci_spi->done);
  578. ret = davinci_spi_bufs_prep(spi, davinci_spi);
  579. if (ret)
  580. return ret;
  581. /* Enable SPI */
  582. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  583. iowrite32(0 | (pdata->c2tdelay << SPI_C2TDELAY_SHIFT) |
  584. (pdata->t2cdelay << SPI_T2CDELAY_SHIFT),
  585. davinci_spi->base + SPIDELAY);
  586. count = davinci_spi->count;
  587. data1_reg_val = pdata->cs_hold << SPIDAT1_CSHOLD_SHIFT;
  588. tmp = ~(0x1 << spi->chip_select);
  589. clear_io_bits(davinci_spi->base + SPIDEF, ~tmp);
  590. data1_reg_val |= tmp << SPIDAT1_CSNR_SHIFT;
  591. while ((ioread32(davinci_spi->base + SPIBUF)
  592. & SPIBUF_RXEMPTY_MASK) == 0)
  593. cpu_relax();
  594. /* Determine the command to execute READ or WRITE */
  595. if (t->tx_buf) {
  596. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  597. while (1) {
  598. tx_data = davinci_spi->get_tx(davinci_spi);
  599. data1_reg_val &= ~(0xFFFF);
  600. data1_reg_val |= (0xFFFF & tx_data);
  601. buf_val = ioread32(davinci_spi->base + SPIBUF);
  602. if ((buf_val & SPIBUF_TXFULL_MASK) == 0) {
  603. iowrite32(data1_reg_val,
  604. davinci_spi->base + SPIDAT1);
  605. count--;
  606. }
  607. while (ioread32(davinci_spi->base + SPIBUF)
  608. & SPIBUF_RXEMPTY_MASK)
  609. cpu_relax();
  610. /* getting the returned byte */
  611. if (t->rx_buf) {
  612. buf_val = ioread32(davinci_spi->base + SPIBUF);
  613. davinci_spi->get_rx(buf_val, davinci_spi);
  614. }
  615. if (count <= 0)
  616. break;
  617. }
  618. } else {
  619. if (pdata->poll_mode) {
  620. while (1) {
  621. /* keeps the serial clock going */
  622. if ((ioread32(davinci_spi->base + SPIBUF)
  623. & SPIBUF_TXFULL_MASK) == 0)
  624. iowrite32(data1_reg_val,
  625. davinci_spi->base + SPIDAT1);
  626. while (ioread32(davinci_spi->base + SPIBUF) &
  627. SPIBUF_RXEMPTY_MASK)
  628. cpu_relax();
  629. flg_val = ioread32(davinci_spi->base + SPIFLG);
  630. buf_val = ioread32(davinci_spi->base + SPIBUF);
  631. davinci_spi->get_rx(buf_val, davinci_spi);
  632. count--;
  633. if (count <= 0)
  634. break;
  635. }
  636. } else { /* Receive in Interrupt mode */
  637. int i;
  638. for (i = 0; i < davinci_spi->count; i++) {
  639. set_io_bits(davinci_spi->base + SPIINT,
  640. SPIINT_BITERR_INTR
  641. | SPIINT_OVRRUN_INTR
  642. | SPIINT_RX_INTR);
  643. iowrite32(data1_reg_val,
  644. davinci_spi->base + SPIDAT1);
  645. while (ioread32(davinci_spi->base + SPIINT) &
  646. SPIINT_RX_INTR)
  647. cpu_relax();
  648. }
  649. iowrite32((data1_reg_val & 0x0ffcffff),
  650. davinci_spi->base + SPIDAT1);
  651. }
  652. }
  653. /*
  654. * Check for bit error, desync error,parity error,timeout error and
  655. * receive overflow errors
  656. */
  657. int_status = ioread32(davinci_spi->base + SPIFLG);
  658. ret = davinci_spi_check_error(davinci_spi, int_status);
  659. if (ret != 0)
  660. return ret;
  661. /* SPI Framework maintains the count only in bytes so convert back */
  662. davinci_spi->count *= conv;
  663. return t->len;
  664. }
  665. #define DAVINCI_DMA_DATA_TYPE_S8 0x01
  666. #define DAVINCI_DMA_DATA_TYPE_S16 0x02
  667. #define DAVINCI_DMA_DATA_TYPE_S32 0x04
  668. static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
  669. {
  670. struct davinci_spi *davinci_spi;
  671. int int_status = 0;
  672. int count, temp_count;
  673. u8 conv = 1;
  674. u8 tmp;
  675. u32 data1_reg_val;
  676. struct davinci_spi_dma *davinci_spi_dma;
  677. int word_len, data_type, ret;
  678. unsigned long tx_reg, rx_reg;
  679. struct davinci_spi_platform_data *pdata;
  680. struct device *sdev;
  681. davinci_spi = spi_master_get_devdata(spi->master);
  682. pdata = davinci_spi->pdata;
  683. sdev = davinci_spi->bitbang.master->dev.parent;
  684. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  685. tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
  686. rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
  687. davinci_spi->tx = t->tx_buf;
  688. davinci_spi->rx = t->rx_buf;
  689. /* convert len to words based on bits_per_word */
  690. conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
  691. davinci_spi->count = t->len / conv;
  692. INIT_COMPLETION(davinci_spi->done);
  693. init_completion(&davinci_spi_dma->dma_rx_completion);
  694. init_completion(&davinci_spi_dma->dma_tx_completion);
  695. word_len = conv * 8;
  696. if (word_len <= 8)
  697. data_type = DAVINCI_DMA_DATA_TYPE_S8;
  698. else if (word_len <= 16)
  699. data_type = DAVINCI_DMA_DATA_TYPE_S16;
  700. else if (word_len <= 32)
  701. data_type = DAVINCI_DMA_DATA_TYPE_S32;
  702. else
  703. return -EINVAL;
  704. ret = davinci_spi_bufs_prep(spi, davinci_spi);
  705. if (ret)
  706. return ret;
  707. /* Put delay val if required */
  708. iowrite32(0 | (pdata->c2tdelay << SPI_C2TDELAY_SHIFT) |
  709. (pdata->t2cdelay << SPI_T2CDELAY_SHIFT),
  710. davinci_spi->base + SPIDELAY);
  711. count = davinci_spi->count; /* the number of elements */
  712. data1_reg_val = pdata->cs_hold << SPIDAT1_CSHOLD_SHIFT;
  713. /* CS default = 0xFF */
  714. tmp = ~(0x1 << spi->chip_select);
  715. clear_io_bits(davinci_spi->base + SPIDEF, ~tmp);
  716. data1_reg_val |= tmp << SPIDAT1_CSNR_SHIFT;
  717. /* disable all interrupts for dma transfers */
  718. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  719. /* Disable SPI to write configuration bits in SPIDAT */
  720. clear_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  721. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  722. /* Enable SPI */
  723. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  724. while ((ioread32(davinci_spi->base + SPIBUF)
  725. & SPIBUF_RXEMPTY_MASK) == 0)
  726. cpu_relax();
  727. if (t->tx_buf) {
  728. t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
  729. DMA_TO_DEVICE);
  730. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  731. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  732. " TX buffer\n", count);
  733. return -ENOMEM;
  734. }
  735. temp_count = count;
  736. } else {
  737. /* We need TX clocking for RX transaction */
  738. t->tx_dma = dma_map_single(&spi->dev,
  739. (void *)davinci_spi->tmp_buf, count + 1,
  740. DMA_TO_DEVICE);
  741. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  742. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  743. " TX tmp buffer\n", count);
  744. return -ENOMEM;
  745. }
  746. temp_count = count + 1;
  747. }
  748. edma_set_transfer_params(davinci_spi_dma->dma_tx_channel,
  749. data_type, temp_count, 1, 0, ASYNC);
  750. edma_set_dest(davinci_spi_dma->dma_tx_channel, tx_reg, INCR, W8BIT);
  751. edma_set_src(davinci_spi_dma->dma_tx_channel, t->tx_dma, INCR, W8BIT);
  752. edma_set_src_index(davinci_spi_dma->dma_tx_channel, data_type, 0);
  753. edma_set_dest_index(davinci_spi_dma->dma_tx_channel, 0, 0);
  754. if (t->rx_buf) {
  755. /* initiate transaction */
  756. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  757. t->rx_dma = dma_map_single(&spi->dev, (void *)t->rx_buf, count,
  758. DMA_FROM_DEVICE);
  759. if (dma_mapping_error(&spi->dev, t->rx_dma)) {
  760. dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
  761. count);
  762. if (t->tx_buf != NULL)
  763. dma_unmap_single(NULL, t->tx_dma,
  764. count, DMA_TO_DEVICE);
  765. return -ENOMEM;
  766. }
  767. edma_set_transfer_params(davinci_spi_dma->dma_rx_channel,
  768. data_type, count, 1, 0, ASYNC);
  769. edma_set_src(davinci_spi_dma->dma_rx_channel,
  770. rx_reg, INCR, W8BIT);
  771. edma_set_dest(davinci_spi_dma->dma_rx_channel,
  772. t->rx_dma, INCR, W8BIT);
  773. edma_set_src_index(davinci_spi_dma->dma_rx_channel, 0, 0);
  774. edma_set_dest_index(davinci_spi_dma->dma_rx_channel,
  775. data_type, 0);
  776. }
  777. if ((t->tx_buf) || (t->rx_buf))
  778. edma_start(davinci_spi_dma->dma_tx_channel);
  779. if (t->rx_buf)
  780. edma_start(davinci_spi_dma->dma_rx_channel);
  781. if ((t->rx_buf) || (t->tx_buf))
  782. davinci_spi_set_dma_req(spi, 1);
  783. if (t->tx_buf)
  784. wait_for_completion_interruptible(
  785. &davinci_spi_dma->dma_tx_completion);
  786. if (t->rx_buf)
  787. wait_for_completion_interruptible(
  788. &davinci_spi_dma->dma_rx_completion);
  789. dma_unmap_single(NULL, t->tx_dma, temp_count, DMA_TO_DEVICE);
  790. if (t->rx_buf)
  791. dma_unmap_single(NULL, t->rx_dma, count, DMA_FROM_DEVICE);
  792. /*
  793. * Check for bit error, desync error,parity error,timeout error and
  794. * receive overflow errors
  795. */
  796. int_status = ioread32(davinci_spi->base + SPIFLG);
  797. ret = davinci_spi_check_error(davinci_spi, int_status);
  798. if (ret != 0)
  799. return ret;
  800. /* SPI Framework maintains the count only in bytes so convert back */
  801. davinci_spi->count *= conv;
  802. return t->len;
  803. }
  804. /**
  805. * davinci_spi_irq - IRQ handler for DaVinci SPI
  806. * @irq: IRQ number for this SPI Master
  807. * @context_data: structure for SPI Master controller davinci_spi
  808. */
  809. static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
  810. {
  811. struct davinci_spi *davinci_spi = context_data;
  812. u32 int_status, rx_data = 0;
  813. irqreturn_t ret = IRQ_NONE;
  814. int_status = ioread32(davinci_spi->base + SPIFLG);
  815. while ((int_status & SPIFLG_RX_INTR_MASK)) {
  816. if (likely(int_status & SPIFLG_RX_INTR_MASK)) {
  817. ret = IRQ_HANDLED;
  818. rx_data = ioread32(davinci_spi->base + SPIBUF);
  819. davinci_spi->get_rx(rx_data, davinci_spi);
  820. /* Disable Receive Interrupt */
  821. iowrite32(~(SPIINT_RX_INTR | SPIINT_TX_INTR),
  822. davinci_spi->base + SPIINT);
  823. } else
  824. (void)davinci_spi_check_error(davinci_spi, int_status);
  825. int_status = ioread32(davinci_spi->base + SPIFLG);
  826. }
  827. return ret;
  828. }
  829. /**
  830. * davinci_spi_probe - probe function for SPI Master Controller
  831. * @pdev: platform_device structure which contains plateform specific data
  832. */
  833. static int davinci_spi_probe(struct platform_device *pdev)
  834. {
  835. struct spi_master *master;
  836. struct davinci_spi *davinci_spi;
  837. struct davinci_spi_platform_data *pdata;
  838. struct resource *r, *mem;
  839. resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
  840. resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
  841. resource_size_t dma_eventq = SPI_NO_RESOURCE;
  842. int i = 0, ret = 0;
  843. pdata = pdev->dev.platform_data;
  844. if (pdata == NULL) {
  845. ret = -ENODEV;
  846. goto err;
  847. }
  848. master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
  849. if (master == NULL) {
  850. ret = -ENOMEM;
  851. goto err;
  852. }
  853. dev_set_drvdata(&pdev->dev, master);
  854. davinci_spi = spi_master_get_devdata(master);
  855. if (davinci_spi == NULL) {
  856. ret = -ENOENT;
  857. goto free_master;
  858. }
  859. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  860. if (r == NULL) {
  861. ret = -ENOENT;
  862. goto free_master;
  863. }
  864. davinci_spi->pbase = r->start;
  865. davinci_spi->region_size = resource_size(r);
  866. davinci_spi->pdata = pdata;
  867. mem = request_mem_region(r->start, davinci_spi->region_size,
  868. pdev->name);
  869. if (mem == NULL) {
  870. ret = -EBUSY;
  871. goto free_master;
  872. }
  873. davinci_spi->base = (struct davinci_spi_reg __iomem *)
  874. ioremap(r->start, davinci_spi->region_size);
  875. if (davinci_spi->base == NULL) {
  876. ret = -ENOMEM;
  877. goto release_region;
  878. }
  879. davinci_spi->irq = platform_get_irq(pdev, 0);
  880. if (davinci_spi->irq <= 0) {
  881. ret = -EINVAL;
  882. goto unmap_io;
  883. }
  884. ret = request_irq(davinci_spi->irq, davinci_spi_irq, IRQF_DISABLED,
  885. dev_name(&pdev->dev), davinci_spi);
  886. if (ret)
  887. goto unmap_io;
  888. /* Allocate tmp_buf for tx_buf */
  889. davinci_spi->tmp_buf = kzalloc(SPI_BUFSIZ, GFP_KERNEL);
  890. if (davinci_spi->tmp_buf == NULL) {
  891. ret = -ENOMEM;
  892. goto irq_free;
  893. }
  894. davinci_spi->bitbang.master = spi_master_get(master);
  895. if (davinci_spi->bitbang.master == NULL) {
  896. ret = -ENODEV;
  897. goto free_tmp_buf;
  898. }
  899. davinci_spi->clk = clk_get(&pdev->dev, NULL);
  900. if (IS_ERR(davinci_spi->clk)) {
  901. ret = -ENODEV;
  902. goto put_master;
  903. }
  904. clk_enable(davinci_spi->clk);
  905. master->bus_num = pdev->id;
  906. master->num_chipselect = pdata->num_chipselect;
  907. master->setup = davinci_spi_setup;
  908. master->cleanup = davinci_spi_cleanup;
  909. davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
  910. davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
  911. davinci_spi->version = pdata->version;
  912. use_dma = pdata->use_dma;
  913. davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
  914. if (davinci_spi->version == SPI_VERSION_2)
  915. davinci_spi->bitbang.flags |= SPI_READY;
  916. if (use_dma) {
  917. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  918. if (r)
  919. dma_rx_chan = r->start;
  920. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  921. if (r)
  922. dma_tx_chan = r->start;
  923. r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
  924. if (r)
  925. dma_eventq = r->start;
  926. }
  927. if (!use_dma ||
  928. dma_rx_chan == SPI_NO_RESOURCE ||
  929. dma_tx_chan == SPI_NO_RESOURCE ||
  930. dma_eventq == SPI_NO_RESOURCE) {
  931. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
  932. use_dma = 0;
  933. } else {
  934. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
  935. davinci_spi->dma_channels = kzalloc(master->num_chipselect
  936. * sizeof(struct davinci_spi_dma), GFP_KERNEL);
  937. if (davinci_spi->dma_channels == NULL) {
  938. ret = -ENOMEM;
  939. goto free_clk;
  940. }
  941. for (i = 0; i < master->num_chipselect; i++) {
  942. davinci_spi->dma_channels[i].dma_rx_channel = -1;
  943. davinci_spi->dma_channels[i].dma_rx_sync_dev =
  944. dma_rx_chan;
  945. davinci_spi->dma_channels[i].dma_tx_channel = -1;
  946. davinci_spi->dma_channels[i].dma_tx_sync_dev =
  947. dma_tx_chan;
  948. davinci_spi->dma_channels[i].eventq = dma_eventq;
  949. }
  950. dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
  951. "Using RX channel = %d , TX channel = %d and "
  952. "event queue = %d", dma_rx_chan, dma_tx_chan,
  953. dma_eventq);
  954. }
  955. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  956. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  957. init_completion(&davinci_spi->done);
  958. /* Reset In/OUT SPI module */
  959. iowrite32(0, davinci_spi->base + SPIGCR0);
  960. udelay(100);
  961. iowrite32(1, davinci_spi->base + SPIGCR0);
  962. /* Clock internal */
  963. if (davinci_spi->pdata->clk_internal)
  964. set_io_bits(davinci_spi->base + SPIGCR1,
  965. SPIGCR1_CLKMOD_MASK);
  966. else
  967. clear_io_bits(davinci_spi->base + SPIGCR1,
  968. SPIGCR1_CLKMOD_MASK);
  969. /* master mode default */
  970. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
  971. if (davinci_spi->pdata->intr_level)
  972. iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
  973. else
  974. iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
  975. ret = spi_bitbang_start(&davinci_spi->bitbang);
  976. if (ret)
  977. goto free_clk;
  978. dev_info(&pdev->dev, "Controller at 0x%p \n", davinci_spi->base);
  979. if (!pdata->poll_mode)
  980. dev_info(&pdev->dev, "Operating in interrupt mode"
  981. " using IRQ %d\n", davinci_spi->irq);
  982. return ret;
  983. free_clk:
  984. clk_disable(davinci_spi->clk);
  985. clk_put(davinci_spi->clk);
  986. put_master:
  987. spi_master_put(master);
  988. free_tmp_buf:
  989. kfree(davinci_spi->tmp_buf);
  990. irq_free:
  991. free_irq(davinci_spi->irq, davinci_spi);
  992. unmap_io:
  993. iounmap(davinci_spi->base);
  994. release_region:
  995. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  996. free_master:
  997. kfree(master);
  998. err:
  999. return ret;
  1000. }
  1001. /**
  1002. * davinci_spi_remove - remove function for SPI Master Controller
  1003. * @pdev: platform_device structure which contains plateform specific data
  1004. *
  1005. * This function will do the reverse action of davinci_spi_probe function
  1006. * It will free the IRQ and SPI controller's memory region.
  1007. * It will also call spi_bitbang_stop to destroy the work queue which was
  1008. * created by spi_bitbang_start.
  1009. */
  1010. static int __exit davinci_spi_remove(struct platform_device *pdev)
  1011. {
  1012. struct davinci_spi *davinci_spi;
  1013. struct spi_master *master;
  1014. master = dev_get_drvdata(&pdev->dev);
  1015. davinci_spi = spi_master_get_devdata(master);
  1016. spi_bitbang_stop(&davinci_spi->bitbang);
  1017. clk_disable(davinci_spi->clk);
  1018. clk_put(davinci_spi->clk);
  1019. spi_master_put(master);
  1020. kfree(davinci_spi->tmp_buf);
  1021. free_irq(davinci_spi->irq, davinci_spi);
  1022. iounmap(davinci_spi->base);
  1023. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  1024. return 0;
  1025. }
  1026. static struct platform_driver davinci_spi_driver = {
  1027. .driver.name = "spi_davinci",
  1028. .remove = __exit_p(davinci_spi_remove),
  1029. };
  1030. static int __init davinci_spi_init(void)
  1031. {
  1032. return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
  1033. }
  1034. module_init(davinci_spi_init);
  1035. static void __exit davinci_spi_exit(void)
  1036. {
  1037. platform_driver_unregister(&davinci_spi_driver);
  1038. }
  1039. module_exit(davinci_spi_exit);
  1040. MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
  1041. MODULE_LICENSE("GPL");