sh-sci.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933
  1. /*
  2. * drivers/serial/sh-sci.c
  3. *
  4. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  5. *
  6. * Copyright (C) 2002 - 2008 Paul Mundt
  7. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
  8. *
  9. * based off of the old drivers/char/sh-sci.c by:
  10. *
  11. * Copyright (C) 1999, 2000 Niibe Yutaka
  12. * Copyright (C) 2000 Sugioka Toshinobu
  13. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  14. * Modified to support SecureEdge. David McCullough (2002)
  15. * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
  16. * Removed SH7300 support (Jul 2007).
  17. *
  18. * This file is subject to the terms and conditions of the GNU General Public
  19. * License. See the file "COPYING" in the main directory of this archive
  20. * for more details.
  21. */
  22. #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #undef DEBUG
  26. #include <linux/module.h>
  27. #include <linux/errno.h>
  28. #include <linux/timer.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/tty.h>
  31. #include <linux/tty_flip.h>
  32. #include <linux/serial.h>
  33. #include <linux/major.h>
  34. #include <linux/string.h>
  35. #include <linux/sysrq.h>
  36. #include <linux/ioport.h>
  37. #include <linux/mm.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/console.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/serial_sci.h>
  43. #include <linux/notifier.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/clk.h>
  46. #include <linux/ctype.h>
  47. #include <linux/err.h>
  48. #include <linux/list.h>
  49. #include <linux/dmaengine.h>
  50. #include <linux/scatterlist.h>
  51. #include <linux/slab.h>
  52. #ifdef CONFIG_SUPERH
  53. #include <asm/sh_bios.h>
  54. #endif
  55. #ifdef CONFIG_H8300
  56. #include <asm/gpio.h>
  57. #endif
  58. #include "sh-sci.h"
  59. struct sci_port {
  60. struct uart_port port;
  61. /* Port type */
  62. unsigned int type;
  63. /* Port IRQs: ERI, RXI, TXI, BRI (optional) */
  64. unsigned int irqs[SCIx_NR_IRQS];
  65. /* Port enable callback */
  66. void (*enable)(struct uart_port *port);
  67. /* Port disable callback */
  68. void (*disable)(struct uart_port *port);
  69. /* Break timer */
  70. struct timer_list break_timer;
  71. int break_flag;
  72. /* Interface clock */
  73. struct clk *iclk;
  74. /* Data clock */
  75. struct clk *dclk;
  76. struct list_head node;
  77. struct dma_chan *chan_tx;
  78. struct dma_chan *chan_rx;
  79. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  80. struct device *dma_dev;
  81. enum sh_dmae_slave_chan_id slave_tx;
  82. enum sh_dmae_slave_chan_id slave_rx;
  83. struct dma_async_tx_descriptor *desc_tx;
  84. struct dma_async_tx_descriptor *desc_rx[2];
  85. dma_cookie_t cookie_tx;
  86. dma_cookie_t cookie_rx[2];
  87. dma_cookie_t active_rx;
  88. struct scatterlist sg_tx;
  89. unsigned int sg_len_tx;
  90. struct scatterlist sg_rx[2];
  91. size_t buf_len_rx;
  92. struct sh_dmae_slave param_tx;
  93. struct sh_dmae_slave param_rx;
  94. struct work_struct work_tx;
  95. struct work_struct work_rx;
  96. struct timer_list rx_timer;
  97. #endif
  98. };
  99. struct sh_sci_priv {
  100. spinlock_t lock;
  101. struct list_head ports;
  102. struct notifier_block clk_nb;
  103. };
  104. /* Function prototypes */
  105. static void sci_stop_tx(struct uart_port *port);
  106. #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
  107. static struct sci_port sci_ports[SCI_NPORTS];
  108. static struct uart_driver sci_uart_driver;
  109. static inline struct sci_port *
  110. to_sci_port(struct uart_port *uart)
  111. {
  112. return container_of(uart, struct sci_port, port);
  113. }
  114. #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
  115. #ifdef CONFIG_CONSOLE_POLL
  116. static inline void handle_error(struct uart_port *port)
  117. {
  118. /* Clear error flags */
  119. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  120. }
  121. static int sci_poll_get_char(struct uart_port *port)
  122. {
  123. unsigned short status;
  124. int c;
  125. do {
  126. status = sci_in(port, SCxSR);
  127. if (status & SCxSR_ERRORS(port)) {
  128. handle_error(port);
  129. continue;
  130. }
  131. } while (!(status & SCxSR_RDxF(port)));
  132. c = sci_in(port, SCxRDR);
  133. /* Dummy read */
  134. sci_in(port, SCxSR);
  135. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  136. return c;
  137. }
  138. #endif
  139. static void sci_poll_put_char(struct uart_port *port, unsigned char c)
  140. {
  141. unsigned short status;
  142. do {
  143. status = sci_in(port, SCxSR);
  144. } while (!(status & SCxSR_TDxE(port)));
  145. sci_out(port, SCxTDR, c);
  146. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
  147. }
  148. #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE */
  149. #if defined(__H8300H__) || defined(__H8300S__)
  150. static void sci_init_pins(struct uart_port *port, unsigned int cflag)
  151. {
  152. int ch = (port->mapbase - SMR0) >> 3;
  153. /* set DDR regs */
  154. H8300_GPIO_DDR(h8300_sci_pins[ch].port,
  155. h8300_sci_pins[ch].rx,
  156. H8300_GPIO_INPUT);
  157. H8300_GPIO_DDR(h8300_sci_pins[ch].port,
  158. h8300_sci_pins[ch].tx,
  159. H8300_GPIO_OUTPUT);
  160. /* tx mark output*/
  161. H8300_SCI_DR(ch) |= h8300_sci_pins[ch].tx;
  162. }
  163. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  164. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  165. {
  166. if (port->mapbase == 0xA4400000) {
  167. __raw_writew(__raw_readw(PACR) & 0xffc0, PACR);
  168. __raw_writew(__raw_readw(PBCR) & 0x0fff, PBCR);
  169. } else if (port->mapbase == 0xA4410000)
  170. __raw_writew(__raw_readw(PBCR) & 0xf003, PBCR);
  171. }
  172. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || defined(CONFIG_CPU_SUBTYPE_SH7721)
  173. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  174. {
  175. unsigned short data;
  176. if (cflag & CRTSCTS) {
  177. /* enable RTS/CTS */
  178. if (port->mapbase == 0xa4430000) { /* SCIF0 */
  179. /* Clear PTCR bit 9-2; enable all scif pins but sck */
  180. data = __raw_readw(PORT_PTCR);
  181. __raw_writew((data & 0xfc03), PORT_PTCR);
  182. } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
  183. /* Clear PVCR bit 9-2 */
  184. data = __raw_readw(PORT_PVCR);
  185. __raw_writew((data & 0xfc03), PORT_PVCR);
  186. }
  187. } else {
  188. if (port->mapbase == 0xa4430000) { /* SCIF0 */
  189. /* Clear PTCR bit 5-2; enable only tx and rx */
  190. data = __raw_readw(PORT_PTCR);
  191. __raw_writew((data & 0xffc3), PORT_PTCR);
  192. } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
  193. /* Clear PVCR bit 5-2 */
  194. data = __raw_readw(PORT_PVCR);
  195. __raw_writew((data & 0xffc3), PORT_PVCR);
  196. }
  197. }
  198. }
  199. #elif defined(CONFIG_CPU_SH3)
  200. /* For SH7705, SH7706, SH7707, SH7709, SH7709A, SH7729 */
  201. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  202. {
  203. unsigned short data;
  204. /* We need to set SCPCR to enable RTS/CTS */
  205. data = __raw_readw(SCPCR);
  206. /* Clear out SCP7MD1,0, SCP6MD1,0, SCP4MD1,0*/
  207. __raw_writew(data & 0x0fcf, SCPCR);
  208. if (!(cflag & CRTSCTS)) {
  209. /* We need to set SCPCR to enable RTS/CTS */
  210. data = __raw_readw(SCPCR);
  211. /* Clear out SCP7MD1,0, SCP4MD1,0,
  212. Set SCP6MD1,0 = {01} (output) */
  213. __raw_writew((data & 0x0fcf) | 0x1000, SCPCR);
  214. data = __raw_readb(SCPDR);
  215. /* Set /RTS2 (bit6) = 0 */
  216. __raw_writeb(data & 0xbf, SCPDR);
  217. }
  218. }
  219. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  220. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  221. {
  222. unsigned short data;
  223. if (port->mapbase == 0xffe00000) {
  224. data = __raw_readw(PSCR);
  225. data &= ~0x03cf;
  226. if (!(cflag & CRTSCTS))
  227. data |= 0x0340;
  228. __raw_writew(data, PSCR);
  229. }
  230. }
  231. #elif defined(CONFIG_CPU_SUBTYPE_SH7757) || \
  232. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  233. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  234. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  235. defined(CONFIG_CPU_SUBTYPE_SH7786) || \
  236. defined(CONFIG_CPU_SUBTYPE_SHX3)
  237. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  238. {
  239. if (!(cflag & CRTSCTS))
  240. __raw_writew(0x0080, SCSPTR0); /* Set RTS = 1 */
  241. }
  242. #elif defined(CONFIG_CPU_SH4) && !defined(CONFIG_CPU_SH4A)
  243. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  244. {
  245. if (!(cflag & CRTSCTS))
  246. __raw_writew(0x0080, SCSPTR2); /* Set RTS = 1 */
  247. }
  248. #else
  249. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  250. {
  251. /* Nothing to do */
  252. }
  253. #endif
  254. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  255. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  256. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  257. defined(CONFIG_CPU_SUBTYPE_SH7786)
  258. static int scif_txfill(struct uart_port *port)
  259. {
  260. return sci_in(port, SCTFDR) & 0xff;
  261. }
  262. static int scif_txroom(struct uart_port *port)
  263. {
  264. return SCIF_TXROOM_MAX - scif_txfill(port);
  265. }
  266. static int scif_rxfill(struct uart_port *port)
  267. {
  268. return sci_in(port, SCRFDR) & 0xff;
  269. }
  270. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  271. static int scif_txfill(struct uart_port *port)
  272. {
  273. if (port->mapbase == 0xffe00000 ||
  274. port->mapbase == 0xffe08000)
  275. /* SCIF0/1*/
  276. return sci_in(port, SCTFDR) & 0xff;
  277. else
  278. /* SCIF2 */
  279. return sci_in(port, SCFDR) >> 8;
  280. }
  281. static int scif_txroom(struct uart_port *port)
  282. {
  283. if (port->mapbase == 0xffe00000 ||
  284. port->mapbase == 0xffe08000)
  285. /* SCIF0/1*/
  286. return SCIF_TXROOM_MAX - scif_txfill(port);
  287. else
  288. /* SCIF2 */
  289. return SCIF2_TXROOM_MAX - scif_txfill(port);
  290. }
  291. static int scif_rxfill(struct uart_port *port)
  292. {
  293. if ((port->mapbase == 0xffe00000) ||
  294. (port->mapbase == 0xffe08000)) {
  295. /* SCIF0/1*/
  296. return sci_in(port, SCRFDR) & 0xff;
  297. } else {
  298. /* SCIF2 */
  299. return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
  300. }
  301. }
  302. #else
  303. static int scif_txfill(struct uart_port *port)
  304. {
  305. return sci_in(port, SCFDR) >> 8;
  306. }
  307. static int scif_txroom(struct uart_port *port)
  308. {
  309. return SCIF_TXROOM_MAX - scif_txfill(port);
  310. }
  311. static int scif_rxfill(struct uart_port *port)
  312. {
  313. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  314. }
  315. #endif
  316. static int sci_txfill(struct uart_port *port)
  317. {
  318. return !(sci_in(port, SCxSR) & SCI_TDRE);
  319. }
  320. static int sci_txroom(struct uart_port *port)
  321. {
  322. return !sci_txfill(port);
  323. }
  324. static int sci_rxfill(struct uart_port *port)
  325. {
  326. return (sci_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
  327. }
  328. /* ********************************************************************** *
  329. * the interrupt related routines *
  330. * ********************************************************************** */
  331. static void sci_transmit_chars(struct uart_port *port)
  332. {
  333. struct circ_buf *xmit = &port->state->xmit;
  334. unsigned int stopped = uart_tx_stopped(port);
  335. unsigned short status;
  336. unsigned short ctrl;
  337. int count;
  338. status = sci_in(port, SCxSR);
  339. if (!(status & SCxSR_TDxE(port))) {
  340. ctrl = sci_in(port, SCSCR);
  341. if (uart_circ_empty(xmit))
  342. ctrl &= ~SCI_CTRL_FLAGS_TIE;
  343. else
  344. ctrl |= SCI_CTRL_FLAGS_TIE;
  345. sci_out(port, SCSCR, ctrl);
  346. return;
  347. }
  348. if (port->type == PORT_SCI)
  349. count = sci_txroom(port);
  350. else
  351. count = scif_txroom(port);
  352. do {
  353. unsigned char c;
  354. if (port->x_char) {
  355. c = port->x_char;
  356. port->x_char = 0;
  357. } else if (!uart_circ_empty(xmit) && !stopped) {
  358. c = xmit->buf[xmit->tail];
  359. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  360. } else {
  361. break;
  362. }
  363. sci_out(port, SCxTDR, c);
  364. port->icount.tx++;
  365. } while (--count > 0);
  366. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
  367. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  368. uart_write_wakeup(port);
  369. if (uart_circ_empty(xmit)) {
  370. sci_stop_tx(port);
  371. } else {
  372. ctrl = sci_in(port, SCSCR);
  373. if (port->type != PORT_SCI) {
  374. sci_in(port, SCxSR); /* Dummy read */
  375. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
  376. }
  377. ctrl |= SCI_CTRL_FLAGS_TIE;
  378. sci_out(port, SCSCR, ctrl);
  379. }
  380. }
  381. /* On SH3, SCIF may read end-of-break as a space->mark char */
  382. #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
  383. static inline void sci_receive_chars(struct uart_port *port)
  384. {
  385. struct sci_port *sci_port = to_sci_port(port);
  386. struct tty_struct *tty = port->state->port.tty;
  387. int i, count, copied = 0;
  388. unsigned short status;
  389. unsigned char flag;
  390. status = sci_in(port, SCxSR);
  391. if (!(status & SCxSR_RDxF(port)))
  392. return;
  393. while (1) {
  394. if (port->type == PORT_SCI)
  395. count = sci_rxfill(port);
  396. else
  397. count = scif_rxfill(port);
  398. /* Don't copy more bytes than there is room for in the buffer */
  399. count = tty_buffer_request_room(tty, count);
  400. /* If for any reason we can't copy more data, we're done! */
  401. if (count == 0)
  402. break;
  403. if (port->type == PORT_SCI) {
  404. char c = sci_in(port, SCxRDR);
  405. if (uart_handle_sysrq_char(port, c) ||
  406. sci_port->break_flag)
  407. count = 0;
  408. else
  409. tty_insert_flip_char(tty, c, TTY_NORMAL);
  410. } else {
  411. for (i = 0; i < count; i++) {
  412. char c = sci_in(port, SCxRDR);
  413. status = sci_in(port, SCxSR);
  414. #if defined(CONFIG_CPU_SH3)
  415. /* Skip "chars" during break */
  416. if (sci_port->break_flag) {
  417. if ((c == 0) &&
  418. (status & SCxSR_FER(port))) {
  419. count--; i--;
  420. continue;
  421. }
  422. /* Nonzero => end-of-break */
  423. dev_dbg(port->dev, "debounce<%02x>\n", c);
  424. sci_port->break_flag = 0;
  425. if (STEPFN(c)) {
  426. count--; i--;
  427. continue;
  428. }
  429. }
  430. #endif /* CONFIG_CPU_SH3 */
  431. if (uart_handle_sysrq_char(port, c)) {
  432. count--; i--;
  433. continue;
  434. }
  435. /* Store data and status */
  436. if (status & SCxSR_FER(port)) {
  437. flag = TTY_FRAME;
  438. dev_notice(port->dev, "frame error\n");
  439. } else if (status & SCxSR_PER(port)) {
  440. flag = TTY_PARITY;
  441. dev_notice(port->dev, "parity error\n");
  442. } else
  443. flag = TTY_NORMAL;
  444. tty_insert_flip_char(tty, c, flag);
  445. }
  446. }
  447. sci_in(port, SCxSR); /* dummy read */
  448. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  449. copied += count;
  450. port->icount.rx += count;
  451. }
  452. if (copied) {
  453. /* Tell the rest of the system the news. New characters! */
  454. tty_flip_buffer_push(tty);
  455. } else {
  456. sci_in(port, SCxSR); /* dummy read */
  457. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  458. }
  459. }
  460. #define SCI_BREAK_JIFFIES (HZ/20)
  461. /* The sci generates interrupts during the break,
  462. * 1 per millisecond or so during the break period, for 9600 baud.
  463. * So dont bother disabling interrupts.
  464. * But dont want more than 1 break event.
  465. * Use a kernel timer to periodically poll the rx line until
  466. * the break is finished.
  467. */
  468. static void sci_schedule_break_timer(struct sci_port *port)
  469. {
  470. port->break_timer.expires = jiffies + SCI_BREAK_JIFFIES;
  471. add_timer(&port->break_timer);
  472. }
  473. /* Ensure that two consecutive samples find the break over. */
  474. static void sci_break_timer(unsigned long data)
  475. {
  476. struct sci_port *port = (struct sci_port *)data;
  477. if (sci_rxd_in(&port->port) == 0) {
  478. port->break_flag = 1;
  479. sci_schedule_break_timer(port);
  480. } else if (port->break_flag == 1) {
  481. /* break is over. */
  482. port->break_flag = 2;
  483. sci_schedule_break_timer(port);
  484. } else
  485. port->break_flag = 0;
  486. }
  487. static inline int sci_handle_errors(struct uart_port *port)
  488. {
  489. int copied = 0;
  490. unsigned short status = sci_in(port, SCxSR);
  491. struct tty_struct *tty = port->state->port.tty;
  492. if (status & SCxSR_ORER(port)) {
  493. /* overrun error */
  494. if (tty_insert_flip_char(tty, 0, TTY_OVERRUN))
  495. copied++;
  496. dev_notice(port->dev, "overrun error");
  497. }
  498. if (status & SCxSR_FER(port)) {
  499. if (sci_rxd_in(port) == 0) {
  500. /* Notify of BREAK */
  501. struct sci_port *sci_port = to_sci_port(port);
  502. if (!sci_port->break_flag) {
  503. sci_port->break_flag = 1;
  504. sci_schedule_break_timer(sci_port);
  505. /* Do sysrq handling. */
  506. if (uart_handle_break(port))
  507. return 0;
  508. dev_dbg(port->dev, "BREAK detected\n");
  509. if (tty_insert_flip_char(tty, 0, TTY_BREAK))
  510. copied++;
  511. }
  512. } else {
  513. /* frame error */
  514. if (tty_insert_flip_char(tty, 0, TTY_FRAME))
  515. copied++;
  516. dev_notice(port->dev, "frame error\n");
  517. }
  518. }
  519. if (status & SCxSR_PER(port)) {
  520. /* parity error */
  521. if (tty_insert_flip_char(tty, 0, TTY_PARITY))
  522. copied++;
  523. dev_notice(port->dev, "parity error");
  524. }
  525. if (copied)
  526. tty_flip_buffer_push(tty);
  527. return copied;
  528. }
  529. static inline int sci_handle_fifo_overrun(struct uart_port *port)
  530. {
  531. struct tty_struct *tty = port->state->port.tty;
  532. int copied = 0;
  533. if (port->type != PORT_SCIF)
  534. return 0;
  535. if ((sci_in(port, SCLSR) & SCIF_ORER) != 0) {
  536. sci_out(port, SCLSR, 0);
  537. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  538. tty_flip_buffer_push(tty);
  539. dev_notice(port->dev, "overrun error\n");
  540. copied++;
  541. }
  542. return copied;
  543. }
  544. static inline int sci_handle_breaks(struct uart_port *port)
  545. {
  546. int copied = 0;
  547. unsigned short status = sci_in(port, SCxSR);
  548. struct tty_struct *tty = port->state->port.tty;
  549. struct sci_port *s = to_sci_port(port);
  550. if (uart_handle_break(port))
  551. return 0;
  552. if (!s->break_flag && status & SCxSR_BRK(port)) {
  553. #if defined(CONFIG_CPU_SH3)
  554. /* Debounce break */
  555. s->break_flag = 1;
  556. #endif
  557. /* Notify of BREAK */
  558. if (tty_insert_flip_char(tty, 0, TTY_BREAK))
  559. copied++;
  560. dev_dbg(port->dev, "BREAK detected\n");
  561. }
  562. if (copied)
  563. tty_flip_buffer_push(tty);
  564. copied += sci_handle_fifo_overrun(port);
  565. return copied;
  566. }
  567. static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
  568. {
  569. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  570. struct uart_port *port = ptr;
  571. struct sci_port *s = to_sci_port(port);
  572. if (s->chan_rx) {
  573. unsigned long tout;
  574. u16 scr = sci_in(port, SCSCR);
  575. u16 ssr = sci_in(port, SCxSR);
  576. /* Disable future Rx interrupts */
  577. sci_out(port, SCSCR, scr & ~SCI_CTRL_FLAGS_RIE);
  578. /* Clear current interrupt */
  579. sci_out(port, SCxSR, ssr & ~(1 | SCxSR_RDxF(port)));
  580. /* Calculate delay for 1.5 DMA buffers */
  581. tout = (port->timeout - HZ / 50) * s->buf_len_rx * 3 /
  582. port->fifosize / 2;
  583. dev_dbg(port->dev, "Rx IRQ: setup timeout in %lu ms\n",
  584. tout * 1000 / HZ);
  585. if (tout < 2)
  586. tout = 2;
  587. mod_timer(&s->rx_timer, jiffies + tout);
  588. return IRQ_HANDLED;
  589. }
  590. #endif
  591. /* I think sci_receive_chars has to be called irrespective
  592. * of whether the I_IXOFF is set, otherwise, how is the interrupt
  593. * to be disabled?
  594. */
  595. sci_receive_chars(ptr);
  596. return IRQ_HANDLED;
  597. }
  598. static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
  599. {
  600. struct uart_port *port = ptr;
  601. unsigned long flags;
  602. spin_lock_irqsave(&port->lock, flags);
  603. sci_transmit_chars(port);
  604. spin_unlock_irqrestore(&port->lock, flags);
  605. return IRQ_HANDLED;
  606. }
  607. static irqreturn_t sci_er_interrupt(int irq, void *ptr)
  608. {
  609. struct uart_port *port = ptr;
  610. /* Handle errors */
  611. if (port->type == PORT_SCI) {
  612. if (sci_handle_errors(port)) {
  613. /* discard character in rx buffer */
  614. sci_in(port, SCxSR);
  615. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  616. }
  617. } else {
  618. sci_handle_fifo_overrun(port);
  619. sci_rx_interrupt(irq, ptr);
  620. }
  621. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  622. /* Kick the transmission */
  623. sci_tx_interrupt(irq, ptr);
  624. return IRQ_HANDLED;
  625. }
  626. static irqreturn_t sci_br_interrupt(int irq, void *ptr)
  627. {
  628. struct uart_port *port = ptr;
  629. /* Handle BREAKs */
  630. sci_handle_breaks(port);
  631. sci_out(port, SCxSR, SCxSR_BREAK_CLEAR(port));
  632. return IRQ_HANDLED;
  633. }
  634. static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
  635. {
  636. unsigned short ssr_status, scr_status, err_enabled;
  637. struct uart_port *port = ptr;
  638. struct sci_port *s = to_sci_port(port);
  639. irqreturn_t ret = IRQ_NONE;
  640. ssr_status = sci_in(port, SCxSR);
  641. scr_status = sci_in(port, SCSCR);
  642. err_enabled = scr_status & (SCI_CTRL_FLAGS_REIE | SCI_CTRL_FLAGS_RIE);
  643. /* Tx Interrupt */
  644. if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCI_CTRL_FLAGS_TIE) &&
  645. !s->chan_tx)
  646. ret = sci_tx_interrupt(irq, ptr);
  647. /*
  648. * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
  649. * DR flags
  650. */
  651. if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
  652. (scr_status & SCI_CTRL_FLAGS_RIE))
  653. ret = sci_rx_interrupt(irq, ptr);
  654. /* Error Interrupt */
  655. if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
  656. ret = sci_er_interrupt(irq, ptr);
  657. /* Break Interrupt */
  658. if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
  659. ret = sci_br_interrupt(irq, ptr);
  660. return ret;
  661. }
  662. /*
  663. * Here we define a transistion notifier so that we can update all of our
  664. * ports' baud rate when the peripheral clock changes.
  665. */
  666. static int sci_notifier(struct notifier_block *self,
  667. unsigned long phase, void *p)
  668. {
  669. struct sh_sci_priv *priv = container_of(self,
  670. struct sh_sci_priv, clk_nb);
  671. struct sci_port *sci_port;
  672. unsigned long flags;
  673. if ((phase == CPUFREQ_POSTCHANGE) ||
  674. (phase == CPUFREQ_RESUMECHANGE)) {
  675. spin_lock_irqsave(&priv->lock, flags);
  676. list_for_each_entry(sci_port, &priv->ports, node)
  677. sci_port->port.uartclk = clk_get_rate(sci_port->dclk);
  678. spin_unlock_irqrestore(&priv->lock, flags);
  679. }
  680. return NOTIFY_OK;
  681. }
  682. static void sci_clk_enable(struct uart_port *port)
  683. {
  684. struct sci_port *sci_port = to_sci_port(port);
  685. clk_enable(sci_port->dclk);
  686. sci_port->port.uartclk = clk_get_rate(sci_port->dclk);
  687. if (sci_port->iclk)
  688. clk_enable(sci_port->iclk);
  689. }
  690. static void sci_clk_disable(struct uart_port *port)
  691. {
  692. struct sci_port *sci_port = to_sci_port(port);
  693. if (sci_port->iclk)
  694. clk_disable(sci_port->iclk);
  695. clk_disable(sci_port->dclk);
  696. }
  697. static int sci_request_irq(struct sci_port *port)
  698. {
  699. int i;
  700. irqreturn_t (*handlers[4])(int irq, void *ptr) = {
  701. sci_er_interrupt, sci_rx_interrupt, sci_tx_interrupt,
  702. sci_br_interrupt,
  703. };
  704. const char *desc[] = { "SCI Receive Error", "SCI Receive Data Full",
  705. "SCI Transmit Data Empty", "SCI Break" };
  706. if (port->irqs[0] == port->irqs[1]) {
  707. if (unlikely(!port->irqs[0]))
  708. return -ENODEV;
  709. if (request_irq(port->irqs[0], sci_mpxed_interrupt,
  710. IRQF_DISABLED, "sci", port)) {
  711. dev_err(port->port.dev, "Can't allocate IRQ\n");
  712. return -ENODEV;
  713. }
  714. } else {
  715. for (i = 0; i < ARRAY_SIZE(handlers); i++) {
  716. if (unlikely(!port->irqs[i]))
  717. continue;
  718. if (request_irq(port->irqs[i], handlers[i],
  719. IRQF_DISABLED, desc[i], port)) {
  720. dev_err(port->port.dev, "Can't allocate IRQ\n");
  721. return -ENODEV;
  722. }
  723. }
  724. }
  725. return 0;
  726. }
  727. static void sci_free_irq(struct sci_port *port)
  728. {
  729. int i;
  730. if (port->irqs[0] == port->irqs[1])
  731. free_irq(port->irqs[0], port);
  732. else {
  733. for (i = 0; i < ARRAY_SIZE(port->irqs); i++) {
  734. if (!port->irqs[i])
  735. continue;
  736. free_irq(port->irqs[i], port);
  737. }
  738. }
  739. }
  740. static unsigned int sci_tx_empty(struct uart_port *port)
  741. {
  742. unsigned short status = sci_in(port, SCxSR);
  743. unsigned short in_tx_fifo = scif_txfill(port);
  744. return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
  745. }
  746. static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
  747. {
  748. /* This routine is used for seting signals of: DTR, DCD, CTS/RTS */
  749. /* We use SCIF's hardware for CTS/RTS, so don't need any for that. */
  750. /* If you have signals for DTR and DCD, please implement here. */
  751. }
  752. static unsigned int sci_get_mctrl(struct uart_port *port)
  753. {
  754. /* This routine is used for getting signals of: DTR, DCD, DSR, RI,
  755. and CTS/RTS */
  756. return TIOCM_DTR | TIOCM_RTS | TIOCM_DSR;
  757. }
  758. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  759. static void sci_dma_tx_complete(void *arg)
  760. {
  761. struct sci_port *s = arg;
  762. struct uart_port *port = &s->port;
  763. struct circ_buf *xmit = &port->state->xmit;
  764. unsigned long flags;
  765. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  766. spin_lock_irqsave(&port->lock, flags);
  767. xmit->tail += s->sg_tx.length;
  768. xmit->tail &= UART_XMIT_SIZE - 1;
  769. port->icount.tx += s->sg_tx.length;
  770. async_tx_ack(s->desc_tx);
  771. s->cookie_tx = -EINVAL;
  772. s->desc_tx = NULL;
  773. spin_unlock_irqrestore(&port->lock, flags);
  774. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  775. uart_write_wakeup(port);
  776. if (uart_circ_chars_pending(xmit))
  777. schedule_work(&s->work_tx);
  778. }
  779. /* Locking: called with port lock held */
  780. static int sci_dma_rx_push(struct sci_port *s, struct tty_struct *tty,
  781. size_t count)
  782. {
  783. struct uart_port *port = &s->port;
  784. int i, active, room;
  785. room = tty_buffer_request_room(tty, count);
  786. if (s->active_rx == s->cookie_rx[0]) {
  787. active = 0;
  788. } else if (s->active_rx == s->cookie_rx[1]) {
  789. active = 1;
  790. } else {
  791. dev_err(port->dev, "cookie %d not found!\n", s->active_rx);
  792. return 0;
  793. }
  794. if (room < count)
  795. dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
  796. count - room);
  797. if (!room)
  798. return room;
  799. for (i = 0; i < room; i++)
  800. tty_insert_flip_char(tty, ((u8 *)sg_virt(&s->sg_rx[active]))[i],
  801. TTY_NORMAL);
  802. port->icount.rx += room;
  803. return room;
  804. }
  805. static void sci_dma_rx_complete(void *arg)
  806. {
  807. struct sci_port *s = arg;
  808. struct uart_port *port = &s->port;
  809. struct tty_struct *tty = port->state->port.tty;
  810. unsigned long flags;
  811. int count;
  812. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  813. spin_lock_irqsave(&port->lock, flags);
  814. count = sci_dma_rx_push(s, tty, s->buf_len_rx);
  815. mod_timer(&s->rx_timer, jiffies + msecs_to_jiffies(5));
  816. spin_unlock_irqrestore(&port->lock, flags);
  817. if (count)
  818. tty_flip_buffer_push(tty);
  819. schedule_work(&s->work_rx);
  820. }
  821. static void sci_start_rx(struct uart_port *port);
  822. static void sci_start_tx(struct uart_port *port);
  823. static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
  824. {
  825. struct dma_chan *chan = s->chan_rx;
  826. struct uart_port *port = &s->port;
  827. s->chan_rx = NULL;
  828. s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
  829. dma_release_channel(chan);
  830. dma_free_coherent(port->dev, s->buf_len_rx * 2,
  831. sg_virt(&s->sg_rx[0]), sg_dma_address(&s->sg_rx[0]));
  832. if (enable_pio)
  833. sci_start_rx(port);
  834. }
  835. static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
  836. {
  837. struct dma_chan *chan = s->chan_tx;
  838. struct uart_port *port = &s->port;
  839. s->chan_tx = NULL;
  840. s->cookie_tx = -EINVAL;
  841. dma_release_channel(chan);
  842. if (enable_pio)
  843. sci_start_tx(port);
  844. }
  845. static void sci_submit_rx(struct sci_port *s)
  846. {
  847. struct dma_chan *chan = s->chan_rx;
  848. int i;
  849. for (i = 0; i < 2; i++) {
  850. struct scatterlist *sg = &s->sg_rx[i];
  851. struct dma_async_tx_descriptor *desc;
  852. desc = chan->device->device_prep_slave_sg(chan,
  853. sg, 1, DMA_FROM_DEVICE, DMA_PREP_INTERRUPT);
  854. if (desc) {
  855. s->desc_rx[i] = desc;
  856. desc->callback = sci_dma_rx_complete;
  857. desc->callback_param = s;
  858. s->cookie_rx[i] = desc->tx_submit(desc);
  859. }
  860. if (!desc || s->cookie_rx[i] < 0) {
  861. if (i) {
  862. async_tx_ack(s->desc_rx[0]);
  863. s->cookie_rx[0] = -EINVAL;
  864. }
  865. if (desc) {
  866. async_tx_ack(desc);
  867. s->cookie_rx[i] = -EINVAL;
  868. }
  869. dev_warn(s->port.dev,
  870. "failed to re-start DMA, using PIO\n");
  871. sci_rx_dma_release(s, true);
  872. return;
  873. }
  874. }
  875. s->active_rx = s->cookie_rx[0];
  876. dma_async_issue_pending(chan);
  877. }
  878. static void work_fn_rx(struct work_struct *work)
  879. {
  880. struct sci_port *s = container_of(work, struct sci_port, work_rx);
  881. struct uart_port *port = &s->port;
  882. struct dma_async_tx_descriptor *desc;
  883. int new;
  884. if (s->active_rx == s->cookie_rx[0]) {
  885. new = 0;
  886. } else if (s->active_rx == s->cookie_rx[1]) {
  887. new = 1;
  888. } else {
  889. dev_err(port->dev, "cookie %d not found!\n", s->active_rx);
  890. return;
  891. }
  892. desc = s->desc_rx[new];
  893. if (dma_async_is_tx_complete(s->chan_rx, s->active_rx, NULL, NULL) !=
  894. DMA_SUCCESS) {
  895. /* Handle incomplete DMA receive */
  896. struct tty_struct *tty = port->state->port.tty;
  897. struct dma_chan *chan = s->chan_rx;
  898. struct sh_desc *sh_desc = container_of(desc, struct sh_desc,
  899. async_tx);
  900. unsigned long flags;
  901. int count;
  902. chan->device->device_terminate_all(chan);
  903. dev_dbg(port->dev, "Read %u bytes with cookie %d\n",
  904. sh_desc->partial, sh_desc->cookie);
  905. spin_lock_irqsave(&port->lock, flags);
  906. count = sci_dma_rx_push(s, tty, sh_desc->partial);
  907. spin_unlock_irqrestore(&port->lock, flags);
  908. if (count)
  909. tty_flip_buffer_push(tty);
  910. sci_submit_rx(s);
  911. return;
  912. }
  913. s->cookie_rx[new] = desc->tx_submit(desc);
  914. if (s->cookie_rx[new] < 0) {
  915. dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
  916. sci_rx_dma_release(s, true);
  917. return;
  918. }
  919. dev_dbg(port->dev, "%s: cookie %d #%d\n", __func__,
  920. s->cookie_rx[new], new);
  921. s->active_rx = s->cookie_rx[!new];
  922. }
  923. static void work_fn_tx(struct work_struct *work)
  924. {
  925. struct sci_port *s = container_of(work, struct sci_port, work_tx);
  926. struct dma_async_tx_descriptor *desc;
  927. struct dma_chan *chan = s->chan_tx;
  928. struct uart_port *port = &s->port;
  929. struct circ_buf *xmit = &port->state->xmit;
  930. struct scatterlist *sg = &s->sg_tx;
  931. /*
  932. * DMA is idle now.
  933. * Port xmit buffer is already mapped, and it is one page... Just adjust
  934. * offsets and lengths. Since it is a circular buffer, we have to
  935. * transmit till the end, and then the rest. Take the port lock to get a
  936. * consistent xmit buffer state.
  937. */
  938. spin_lock_irq(&port->lock);
  939. sg->offset = xmit->tail & (UART_XMIT_SIZE - 1);
  940. sg->dma_address = (sg_dma_address(sg) & ~(UART_XMIT_SIZE - 1)) +
  941. sg->offset;
  942. sg->length = min((int)CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
  943. CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
  944. sg->dma_length = sg->length;
  945. spin_unlock_irq(&port->lock);
  946. BUG_ON(!sg->length);
  947. desc = chan->device->device_prep_slave_sg(chan,
  948. sg, s->sg_len_tx, DMA_TO_DEVICE,
  949. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  950. if (!desc) {
  951. /* switch to PIO */
  952. sci_tx_dma_release(s, true);
  953. return;
  954. }
  955. dma_sync_sg_for_device(port->dev, sg, 1, DMA_TO_DEVICE);
  956. spin_lock_irq(&port->lock);
  957. s->desc_tx = desc;
  958. desc->callback = sci_dma_tx_complete;
  959. desc->callback_param = s;
  960. spin_unlock_irq(&port->lock);
  961. s->cookie_tx = desc->tx_submit(desc);
  962. if (s->cookie_tx < 0) {
  963. dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
  964. /* switch to PIO */
  965. sci_tx_dma_release(s, true);
  966. return;
  967. }
  968. dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n", __func__,
  969. xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
  970. dma_async_issue_pending(chan);
  971. }
  972. #endif
  973. static void sci_start_tx(struct uart_port *port)
  974. {
  975. unsigned short ctrl;
  976. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  977. struct sci_port *s = to_sci_port(port);
  978. if (s->chan_tx) {
  979. if (!uart_circ_empty(&s->port.state->xmit) && s->cookie_tx < 0)
  980. schedule_work(&s->work_tx);
  981. return;
  982. }
  983. #endif
  984. /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
  985. ctrl = sci_in(port, SCSCR);
  986. ctrl |= SCI_CTRL_FLAGS_TIE;
  987. sci_out(port, SCSCR, ctrl);
  988. }
  989. static void sci_stop_tx(struct uart_port *port)
  990. {
  991. unsigned short ctrl;
  992. /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
  993. ctrl = sci_in(port, SCSCR);
  994. ctrl &= ~SCI_CTRL_FLAGS_TIE;
  995. sci_out(port, SCSCR, ctrl);
  996. }
  997. static void sci_start_rx(struct uart_port *port)
  998. {
  999. unsigned short ctrl = SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE;
  1000. /* Set RIE (Receive Interrupt Enable) bit in SCSCR */
  1001. ctrl |= sci_in(port, SCSCR);
  1002. sci_out(port, SCSCR, ctrl);
  1003. }
  1004. static void sci_stop_rx(struct uart_port *port)
  1005. {
  1006. unsigned short ctrl;
  1007. /* Clear RIE (Receive Interrupt Enable) bit in SCSCR */
  1008. ctrl = sci_in(port, SCSCR);
  1009. ctrl &= ~(SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE);
  1010. sci_out(port, SCSCR, ctrl);
  1011. }
  1012. static void sci_enable_ms(struct uart_port *port)
  1013. {
  1014. /* Nothing here yet .. */
  1015. }
  1016. static void sci_break_ctl(struct uart_port *port, int break_state)
  1017. {
  1018. /* Nothing here yet .. */
  1019. }
  1020. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1021. static bool filter(struct dma_chan *chan, void *slave)
  1022. {
  1023. struct sh_dmae_slave *param = slave;
  1024. dev_dbg(chan->device->dev, "%s: slave ID %d\n", __func__,
  1025. param->slave_id);
  1026. if (param->dma_dev == chan->device->dev) {
  1027. chan->private = param;
  1028. return true;
  1029. } else {
  1030. return false;
  1031. }
  1032. }
  1033. static void rx_timer_fn(unsigned long arg)
  1034. {
  1035. struct sci_port *s = (struct sci_port *)arg;
  1036. struct uart_port *port = &s->port;
  1037. u16 scr = sci_in(port, SCSCR);
  1038. sci_out(port, SCSCR, scr | SCI_CTRL_FLAGS_RIE);
  1039. dev_dbg(port->dev, "DMA Rx timed out\n");
  1040. schedule_work(&s->work_rx);
  1041. }
  1042. static void sci_request_dma(struct uart_port *port)
  1043. {
  1044. struct sci_port *s = to_sci_port(port);
  1045. struct sh_dmae_slave *param;
  1046. struct dma_chan *chan;
  1047. dma_cap_mask_t mask;
  1048. int nent;
  1049. dev_dbg(port->dev, "%s: port %d DMA %p\n", __func__,
  1050. port->line, s->dma_dev);
  1051. if (!s->dma_dev)
  1052. return;
  1053. dma_cap_zero(mask);
  1054. dma_cap_set(DMA_SLAVE, mask);
  1055. param = &s->param_tx;
  1056. /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_TX */
  1057. param->slave_id = s->slave_tx;
  1058. param->dma_dev = s->dma_dev;
  1059. s->cookie_tx = -EINVAL;
  1060. chan = dma_request_channel(mask, filter, param);
  1061. dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
  1062. if (chan) {
  1063. s->chan_tx = chan;
  1064. sg_init_table(&s->sg_tx, 1);
  1065. /* UART circular tx buffer is an aligned page. */
  1066. BUG_ON((int)port->state->xmit.buf & ~PAGE_MASK);
  1067. sg_set_page(&s->sg_tx, virt_to_page(port->state->xmit.buf),
  1068. UART_XMIT_SIZE, (int)port->state->xmit.buf & ~PAGE_MASK);
  1069. nent = dma_map_sg(port->dev, &s->sg_tx, 1, DMA_TO_DEVICE);
  1070. if (!nent)
  1071. sci_tx_dma_release(s, false);
  1072. else
  1073. dev_dbg(port->dev, "%s: mapped %d@%p to %x\n", __func__,
  1074. sg_dma_len(&s->sg_tx),
  1075. port->state->xmit.buf, sg_dma_address(&s->sg_tx));
  1076. s->sg_len_tx = nent;
  1077. INIT_WORK(&s->work_tx, work_fn_tx);
  1078. }
  1079. param = &s->param_rx;
  1080. /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_RX */
  1081. param->slave_id = s->slave_rx;
  1082. param->dma_dev = s->dma_dev;
  1083. chan = dma_request_channel(mask, filter, param);
  1084. dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
  1085. if (chan) {
  1086. dma_addr_t dma[2];
  1087. void *buf[2];
  1088. int i;
  1089. s->chan_rx = chan;
  1090. s->buf_len_rx = 2 * max(16, (int)port->fifosize);
  1091. buf[0] = dma_alloc_coherent(port->dev, s->buf_len_rx * 2,
  1092. &dma[0], GFP_KERNEL);
  1093. if (!buf[0]) {
  1094. dev_warn(port->dev,
  1095. "failed to allocate dma buffer, using PIO\n");
  1096. sci_rx_dma_release(s, true);
  1097. return;
  1098. }
  1099. buf[1] = buf[0] + s->buf_len_rx;
  1100. dma[1] = dma[0] + s->buf_len_rx;
  1101. for (i = 0; i < 2; i++) {
  1102. struct scatterlist *sg = &s->sg_rx[i];
  1103. sg_init_table(sg, 1);
  1104. sg_set_page(sg, virt_to_page(buf[i]), s->buf_len_rx,
  1105. (int)buf[i] & ~PAGE_MASK);
  1106. sg->dma_address = dma[i];
  1107. sg->dma_length = sg->length;
  1108. }
  1109. INIT_WORK(&s->work_rx, work_fn_rx);
  1110. setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
  1111. sci_submit_rx(s);
  1112. }
  1113. }
  1114. static void sci_free_dma(struct uart_port *port)
  1115. {
  1116. struct sci_port *s = to_sci_port(port);
  1117. if (!s->dma_dev)
  1118. return;
  1119. if (s->chan_tx)
  1120. sci_tx_dma_release(s, false);
  1121. if (s->chan_rx)
  1122. sci_rx_dma_release(s, false);
  1123. }
  1124. #endif
  1125. static int sci_startup(struct uart_port *port)
  1126. {
  1127. struct sci_port *s = to_sci_port(port);
  1128. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  1129. if (s->enable)
  1130. s->enable(port);
  1131. sci_request_irq(s);
  1132. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1133. sci_request_dma(port);
  1134. #endif
  1135. sci_start_tx(port);
  1136. sci_start_rx(port);
  1137. return 0;
  1138. }
  1139. static void sci_shutdown(struct uart_port *port)
  1140. {
  1141. struct sci_port *s = to_sci_port(port);
  1142. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  1143. sci_stop_rx(port);
  1144. sci_stop_tx(port);
  1145. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1146. sci_free_dma(port);
  1147. #endif
  1148. sci_free_irq(s);
  1149. if (s->disable)
  1150. s->disable(port);
  1151. }
  1152. static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
  1153. struct ktermios *old)
  1154. {
  1155. unsigned int status, baud, smr_val, max_baud;
  1156. int t = -1;
  1157. /*
  1158. * earlyprintk comes here early on with port->uartclk set to zero.
  1159. * the clock framework is not up and running at this point so here
  1160. * we assume that 115200 is the maximum baud rate. please note that
  1161. * the baud rate is not programmed during earlyprintk - it is assumed
  1162. * that the previous boot loader has enabled required clocks and
  1163. * setup the baud rate generator hardware for us already.
  1164. */
  1165. max_baud = port->uartclk ? port->uartclk / 16 : 115200;
  1166. baud = uart_get_baud_rate(port, termios, old, 0, max_baud);
  1167. if (likely(baud && port->uartclk))
  1168. t = SCBRR_VALUE(baud, port->uartclk);
  1169. do {
  1170. status = sci_in(port, SCxSR);
  1171. } while (!(status & SCxSR_TEND(port)));
  1172. sci_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
  1173. if (port->type != PORT_SCI)
  1174. sci_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
  1175. smr_val = sci_in(port, SCSMR) & 3;
  1176. if ((termios->c_cflag & CSIZE) == CS7)
  1177. smr_val |= 0x40;
  1178. if (termios->c_cflag & PARENB)
  1179. smr_val |= 0x20;
  1180. if (termios->c_cflag & PARODD)
  1181. smr_val |= 0x30;
  1182. if (termios->c_cflag & CSTOPB)
  1183. smr_val |= 0x08;
  1184. uart_update_timeout(port, termios->c_cflag, baud);
  1185. sci_out(port, SCSMR, smr_val);
  1186. dev_dbg(port->dev, "%s: SMR %x, t %x, SCSCR %x\n", __func__, smr_val, t,
  1187. SCSCR_INIT(port));
  1188. if (t > 0) {
  1189. if (t >= 256) {
  1190. sci_out(port, SCSMR, (sci_in(port, SCSMR) & ~3) | 1);
  1191. t >>= 2;
  1192. } else
  1193. sci_out(port, SCSMR, sci_in(port, SCSMR) & ~3);
  1194. sci_out(port, SCBRR, t);
  1195. udelay((1000000+(baud-1)) / baud); /* Wait one bit interval */
  1196. }
  1197. sci_init_pins(port, termios->c_cflag);
  1198. sci_out(port, SCFCR, (termios->c_cflag & CRTSCTS) ? SCFCR_MCE : 0);
  1199. sci_out(port, SCSCR, SCSCR_INIT(port));
  1200. if ((termios->c_cflag & CREAD) != 0)
  1201. sci_start_rx(port);
  1202. }
  1203. static const char *sci_type(struct uart_port *port)
  1204. {
  1205. switch (port->type) {
  1206. case PORT_IRDA:
  1207. return "irda";
  1208. case PORT_SCI:
  1209. return "sci";
  1210. case PORT_SCIF:
  1211. return "scif";
  1212. case PORT_SCIFA:
  1213. return "scifa";
  1214. }
  1215. return NULL;
  1216. }
  1217. static void sci_release_port(struct uart_port *port)
  1218. {
  1219. /* Nothing here yet .. */
  1220. }
  1221. static int sci_request_port(struct uart_port *port)
  1222. {
  1223. /* Nothing here yet .. */
  1224. return 0;
  1225. }
  1226. static void sci_config_port(struct uart_port *port, int flags)
  1227. {
  1228. struct sci_port *s = to_sci_port(port);
  1229. port->type = s->type;
  1230. if (port->membase)
  1231. return;
  1232. if (port->flags & UPF_IOREMAP) {
  1233. port->membase = ioremap_nocache(port->mapbase, 0x40);
  1234. if (IS_ERR(port->membase))
  1235. dev_err(port->dev, "can't remap port#%d\n", port->line);
  1236. } else {
  1237. /*
  1238. * For the simple (and majority of) cases where we don't
  1239. * need to do any remapping, just cast the cookie
  1240. * directly.
  1241. */
  1242. port->membase = (void __iomem *)port->mapbase;
  1243. }
  1244. }
  1245. static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
  1246. {
  1247. struct sci_port *s = to_sci_port(port);
  1248. if (ser->irq != s->irqs[SCIx_TXI_IRQ] || ser->irq > nr_irqs)
  1249. return -EINVAL;
  1250. if (ser->baud_base < 2400)
  1251. /* No paper tape reader for Mitch.. */
  1252. return -EINVAL;
  1253. return 0;
  1254. }
  1255. static struct uart_ops sci_uart_ops = {
  1256. .tx_empty = sci_tx_empty,
  1257. .set_mctrl = sci_set_mctrl,
  1258. .get_mctrl = sci_get_mctrl,
  1259. .start_tx = sci_start_tx,
  1260. .stop_tx = sci_stop_tx,
  1261. .stop_rx = sci_stop_rx,
  1262. .enable_ms = sci_enable_ms,
  1263. .break_ctl = sci_break_ctl,
  1264. .startup = sci_startup,
  1265. .shutdown = sci_shutdown,
  1266. .set_termios = sci_set_termios,
  1267. .type = sci_type,
  1268. .release_port = sci_release_port,
  1269. .request_port = sci_request_port,
  1270. .config_port = sci_config_port,
  1271. .verify_port = sci_verify_port,
  1272. #ifdef CONFIG_CONSOLE_POLL
  1273. .poll_get_char = sci_poll_get_char,
  1274. .poll_put_char = sci_poll_put_char,
  1275. #endif
  1276. };
  1277. static void __devinit sci_init_single(struct platform_device *dev,
  1278. struct sci_port *sci_port,
  1279. unsigned int index,
  1280. struct plat_sci_port *p)
  1281. {
  1282. struct uart_port *port = &sci_port->port;
  1283. port->ops = &sci_uart_ops;
  1284. port->iotype = UPIO_MEM;
  1285. port->line = index;
  1286. switch (p->type) {
  1287. case PORT_SCIFA:
  1288. port->fifosize = 64;
  1289. break;
  1290. case PORT_SCIF:
  1291. port->fifosize = 16;
  1292. break;
  1293. default:
  1294. port->fifosize = 1;
  1295. break;
  1296. }
  1297. if (dev) {
  1298. sci_port->iclk = p->clk ? clk_get(&dev->dev, p->clk) : NULL;
  1299. sci_port->dclk = clk_get(&dev->dev, "peripheral_clk");
  1300. sci_port->enable = sci_clk_enable;
  1301. sci_port->disable = sci_clk_disable;
  1302. port->dev = &dev->dev;
  1303. }
  1304. sci_port->break_timer.data = (unsigned long)sci_port;
  1305. sci_port->break_timer.function = sci_break_timer;
  1306. init_timer(&sci_port->break_timer);
  1307. port->mapbase = p->mapbase;
  1308. port->membase = p->membase;
  1309. port->irq = p->irqs[SCIx_TXI_IRQ];
  1310. port->flags = p->flags;
  1311. sci_port->type = port->type = p->type;
  1312. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1313. sci_port->dma_dev = p->dma_dev;
  1314. sci_port->slave_tx = p->dma_slave_tx;
  1315. sci_port->slave_rx = p->dma_slave_rx;
  1316. dev_dbg(port->dev, "%s: DMA device %p, tx %d, rx %d\n", __func__,
  1317. p->dma_dev, p->dma_slave_tx, p->dma_slave_rx);
  1318. #endif
  1319. memcpy(&sci_port->irqs, &p->irqs, sizeof(p->irqs));
  1320. }
  1321. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1322. static struct tty_driver *serial_console_device(struct console *co, int *index)
  1323. {
  1324. struct uart_driver *p = &sci_uart_driver;
  1325. *index = co->index;
  1326. return p->tty_driver;
  1327. }
  1328. static void serial_console_putchar(struct uart_port *port, int ch)
  1329. {
  1330. sci_poll_put_char(port, ch);
  1331. }
  1332. /*
  1333. * Print a string to the serial port trying not to disturb
  1334. * any possible real use of the port...
  1335. */
  1336. static void serial_console_write(struct console *co, const char *s,
  1337. unsigned count)
  1338. {
  1339. struct uart_port *port = co->data;
  1340. struct sci_port *sci_port = to_sci_port(port);
  1341. unsigned short bits;
  1342. if (sci_port->enable)
  1343. sci_port->enable(port);
  1344. uart_console_write(port, s, count, serial_console_putchar);
  1345. /* wait until fifo is empty and last bit has been transmitted */
  1346. bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
  1347. while ((sci_in(port, SCxSR) & bits) != bits)
  1348. cpu_relax();
  1349. if (sci_port->disable)
  1350. sci_port->disable(port);
  1351. }
  1352. static int __devinit serial_console_setup(struct console *co, char *options)
  1353. {
  1354. struct sci_port *sci_port;
  1355. struct uart_port *port;
  1356. int baud = 115200;
  1357. int bits = 8;
  1358. int parity = 'n';
  1359. int flow = 'n';
  1360. int ret;
  1361. /*
  1362. * Check whether an invalid uart number has been specified, and
  1363. * if so, search for the first available port that does have
  1364. * console support.
  1365. */
  1366. if (co->index >= SCI_NPORTS)
  1367. co->index = 0;
  1368. if (co->data) {
  1369. port = co->data;
  1370. sci_port = to_sci_port(port);
  1371. } else {
  1372. sci_port = &sci_ports[co->index];
  1373. port = &sci_port->port;
  1374. co->data = port;
  1375. }
  1376. /*
  1377. * Also need to check port->type, we don't actually have any
  1378. * UPIO_PORT ports, but uart_report_port() handily misreports
  1379. * it anyways if we don't have a port available by the time this is
  1380. * called.
  1381. */
  1382. if (!port->type)
  1383. return -ENODEV;
  1384. sci_config_port(port, 0);
  1385. if (sci_port->enable)
  1386. sci_port->enable(port);
  1387. if (options)
  1388. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1389. ret = uart_set_options(port, co, baud, parity, bits, flow);
  1390. #if defined(__H8300H__) || defined(__H8300S__)
  1391. /* disable rx interrupt */
  1392. if (ret == 0)
  1393. sci_stop_rx(port);
  1394. #endif
  1395. /* TODO: disable clock */
  1396. return ret;
  1397. }
  1398. static struct console serial_console = {
  1399. .name = "ttySC",
  1400. .device = serial_console_device,
  1401. .write = serial_console_write,
  1402. .setup = serial_console_setup,
  1403. .flags = CON_PRINTBUFFER,
  1404. .index = -1,
  1405. };
  1406. static int __init sci_console_init(void)
  1407. {
  1408. register_console(&serial_console);
  1409. return 0;
  1410. }
  1411. console_initcall(sci_console_init);
  1412. static struct sci_port early_serial_port;
  1413. static struct console early_serial_console = {
  1414. .name = "early_ttySC",
  1415. .write = serial_console_write,
  1416. .flags = CON_PRINTBUFFER,
  1417. };
  1418. static char early_serial_buf[32];
  1419. #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
  1420. #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
  1421. #define SCI_CONSOLE (&serial_console)
  1422. #else
  1423. #define SCI_CONSOLE 0
  1424. #endif
  1425. static char banner[] __initdata =
  1426. KERN_INFO "SuperH SCI(F) driver initialized\n";
  1427. static struct uart_driver sci_uart_driver = {
  1428. .owner = THIS_MODULE,
  1429. .driver_name = "sci",
  1430. .dev_name = "ttySC",
  1431. .major = SCI_MAJOR,
  1432. .minor = SCI_MINOR_START,
  1433. .nr = SCI_NPORTS,
  1434. .cons = SCI_CONSOLE,
  1435. };
  1436. static int sci_remove(struct platform_device *dev)
  1437. {
  1438. struct sh_sci_priv *priv = platform_get_drvdata(dev);
  1439. struct sci_port *p;
  1440. unsigned long flags;
  1441. cpufreq_unregister_notifier(&priv->clk_nb, CPUFREQ_TRANSITION_NOTIFIER);
  1442. spin_lock_irqsave(&priv->lock, flags);
  1443. list_for_each_entry(p, &priv->ports, node)
  1444. uart_remove_one_port(&sci_uart_driver, &p->port);
  1445. spin_unlock_irqrestore(&priv->lock, flags);
  1446. kfree(priv);
  1447. return 0;
  1448. }
  1449. static int __devinit sci_probe_single(struct platform_device *dev,
  1450. unsigned int index,
  1451. struct plat_sci_port *p,
  1452. struct sci_port *sciport)
  1453. {
  1454. struct sh_sci_priv *priv = platform_get_drvdata(dev);
  1455. unsigned long flags;
  1456. int ret;
  1457. /* Sanity check */
  1458. if (unlikely(index >= SCI_NPORTS)) {
  1459. dev_notice(&dev->dev, "Attempting to register port "
  1460. "%d when only %d are available.\n",
  1461. index+1, SCI_NPORTS);
  1462. dev_notice(&dev->dev, "Consider bumping "
  1463. "CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
  1464. return 0;
  1465. }
  1466. sci_init_single(dev, sciport, index, p);
  1467. ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
  1468. if (ret)
  1469. return ret;
  1470. INIT_LIST_HEAD(&sciport->node);
  1471. spin_lock_irqsave(&priv->lock, flags);
  1472. list_add(&sciport->node, &priv->ports);
  1473. spin_unlock_irqrestore(&priv->lock, flags);
  1474. return 0;
  1475. }
  1476. /*
  1477. * Register a set of serial devices attached to a platform device. The
  1478. * list is terminated with a zero flags entry, which means we expect
  1479. * all entries to have at least UPF_BOOT_AUTOCONF set. Platforms that need
  1480. * remapping (such as sh64) should also set UPF_IOREMAP.
  1481. */
  1482. static int __devinit sci_probe(struct platform_device *dev)
  1483. {
  1484. struct plat_sci_port *p = dev->dev.platform_data;
  1485. struct sh_sci_priv *priv;
  1486. int i, ret = -EINVAL;
  1487. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1488. if (is_early_platform_device(dev)) {
  1489. if (dev->id == -1)
  1490. return -ENOTSUPP;
  1491. early_serial_console.index = dev->id;
  1492. early_serial_console.data = &early_serial_port.port;
  1493. sci_init_single(NULL, &early_serial_port, dev->id, p);
  1494. serial_console_setup(&early_serial_console, early_serial_buf);
  1495. if (!strstr(early_serial_buf, "keep"))
  1496. early_serial_console.flags |= CON_BOOT;
  1497. register_console(&early_serial_console);
  1498. return 0;
  1499. }
  1500. #endif
  1501. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1502. if (!priv)
  1503. return -ENOMEM;
  1504. INIT_LIST_HEAD(&priv->ports);
  1505. spin_lock_init(&priv->lock);
  1506. platform_set_drvdata(dev, priv);
  1507. priv->clk_nb.notifier_call = sci_notifier;
  1508. cpufreq_register_notifier(&priv->clk_nb, CPUFREQ_TRANSITION_NOTIFIER);
  1509. if (dev->id != -1) {
  1510. ret = sci_probe_single(dev, dev->id, p, &sci_ports[dev->id]);
  1511. if (ret)
  1512. goto err_unreg;
  1513. } else {
  1514. for (i = 0; p && p->flags != 0; p++, i++) {
  1515. ret = sci_probe_single(dev, i, p, &sci_ports[i]);
  1516. if (ret)
  1517. goto err_unreg;
  1518. }
  1519. }
  1520. #ifdef CONFIG_SH_STANDARD_BIOS
  1521. sh_bios_gdb_detach();
  1522. #endif
  1523. return 0;
  1524. err_unreg:
  1525. sci_remove(dev);
  1526. return ret;
  1527. }
  1528. static int sci_suspend(struct device *dev)
  1529. {
  1530. struct sh_sci_priv *priv = dev_get_drvdata(dev);
  1531. struct sci_port *p;
  1532. unsigned long flags;
  1533. spin_lock_irqsave(&priv->lock, flags);
  1534. list_for_each_entry(p, &priv->ports, node)
  1535. uart_suspend_port(&sci_uart_driver, &p->port);
  1536. spin_unlock_irqrestore(&priv->lock, flags);
  1537. return 0;
  1538. }
  1539. static int sci_resume(struct device *dev)
  1540. {
  1541. struct sh_sci_priv *priv = dev_get_drvdata(dev);
  1542. struct sci_port *p;
  1543. unsigned long flags;
  1544. spin_lock_irqsave(&priv->lock, flags);
  1545. list_for_each_entry(p, &priv->ports, node)
  1546. uart_resume_port(&sci_uart_driver, &p->port);
  1547. spin_unlock_irqrestore(&priv->lock, flags);
  1548. return 0;
  1549. }
  1550. static const struct dev_pm_ops sci_dev_pm_ops = {
  1551. .suspend = sci_suspend,
  1552. .resume = sci_resume,
  1553. };
  1554. static struct platform_driver sci_driver = {
  1555. .probe = sci_probe,
  1556. .remove = sci_remove,
  1557. .driver = {
  1558. .name = "sh-sci",
  1559. .owner = THIS_MODULE,
  1560. .pm = &sci_dev_pm_ops,
  1561. },
  1562. };
  1563. static int __init sci_init(void)
  1564. {
  1565. int ret;
  1566. printk(banner);
  1567. ret = uart_register_driver(&sci_uart_driver);
  1568. if (likely(ret == 0)) {
  1569. ret = platform_driver_register(&sci_driver);
  1570. if (unlikely(ret))
  1571. uart_unregister_driver(&sci_uart_driver);
  1572. }
  1573. return ret;
  1574. }
  1575. static void __exit sci_exit(void)
  1576. {
  1577. platform_driver_unregister(&sci_driver);
  1578. uart_unregister_driver(&sci_uart_driver);
  1579. }
  1580. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1581. early_platform_init_buffer("earlyprintk", &sci_driver,
  1582. early_serial_buf, ARRAY_SIZE(early_serial_buf));
  1583. #endif
  1584. module_init(sci_init);
  1585. module_exit(sci_exit);
  1586. MODULE_LICENSE("GPL");
  1587. MODULE_ALIAS("platform:sh-sci");