amba-pl011.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * linux/drivers/char/amba.c
  3. *
  4. * Driver for AMBA serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright 1999 ARM Limited
  9. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * This is a generic driver for ARM AMBA-type serial ports. They
  26. * have a lot of 16550-like features, but are not register compatible.
  27. * Note that although they do have CTS, DCD and DSR inputs, they do
  28. * not have an RI input, nor do they have DTR or RTS outputs. If
  29. * required, these have to be supplied via some other means (eg, GPIO)
  30. * and hooked into this driver.
  31. */
  32. #if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  33. #define SUPPORT_SYSRQ
  34. #endif
  35. #include <linux/module.h>
  36. #include <linux/ioport.h>
  37. #include <linux/init.h>
  38. #include <linux/console.h>
  39. #include <linux/sysrq.h>
  40. #include <linux/device.h>
  41. #include <linux/tty.h>
  42. #include <linux/tty_flip.h>
  43. #include <linux/serial_core.h>
  44. #include <linux/serial.h>
  45. #include <linux/amba/bus.h>
  46. #include <linux/amba/serial.h>
  47. #include <linux/clk.h>
  48. #include <linux/slab.h>
  49. #include <asm/io.h>
  50. #include <asm/sizes.h>
  51. #define UART_NR 14
  52. #define SERIAL_AMBA_MAJOR 204
  53. #define SERIAL_AMBA_MINOR 64
  54. #define SERIAL_AMBA_NR UART_NR
  55. #define AMBA_ISR_PASS_LIMIT 256
  56. #define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
  57. #define UART_DUMMY_DR_RX (1 << 16)
  58. /*
  59. * We wrap our port structure around the generic uart_port.
  60. */
  61. struct uart_amba_port {
  62. struct uart_port port;
  63. struct clk *clk;
  64. unsigned int im; /* interrupt mask */
  65. unsigned int old_status;
  66. unsigned int ifls; /* vendor-specific */
  67. bool autorts;
  68. };
  69. /* There is by now at least one vendor with differing details, so handle it */
  70. struct vendor_data {
  71. unsigned int ifls;
  72. unsigned int fifosize;
  73. };
  74. static struct vendor_data vendor_arm = {
  75. .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
  76. .fifosize = 16,
  77. };
  78. static struct vendor_data vendor_st = {
  79. .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
  80. .fifosize = 64,
  81. };
  82. static void pl011_stop_tx(struct uart_port *port)
  83. {
  84. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  85. uap->im &= ~UART011_TXIM;
  86. writew(uap->im, uap->port.membase + UART011_IMSC);
  87. }
  88. static void pl011_start_tx(struct uart_port *port)
  89. {
  90. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  91. uap->im |= UART011_TXIM;
  92. writew(uap->im, uap->port.membase + UART011_IMSC);
  93. }
  94. static void pl011_stop_rx(struct uart_port *port)
  95. {
  96. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  97. uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
  98. UART011_PEIM|UART011_BEIM|UART011_OEIM);
  99. writew(uap->im, uap->port.membase + UART011_IMSC);
  100. }
  101. static void pl011_enable_ms(struct uart_port *port)
  102. {
  103. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  104. uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
  105. writew(uap->im, uap->port.membase + UART011_IMSC);
  106. }
  107. static void pl011_rx_chars(struct uart_amba_port *uap)
  108. {
  109. struct tty_struct *tty = uap->port.state->port.tty;
  110. unsigned int status, ch, flag, max_count = 256;
  111. status = readw(uap->port.membase + UART01x_FR);
  112. while ((status & UART01x_FR_RXFE) == 0 && max_count--) {
  113. ch = readw(uap->port.membase + UART01x_DR) | UART_DUMMY_DR_RX;
  114. flag = TTY_NORMAL;
  115. uap->port.icount.rx++;
  116. /*
  117. * Note that the error handling code is
  118. * out of the main execution path
  119. */
  120. if (unlikely(ch & UART_DR_ERROR)) {
  121. if (ch & UART011_DR_BE) {
  122. ch &= ~(UART011_DR_FE | UART011_DR_PE);
  123. uap->port.icount.brk++;
  124. if (uart_handle_break(&uap->port))
  125. goto ignore_char;
  126. } else if (ch & UART011_DR_PE)
  127. uap->port.icount.parity++;
  128. else if (ch & UART011_DR_FE)
  129. uap->port.icount.frame++;
  130. if (ch & UART011_DR_OE)
  131. uap->port.icount.overrun++;
  132. ch &= uap->port.read_status_mask;
  133. if (ch & UART011_DR_BE)
  134. flag = TTY_BREAK;
  135. else if (ch & UART011_DR_PE)
  136. flag = TTY_PARITY;
  137. else if (ch & UART011_DR_FE)
  138. flag = TTY_FRAME;
  139. }
  140. if (uart_handle_sysrq_char(&uap->port, ch & 255))
  141. goto ignore_char;
  142. uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
  143. ignore_char:
  144. status = readw(uap->port.membase + UART01x_FR);
  145. }
  146. spin_unlock(&uap->port.lock);
  147. tty_flip_buffer_push(tty);
  148. spin_lock(&uap->port.lock);
  149. }
  150. static void pl011_tx_chars(struct uart_amba_port *uap)
  151. {
  152. struct circ_buf *xmit = &uap->port.state->xmit;
  153. int count;
  154. if (uap->port.x_char) {
  155. writew(uap->port.x_char, uap->port.membase + UART01x_DR);
  156. uap->port.icount.tx++;
  157. uap->port.x_char = 0;
  158. return;
  159. }
  160. if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
  161. pl011_stop_tx(&uap->port);
  162. return;
  163. }
  164. count = uap->port.fifosize >> 1;
  165. do {
  166. writew(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR);
  167. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  168. uap->port.icount.tx++;
  169. if (uart_circ_empty(xmit))
  170. break;
  171. } while (--count > 0);
  172. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  173. uart_write_wakeup(&uap->port);
  174. if (uart_circ_empty(xmit))
  175. pl011_stop_tx(&uap->port);
  176. }
  177. static void pl011_modem_status(struct uart_amba_port *uap)
  178. {
  179. unsigned int status, delta;
  180. status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  181. delta = status ^ uap->old_status;
  182. uap->old_status = status;
  183. if (!delta)
  184. return;
  185. if (delta & UART01x_FR_DCD)
  186. uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
  187. if (delta & UART01x_FR_DSR)
  188. uap->port.icount.dsr++;
  189. if (delta & UART01x_FR_CTS)
  190. uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
  191. wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
  192. }
  193. static irqreturn_t pl011_int(int irq, void *dev_id)
  194. {
  195. struct uart_amba_port *uap = dev_id;
  196. unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
  197. int handled = 0;
  198. spin_lock(&uap->port.lock);
  199. status = readw(uap->port.membase + UART011_MIS);
  200. if (status) {
  201. do {
  202. writew(status & ~(UART011_TXIS|UART011_RTIS|
  203. UART011_RXIS),
  204. uap->port.membase + UART011_ICR);
  205. if (status & (UART011_RTIS|UART011_RXIS))
  206. pl011_rx_chars(uap);
  207. if (status & (UART011_DSRMIS|UART011_DCDMIS|
  208. UART011_CTSMIS|UART011_RIMIS))
  209. pl011_modem_status(uap);
  210. if (status & UART011_TXIS)
  211. pl011_tx_chars(uap);
  212. if (pass_counter-- == 0)
  213. break;
  214. status = readw(uap->port.membase + UART011_MIS);
  215. } while (status != 0);
  216. handled = 1;
  217. }
  218. spin_unlock(&uap->port.lock);
  219. return IRQ_RETVAL(handled);
  220. }
  221. static unsigned int pl01x_tx_empty(struct uart_port *port)
  222. {
  223. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  224. unsigned int status = readw(uap->port.membase + UART01x_FR);
  225. return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
  226. }
  227. static unsigned int pl01x_get_mctrl(struct uart_port *port)
  228. {
  229. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  230. unsigned int result = 0;
  231. unsigned int status = readw(uap->port.membase + UART01x_FR);
  232. #define TIOCMBIT(uartbit, tiocmbit) \
  233. if (status & uartbit) \
  234. result |= tiocmbit
  235. TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
  236. TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
  237. TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
  238. TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
  239. #undef TIOCMBIT
  240. return result;
  241. }
  242. static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
  243. {
  244. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  245. unsigned int cr;
  246. cr = readw(uap->port.membase + UART011_CR);
  247. #define TIOCMBIT(tiocmbit, uartbit) \
  248. if (mctrl & tiocmbit) \
  249. cr |= uartbit; \
  250. else \
  251. cr &= ~uartbit
  252. TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
  253. TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
  254. TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
  255. TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
  256. TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
  257. if (uap->autorts) {
  258. /* We need to disable auto-RTS if we want to turn RTS off */
  259. TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
  260. }
  261. #undef TIOCMBIT
  262. writew(cr, uap->port.membase + UART011_CR);
  263. }
  264. static void pl011_break_ctl(struct uart_port *port, int break_state)
  265. {
  266. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  267. unsigned long flags;
  268. unsigned int lcr_h;
  269. spin_lock_irqsave(&uap->port.lock, flags);
  270. lcr_h = readw(uap->port.membase + UART011_LCRH);
  271. if (break_state == -1)
  272. lcr_h |= UART01x_LCRH_BRK;
  273. else
  274. lcr_h &= ~UART01x_LCRH_BRK;
  275. writew(lcr_h, uap->port.membase + UART011_LCRH);
  276. spin_unlock_irqrestore(&uap->port.lock, flags);
  277. }
  278. #ifdef CONFIG_CONSOLE_POLL
  279. static int pl010_get_poll_char(struct uart_port *port)
  280. {
  281. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  282. unsigned int status;
  283. do {
  284. status = readw(uap->port.membase + UART01x_FR);
  285. } while (status & UART01x_FR_RXFE);
  286. return readw(uap->port.membase + UART01x_DR);
  287. }
  288. static void pl010_put_poll_char(struct uart_port *port,
  289. unsigned char ch)
  290. {
  291. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  292. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
  293. barrier();
  294. writew(ch, uap->port.membase + UART01x_DR);
  295. }
  296. #endif /* CONFIG_CONSOLE_POLL */
  297. static int pl011_startup(struct uart_port *port)
  298. {
  299. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  300. unsigned int cr;
  301. int retval;
  302. /*
  303. * Try to enable the clock producer.
  304. */
  305. retval = clk_enable(uap->clk);
  306. if (retval)
  307. goto out;
  308. uap->port.uartclk = clk_get_rate(uap->clk);
  309. /*
  310. * Allocate the IRQ
  311. */
  312. retval = request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
  313. if (retval)
  314. goto clk_dis;
  315. writew(uap->ifls, uap->port.membase + UART011_IFLS);
  316. /*
  317. * Provoke TX FIFO interrupt into asserting.
  318. */
  319. cr = UART01x_CR_UARTEN | UART011_CR_TXE | UART011_CR_LBE;
  320. writew(cr, uap->port.membase + UART011_CR);
  321. writew(0, uap->port.membase + UART011_FBRD);
  322. writew(1, uap->port.membase + UART011_IBRD);
  323. writew(0, uap->port.membase + UART011_LCRH);
  324. writew(0, uap->port.membase + UART01x_DR);
  325. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_BUSY)
  326. barrier();
  327. cr = UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
  328. writew(cr, uap->port.membase + UART011_CR);
  329. /*
  330. * initialise the old status of the modem signals
  331. */
  332. uap->old_status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  333. /*
  334. * Finally, enable interrupts
  335. */
  336. spin_lock_irq(&uap->port.lock);
  337. uap->im = UART011_RXIM | UART011_RTIM;
  338. writew(uap->im, uap->port.membase + UART011_IMSC);
  339. spin_unlock_irq(&uap->port.lock);
  340. return 0;
  341. clk_dis:
  342. clk_disable(uap->clk);
  343. out:
  344. return retval;
  345. }
  346. static void pl011_shutdown(struct uart_port *port)
  347. {
  348. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  349. unsigned long val;
  350. /*
  351. * disable all interrupts
  352. */
  353. spin_lock_irq(&uap->port.lock);
  354. uap->im = 0;
  355. writew(uap->im, uap->port.membase + UART011_IMSC);
  356. writew(0xffff, uap->port.membase + UART011_ICR);
  357. spin_unlock_irq(&uap->port.lock);
  358. /*
  359. * Free the interrupt
  360. */
  361. free_irq(uap->port.irq, uap);
  362. /*
  363. * disable the port
  364. */
  365. uap->autorts = false;
  366. writew(UART01x_CR_UARTEN | UART011_CR_TXE, uap->port.membase + UART011_CR);
  367. /*
  368. * disable break condition and fifos
  369. */
  370. val = readw(uap->port.membase + UART011_LCRH);
  371. val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
  372. writew(val, uap->port.membase + UART011_LCRH);
  373. /*
  374. * Shut down the clock producer
  375. */
  376. clk_disable(uap->clk);
  377. }
  378. static void
  379. pl011_set_termios(struct uart_port *port, struct ktermios *termios,
  380. struct ktermios *old)
  381. {
  382. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  383. unsigned int lcr_h, old_cr;
  384. unsigned long flags;
  385. unsigned int baud, quot;
  386. /*
  387. * Ask the core to calculate the divisor for us.
  388. */
  389. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  390. quot = port->uartclk * 4 / baud;
  391. switch (termios->c_cflag & CSIZE) {
  392. case CS5:
  393. lcr_h = UART01x_LCRH_WLEN_5;
  394. break;
  395. case CS6:
  396. lcr_h = UART01x_LCRH_WLEN_6;
  397. break;
  398. case CS7:
  399. lcr_h = UART01x_LCRH_WLEN_7;
  400. break;
  401. default: // CS8
  402. lcr_h = UART01x_LCRH_WLEN_8;
  403. break;
  404. }
  405. if (termios->c_cflag & CSTOPB)
  406. lcr_h |= UART01x_LCRH_STP2;
  407. if (termios->c_cflag & PARENB) {
  408. lcr_h |= UART01x_LCRH_PEN;
  409. if (!(termios->c_cflag & PARODD))
  410. lcr_h |= UART01x_LCRH_EPS;
  411. }
  412. if (port->fifosize > 1)
  413. lcr_h |= UART01x_LCRH_FEN;
  414. spin_lock_irqsave(&port->lock, flags);
  415. /*
  416. * Update the per-port timeout.
  417. */
  418. uart_update_timeout(port, termios->c_cflag, baud);
  419. port->read_status_mask = UART011_DR_OE | 255;
  420. if (termios->c_iflag & INPCK)
  421. port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
  422. if (termios->c_iflag & (BRKINT | PARMRK))
  423. port->read_status_mask |= UART011_DR_BE;
  424. /*
  425. * Characters to ignore
  426. */
  427. port->ignore_status_mask = 0;
  428. if (termios->c_iflag & IGNPAR)
  429. port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
  430. if (termios->c_iflag & IGNBRK) {
  431. port->ignore_status_mask |= UART011_DR_BE;
  432. /*
  433. * If we're ignoring parity and break indicators,
  434. * ignore overruns too (for real raw support).
  435. */
  436. if (termios->c_iflag & IGNPAR)
  437. port->ignore_status_mask |= UART011_DR_OE;
  438. }
  439. /*
  440. * Ignore all characters if CREAD is not set.
  441. */
  442. if ((termios->c_cflag & CREAD) == 0)
  443. port->ignore_status_mask |= UART_DUMMY_DR_RX;
  444. if (UART_ENABLE_MS(port, termios->c_cflag))
  445. pl011_enable_ms(port);
  446. /* first, disable everything */
  447. old_cr = readw(port->membase + UART011_CR);
  448. writew(0, port->membase + UART011_CR);
  449. if (termios->c_cflag & CRTSCTS) {
  450. if (old_cr & UART011_CR_RTS)
  451. old_cr |= UART011_CR_RTSEN;
  452. old_cr |= UART011_CR_CTSEN;
  453. uap->autorts = true;
  454. } else {
  455. old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
  456. uap->autorts = false;
  457. }
  458. /* Set baud rate */
  459. writew(quot & 0x3f, port->membase + UART011_FBRD);
  460. writew(quot >> 6, port->membase + UART011_IBRD);
  461. /*
  462. * ----------v----------v----------v----------v-----
  463. * NOTE: MUST BE WRITTEN AFTER UARTLCR_M & UARTLCR_L
  464. * ----------^----------^----------^----------^-----
  465. */
  466. writew(lcr_h, port->membase + UART011_LCRH);
  467. writew(old_cr, port->membase + UART011_CR);
  468. spin_unlock_irqrestore(&port->lock, flags);
  469. }
  470. static const char *pl011_type(struct uart_port *port)
  471. {
  472. return port->type == PORT_AMBA ? "AMBA/PL011" : NULL;
  473. }
  474. /*
  475. * Release the memory region(s) being used by 'port'
  476. */
  477. static void pl010_release_port(struct uart_port *port)
  478. {
  479. release_mem_region(port->mapbase, SZ_4K);
  480. }
  481. /*
  482. * Request the memory region(s) being used by 'port'
  483. */
  484. static int pl010_request_port(struct uart_port *port)
  485. {
  486. return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
  487. != NULL ? 0 : -EBUSY;
  488. }
  489. /*
  490. * Configure/autoconfigure the port.
  491. */
  492. static void pl010_config_port(struct uart_port *port, int flags)
  493. {
  494. if (flags & UART_CONFIG_TYPE) {
  495. port->type = PORT_AMBA;
  496. pl010_request_port(port);
  497. }
  498. }
  499. /*
  500. * verify the new serial_struct (for TIOCSSERIAL).
  501. */
  502. static int pl010_verify_port(struct uart_port *port, struct serial_struct *ser)
  503. {
  504. int ret = 0;
  505. if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
  506. ret = -EINVAL;
  507. if (ser->irq < 0 || ser->irq >= nr_irqs)
  508. ret = -EINVAL;
  509. if (ser->baud_base < 9600)
  510. ret = -EINVAL;
  511. return ret;
  512. }
  513. static struct uart_ops amba_pl011_pops = {
  514. .tx_empty = pl01x_tx_empty,
  515. .set_mctrl = pl011_set_mctrl,
  516. .get_mctrl = pl01x_get_mctrl,
  517. .stop_tx = pl011_stop_tx,
  518. .start_tx = pl011_start_tx,
  519. .stop_rx = pl011_stop_rx,
  520. .enable_ms = pl011_enable_ms,
  521. .break_ctl = pl011_break_ctl,
  522. .startup = pl011_startup,
  523. .shutdown = pl011_shutdown,
  524. .set_termios = pl011_set_termios,
  525. .type = pl011_type,
  526. .release_port = pl010_release_port,
  527. .request_port = pl010_request_port,
  528. .config_port = pl010_config_port,
  529. .verify_port = pl010_verify_port,
  530. #ifdef CONFIG_CONSOLE_POLL
  531. .poll_get_char = pl010_get_poll_char,
  532. .poll_put_char = pl010_put_poll_char,
  533. #endif
  534. };
  535. static struct uart_amba_port *amba_ports[UART_NR];
  536. #ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
  537. static void pl011_console_putchar(struct uart_port *port, int ch)
  538. {
  539. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  540. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
  541. barrier();
  542. writew(ch, uap->port.membase + UART01x_DR);
  543. }
  544. static void
  545. pl011_console_write(struct console *co, const char *s, unsigned int count)
  546. {
  547. struct uart_amba_port *uap = amba_ports[co->index];
  548. unsigned int status, old_cr, new_cr;
  549. clk_enable(uap->clk);
  550. /*
  551. * First save the CR then disable the interrupts
  552. */
  553. old_cr = readw(uap->port.membase + UART011_CR);
  554. new_cr = old_cr & ~UART011_CR_CTSEN;
  555. new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
  556. writew(new_cr, uap->port.membase + UART011_CR);
  557. uart_console_write(&uap->port, s, count, pl011_console_putchar);
  558. /*
  559. * Finally, wait for transmitter to become empty
  560. * and restore the TCR
  561. */
  562. do {
  563. status = readw(uap->port.membase + UART01x_FR);
  564. } while (status & UART01x_FR_BUSY);
  565. writew(old_cr, uap->port.membase + UART011_CR);
  566. clk_disable(uap->clk);
  567. }
  568. static void __init
  569. pl011_console_get_options(struct uart_amba_port *uap, int *baud,
  570. int *parity, int *bits)
  571. {
  572. if (readw(uap->port.membase + UART011_CR) & UART01x_CR_UARTEN) {
  573. unsigned int lcr_h, ibrd, fbrd;
  574. lcr_h = readw(uap->port.membase + UART011_LCRH);
  575. *parity = 'n';
  576. if (lcr_h & UART01x_LCRH_PEN) {
  577. if (lcr_h & UART01x_LCRH_EPS)
  578. *parity = 'e';
  579. else
  580. *parity = 'o';
  581. }
  582. if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
  583. *bits = 7;
  584. else
  585. *bits = 8;
  586. ibrd = readw(uap->port.membase + UART011_IBRD);
  587. fbrd = readw(uap->port.membase + UART011_FBRD);
  588. *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
  589. }
  590. }
  591. static int __init pl011_console_setup(struct console *co, char *options)
  592. {
  593. struct uart_amba_port *uap;
  594. int baud = 38400;
  595. int bits = 8;
  596. int parity = 'n';
  597. int flow = 'n';
  598. /*
  599. * Check whether an invalid uart number has been specified, and
  600. * if so, search for the first available port that does have
  601. * console support.
  602. */
  603. if (co->index >= UART_NR)
  604. co->index = 0;
  605. uap = amba_ports[co->index];
  606. if (!uap)
  607. return -ENODEV;
  608. uap->port.uartclk = clk_get_rate(uap->clk);
  609. if (options)
  610. uart_parse_options(options, &baud, &parity, &bits, &flow);
  611. else
  612. pl011_console_get_options(uap, &baud, &parity, &bits);
  613. return uart_set_options(&uap->port, co, baud, parity, bits, flow);
  614. }
  615. static struct uart_driver amba_reg;
  616. static struct console amba_console = {
  617. .name = "ttyAMA",
  618. .write = pl011_console_write,
  619. .device = uart_console_device,
  620. .setup = pl011_console_setup,
  621. .flags = CON_PRINTBUFFER,
  622. .index = -1,
  623. .data = &amba_reg,
  624. };
  625. #define AMBA_CONSOLE (&amba_console)
  626. #else
  627. #define AMBA_CONSOLE NULL
  628. #endif
  629. static struct uart_driver amba_reg = {
  630. .owner = THIS_MODULE,
  631. .driver_name = "ttyAMA",
  632. .dev_name = "ttyAMA",
  633. .major = SERIAL_AMBA_MAJOR,
  634. .minor = SERIAL_AMBA_MINOR,
  635. .nr = UART_NR,
  636. .cons = AMBA_CONSOLE,
  637. };
  638. static int pl011_probe(struct amba_device *dev, struct amba_id *id)
  639. {
  640. struct uart_amba_port *uap;
  641. struct vendor_data *vendor = id->data;
  642. void __iomem *base;
  643. int i, ret;
  644. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  645. if (amba_ports[i] == NULL)
  646. break;
  647. if (i == ARRAY_SIZE(amba_ports)) {
  648. ret = -EBUSY;
  649. goto out;
  650. }
  651. uap = kzalloc(sizeof(struct uart_amba_port), GFP_KERNEL);
  652. if (uap == NULL) {
  653. ret = -ENOMEM;
  654. goto out;
  655. }
  656. base = ioremap(dev->res.start, resource_size(&dev->res));
  657. if (!base) {
  658. ret = -ENOMEM;
  659. goto free;
  660. }
  661. uap->clk = clk_get(&dev->dev, NULL);
  662. if (IS_ERR(uap->clk)) {
  663. ret = PTR_ERR(uap->clk);
  664. goto unmap;
  665. }
  666. uap->ifls = vendor->ifls;
  667. uap->port.dev = &dev->dev;
  668. uap->port.mapbase = dev->res.start;
  669. uap->port.membase = base;
  670. uap->port.iotype = UPIO_MEM;
  671. uap->port.irq = dev->irq[0];
  672. uap->port.fifosize = vendor->fifosize;
  673. uap->port.ops = &amba_pl011_pops;
  674. uap->port.flags = UPF_BOOT_AUTOCONF;
  675. uap->port.line = i;
  676. amba_ports[i] = uap;
  677. amba_set_drvdata(dev, uap);
  678. ret = uart_add_one_port(&amba_reg, &uap->port);
  679. if (ret) {
  680. amba_set_drvdata(dev, NULL);
  681. amba_ports[i] = NULL;
  682. clk_put(uap->clk);
  683. unmap:
  684. iounmap(base);
  685. free:
  686. kfree(uap);
  687. }
  688. out:
  689. return ret;
  690. }
  691. static int pl011_remove(struct amba_device *dev)
  692. {
  693. struct uart_amba_port *uap = amba_get_drvdata(dev);
  694. int i;
  695. amba_set_drvdata(dev, NULL);
  696. uart_remove_one_port(&amba_reg, &uap->port);
  697. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  698. if (amba_ports[i] == uap)
  699. amba_ports[i] = NULL;
  700. iounmap(uap->port.membase);
  701. clk_put(uap->clk);
  702. kfree(uap);
  703. return 0;
  704. }
  705. #ifdef CONFIG_PM
  706. static int pl011_suspend(struct amba_device *dev, pm_message_t state)
  707. {
  708. struct uart_amba_port *uap = amba_get_drvdata(dev);
  709. if (!uap)
  710. return -EINVAL;
  711. return uart_suspend_port(&amba_reg, &uap->port);
  712. }
  713. static int pl011_resume(struct amba_device *dev)
  714. {
  715. struct uart_amba_port *uap = amba_get_drvdata(dev);
  716. if (!uap)
  717. return -EINVAL;
  718. return uart_resume_port(&amba_reg, &uap->port);
  719. }
  720. #endif
  721. static struct amba_id pl011_ids[] __initdata = {
  722. {
  723. .id = 0x00041011,
  724. .mask = 0x000fffff,
  725. .data = &vendor_arm,
  726. },
  727. {
  728. .id = 0x00380802,
  729. .mask = 0x00ffffff,
  730. .data = &vendor_st,
  731. },
  732. { 0, 0 },
  733. };
  734. static struct amba_driver pl011_driver = {
  735. .drv = {
  736. .name = "uart-pl011",
  737. },
  738. .id_table = pl011_ids,
  739. .probe = pl011_probe,
  740. .remove = pl011_remove,
  741. #ifdef CONFIG_PM
  742. .suspend = pl011_suspend,
  743. .resume = pl011_resume,
  744. #endif
  745. };
  746. static int __init pl011_init(void)
  747. {
  748. int ret;
  749. printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
  750. ret = uart_register_driver(&amba_reg);
  751. if (ret == 0) {
  752. ret = amba_driver_register(&pl011_driver);
  753. if (ret)
  754. uart_unregister_driver(&amba_reg);
  755. }
  756. return ret;
  757. }
  758. static void __exit pl011_exit(void)
  759. {
  760. amba_driver_unregister(&pl011_driver);
  761. uart_unregister_driver(&amba_reg);
  762. }
  763. /*
  764. * While this can be a module, if builtin it's most likely the console
  765. * So let's leave module_exit but move module_init to an earlier place
  766. */
  767. arch_initcall(pl011_init);
  768. module_exit(pl011_exit);
  769. MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
  770. MODULE_DESCRIPTION("ARM AMBA serial port driver");
  771. MODULE_LICENSE("GPL");